blob: 62818d0cae9de5b91a98978c9d07f9131f6eff49 [file] [log] [blame]
Chris Lattner0d5644b2003-01-13 00:26:36 +00001//===-- TargetInstrInfo.cpp - Target Instruction Information --------------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner910b82f2002-10-28 23:55:33 +00009//
Chris Lattnerf6932b72005-01-19 06:53:34 +000010// This file implements the TargetInstrInfo class.
Chris Lattner910b82f2002-10-28 23:55:33 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattnerb4d58d72003-01-14 22:00:31 +000014#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng367a5df2010-09-09 18:18:55 +000015#include "llvm/Target/TargetInstrItineraries.h"
Evan Cheng1ff27272009-05-05 00:30:09 +000016#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng49d4c0b2010-10-06 06:27:31 +000017#include "llvm/CodeGen/SelectionDAGNodes.h"
18#include "llvm/MC/MCAsmInfo.h"
Chris Lattner01614192009-08-02 04:58:19 +000019#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf6932b72005-01-19 06:53:34 +000020using namespace llvm;
Chris Lattner910b82f2002-10-28 23:55:33 +000021
Chris Lattnere98a3c32009-08-02 05:20:37 +000022//===----------------------------------------------------------------------===//
23// TargetOperandInfo
24//===----------------------------------------------------------------------===//
25
26/// getRegClass - Get the register class for the operand, handling resolution
27/// of "symbolic" pointer register classes etc. If this is not a register
28/// operand, this returns null.
29const TargetRegisterClass *
30TargetOperandInfo::getRegClass(const TargetRegisterInfo *TRI) const {
31 if (isLookupPtrRegClass())
32 return TRI->getPointerRegClass(RegClass);
Dan Gohman882bb292010-06-18 18:13:55 +000033 // Instructions like INSERT_SUBREG do not have fixed register classes.
34 if (RegClass < 0)
35 return 0;
36 // Otherwise just look it up normally.
Chris Lattnere98a3c32009-08-02 05:20:37 +000037 return TRI->getRegClass(RegClass);
38}
39
40//===----------------------------------------------------------------------===//
41// TargetInstrInfo
42//===----------------------------------------------------------------------===//
43
Chris Lattner03ad8852008-01-07 07:27:27 +000044TargetInstrInfo::TargetInstrInfo(const TargetInstrDesc* Desc,
Misha Brukmane73e76d2005-04-22 17:54:37 +000045 unsigned numOpcodes)
Chris Lattner03ad8852008-01-07 07:27:27 +000046 : Descriptors(Desc), NumOpcodes(numOpcodes) {
Chris Lattner910b82f2002-10-28 23:55:33 +000047}
48
Chris Lattner0d5644b2003-01-13 00:26:36 +000049TargetInstrInfo::~TargetInstrInfo() {
Chris Lattner910b82f2002-10-28 23:55:33 +000050}
51
Evan Cheng367a5df2010-09-09 18:18:55 +000052unsigned
53TargetInstrInfo::getNumMicroOps(const MachineInstr *MI,
Evan Chengbf407072010-09-10 01:29:16 +000054 const InstrItineraryData *ItinData) const {
55 if (!ItinData || ItinData->isEmpty())
Evan Cheng367a5df2010-09-09 18:18:55 +000056 return 1;
57
58 unsigned Class = MI->getDesc().getSchedClass();
Bob Wilson2c00b502010-09-15 16:28:21 +000059 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng367a5df2010-09-09 18:18:55 +000060 if (UOps)
61 return UOps;
62
63 // The # of u-ops is dynamically determined. The specific target should
64 // override this function to return the right number.
65 return 1;
66}
67
Evan Cheng49d4c0b2010-10-06 06:27:31 +000068int
69TargetInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
70 const MachineInstr *DefMI, unsigned DefIdx,
71 const MachineInstr *UseMI, unsigned UseIdx) const {
72 if (!ItinData || ItinData->isEmpty())
73 return -1;
74
75 unsigned DefClass = DefMI->getDesc().getSchedClass();
76 unsigned UseClass = UseMI->getDesc().getSchedClass();
77 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
78}
79
80int
81TargetInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
82 SDNode *DefNode, unsigned DefIdx,
83 SDNode *UseNode, unsigned UseIdx) const {
84 if (!ItinData || ItinData->isEmpty())
85 return -1;
86
87 if (!DefNode->isMachineOpcode())
88 return -1;
89
90 unsigned DefClass = get(DefNode->getMachineOpcode()).getSchedClass();
91 if (!UseNode->isMachineOpcode())
92 return ItinData->getOperandCycle(DefClass, DefIdx);
93 unsigned UseClass = get(UseNode->getMachineOpcode()).getSchedClass();
94 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
95}
96
Evan Chenge96b8d72010-10-26 02:08:50 +000097bool TargetInstrInfo::hasLowDefLatency(const InstrItineraryData *ItinData,
98 const MachineInstr *DefMI,
99 unsigned DefIdx) const {
100 if (!ItinData || ItinData->isEmpty())
101 return false;
102
103 unsigned DefClass = DefMI->getDesc().getSchedClass();
104 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
105 return (DefCycle != -1 && DefCycle <= 1);
106}
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000107
Chris Lattner01614192009-08-02 04:58:19 +0000108/// insertNoop - Insert a noop into the instruction stream at the specified
109/// point.
110void TargetInstrInfo::insertNoop(MachineBasicBlock &MBB,
111 MachineBasicBlock::iterator MI) const {
112 llvm_unreachable("Target didn't implement insertNoop!");
113}
114
115
Evan Cheng5514bbe2007-06-08 21:59:56 +0000116bool TargetInstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner03ad8852008-01-07 07:27:27 +0000117 const TargetInstrDesc &TID = MI->getDesc();
118 if (!TID.isTerminator()) return false;
Chris Lattnera98c6792008-01-07 01:56:04 +0000119
120 // Conditional branch is a special case.
Chris Lattner03ad8852008-01-07 07:27:27 +0000121 if (TID.isBranch() && !TID.isBarrier())
Chris Lattnera98c6792008-01-07 01:56:04 +0000122 return true;
Chris Lattner03ad8852008-01-07 07:27:27 +0000123 if (!TID.isPredicable())
Chris Lattnera98c6792008-01-07 01:56:04 +0000124 return true;
125 return !isPredicated(MI);
Evan Cheng5514bbe2007-06-08 21:59:56 +0000126}
Evan Cheng1ff27272009-05-05 00:30:09 +0000127
Chris Lattnerf3239532009-07-29 21:10:12 +0000128
Chris Lattnere98a3c32009-08-02 05:20:37 +0000129/// Measure the specified inline asm to determine an approximation of its
130/// length.
131/// Comments (which run till the next SeparatorChar or newline) do not
132/// count as an instruction.
133/// Any other non-whitespace text is considered an instruction, with
134/// multiple instructions separated by SeparatorChar or newlines.
135/// Variable-length instructions are not handled here; this function
136/// may be overloaded in the target code to do that.
137unsigned TargetInstrInfo::getInlineAsmLength(const char *Str,
Chris Lattnere9a75a62009-08-22 21:43:10 +0000138 const MCAsmInfo &MAI) const {
Chris Lattnere98a3c32009-08-02 05:20:37 +0000139
140
141 // Count the number of instructions in the asm.
142 bool atInsnStart = true;
143 unsigned Length = 0;
144 for (; *Str; ++Str) {
Chris Lattnere9a75a62009-08-22 21:43:10 +0000145 if (*Str == '\n' || *Str == MAI.getSeparatorChar())
Chris Lattnere98a3c32009-08-02 05:20:37 +0000146 atInsnStart = true;
147 if (atInsnStart && !isspace(*Str)) {
Chris Lattnere9a75a62009-08-22 21:43:10 +0000148 Length += MAI.getMaxInstLength();
Chris Lattnere98a3c32009-08-02 05:20:37 +0000149 atInsnStart = false;
150 }
Chris Lattnere9a75a62009-08-22 21:43:10 +0000151 if (atInsnStart && strncmp(Str, MAI.getCommentString(),
152 strlen(MAI.getCommentString())) == 0)
Chris Lattnere98a3c32009-08-02 05:20:37 +0000153 atInsnStart = false;
154 }
155
156 return Length;
157}