blob: baefd8d0758d52d924816ecfbb677fb7a8f1a0b3 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
20#include "WebAssemblyTargetObjectFile.h"
21#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000022#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticInfo.h"
27#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
30#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
JF Bastienb9073fb2015-07-22 21:28:15 +000039namespace {
40// Diagnostic information for unimplemented or unsupported feature reporting.
Dan Gohman9c54d3b2015-11-25 18:13:18 +000041// TODO: This code is copied from BPF and AMDGPU; consider factoring it out
42// and sharing code.
Dan Gohmanfd4a88c2015-11-25 16:29:24 +000043class DiagnosticInfoUnsupported final : public DiagnosticInfo {
JF Bastienb9073fb2015-07-22 21:28:15 +000044private:
45 // Debug location where this diagnostic is triggered.
46 DebugLoc DLoc;
47 const Twine &Description;
48 const Function &Fn;
49 SDValue Value;
50
51 static int KindID;
52
53 static int getKindID() {
54 if (KindID == 0)
55 KindID = llvm::getNextAvailablePluginDiagnosticKind();
56 return KindID;
57 }
58
59public:
60 DiagnosticInfoUnsupported(SDLoc DLoc, const Function &Fn, const Twine &Desc,
61 SDValue Value)
62 : DiagnosticInfo(getKindID(), DS_Error), DLoc(DLoc.getDebugLoc()),
63 Description(Desc), Fn(Fn), Value(Value) {}
64
65 void print(DiagnosticPrinter &DP) const override {
66 std::string Str;
67 raw_string_ostream OS(Str);
68
69 if (DLoc) {
70 auto DIL = DLoc.get();
71 StringRef Filename = DIL->getFilename();
72 unsigned Line = DIL->getLine();
73 unsigned Column = DIL->getColumn();
74 OS << Filename << ':' << Line << ':' << Column << ' ';
75 }
76
77 OS << "in function " << Fn.getName() << ' ' << *Fn.getFunctionType() << '\n'
78 << Description;
79 if (Value)
80 Value->print(OS);
81 OS << '\n';
82 OS.flush();
83 DP << Str;
84 }
85
86 static bool classof(const DiagnosticInfo *DI) {
87 return DI->getKind() == getKindID();
88 }
89};
90
91int DiagnosticInfoUnsupported::KindID = 0;
92} // end anonymous namespace
93
Dan Gohman10e730a2015-06-29 23:51:55 +000094WebAssemblyTargetLowering::WebAssemblyTargetLowering(
95 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000096 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000097 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
98
JF Bastien71d29ac2015-08-12 17:53:29 +000099 // Booleans always contain 0 or 1.
100 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000101 // WebAssembly does not produce floating-point exceptions on normal floating
102 // point operations.
103 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +0000104 // We don't know the microarchitecture here, so just reduce register pressure.
105 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +0000106 // Tell ISel that we have a stack pointer.
107 setStackPointerRegisterToSaveRestore(
108 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
109 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +0000110 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
111 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
112 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
113 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +0000114 // Compute derived properties from the register classes.
115 computeRegisterProperties(Subtarget->getRegisterInfo());
116
JF Bastienaf111db2015-08-24 22:16:48 +0000117 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000118 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +0000119 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +0000120
Dan Gohman35bfb242015-12-04 23:22:35 +0000121 // Take the default expansion for va_arg, va_copy, and va_end. There is no
122 // default action for va_start, so we do that custom.
123 setOperationAction(ISD::VASTART, MVT::Other, Custom);
124 setOperationAction(ISD::VAARG, MVT::Other, Expand);
125 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
126 setOperationAction(ISD::VAEND, MVT::Other, Expand);
127
JF Bastienda06bce2015-08-11 21:02:46 +0000128 for (auto T : {MVT::f32, MVT::f64}) {
129 // Don't expand the floating-point types to constant pools.
130 setOperationAction(ISD::ConstantFP, T, Legal);
131 // Expand floating-point comparisons.
132 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
133 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
134 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000135 // Expand floating-point library function operators.
Dan Gohmanebb23542015-12-05 19:15:57 +0000136 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
137 ISD::FREM})
Dan Gohman32907a62015-08-20 22:57:13 +0000138 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000139 // Note supported floating-point library function operators that otherwise
140 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000141 for (auto Op :
142 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000143 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000144 // Support minnan and maxnan, which otherwise default to expand.
145 setOperationAction(ISD::FMINNAN, T, Legal);
146 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +0000147 }
Dan Gohman32907a62015-08-20 22:57:13 +0000148
149 for (auto T : {MVT::i32, MVT::i64}) {
150 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000151 for (auto Op :
152 {ISD::BSWAP, ISD::ROTL, ISD::ROTR, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
153 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
154 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
155 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000156 setOperationAction(Op, T, Expand);
157 }
158 }
159
160 // As a special case, these operators use the type to mean the type to
161 // sign-extend from.
162 for (auto T : {MVT::i1, MVT::i8, MVT::i16})
163 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
164
165 // Dynamic stack allocation: use the default expansion.
166 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
167 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000168 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000169
Dan Gohman950a13c2015-09-16 16:51:30 +0000170 // Expand these forms; we pattern-match the forms that we can handle in isel.
171 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
172 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
173 setOperationAction(Op, T, Expand);
174
175 // We have custom switch handling.
176 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
177
JF Bastien73ff6af2015-08-31 22:24:11 +0000178 // WebAssembly doesn't have:
179 // - Floating-point extending loads.
180 // - Floating-point truncating stores.
181 // - i1 extending loads.
182 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f64, Expand);
183 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
184 for (auto T : MVT::integer_valuetypes())
185 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
186 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000187
188 // Trap lowers to wasm unreachable
189 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000190}
Dan Gohman10e730a2015-06-29 23:51:55 +0000191
Dan Gohman7b634842015-08-24 18:44:37 +0000192FastISel *WebAssemblyTargetLowering::createFastISel(
193 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
194 return WebAssembly::createFastISel(FuncInfo, LibInfo);
195}
196
JF Bastienaf111db2015-08-24 22:16:48 +0000197bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000198 const GlobalAddressSDNode * /*GA*/) const {
JF Bastienaf111db2015-08-24 22:16:48 +0000199 // The WebAssembly target doesn't support folding offsets into global
200 // addresses.
201 return false;
202}
203
Dan Gohman7a6b9822015-11-29 22:32:02 +0000204MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000205 EVT VT) const {
206 return VT.getSimpleVT();
207}
208
JF Bastien480c8402015-08-11 20:13:18 +0000209const char *
210WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
211 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
JF Bastienaf111db2015-08-24 22:16:48 +0000212 case WebAssemblyISD::FIRST_NUMBER:
213 break;
214#define HANDLE_NODETYPE(NODE) \
215 case WebAssemblyISD::NODE: \
216 return "WebAssemblyISD::" #NODE;
217#include "WebAssemblyISD.def"
218#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000219 }
220 return nullptr;
221}
222
Dan Gohmanf19ed562015-11-13 01:42:29 +0000223std::pair<unsigned, const TargetRegisterClass *>
224WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
225 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
226 // First, see if this is a constraint that directly corresponds to a
227 // WebAssembly register class.
228 if (Constraint.size() == 1) {
229 switch (Constraint[0]) {
230 case 'r':
Dan Gohmana774d712015-11-25 22:28:50 +0000231 if (VT == MVT::i32)
232 return std::make_pair(0U, &WebAssembly::I32RegClass);
233 if (VT == MVT::i64)
234 return std::make_pair(0U, &WebAssembly::I64RegClass);
235 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000236 default:
237 break;
238 }
239 }
240
241 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
242}
243
Dan Gohman3192ddf2015-11-19 23:04:59 +0000244bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
245 // Assume ctz is a relatively cheap operation.
246 return true;
247}
248
249bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
250 // Assume clz is a relatively cheap operation.
251 return true;
252}
253
Dan Gohman10e730a2015-06-29 23:51:55 +0000254//===----------------------------------------------------------------------===//
255// WebAssembly Lowering private implementation.
256//===----------------------------------------------------------------------===//
257
258//===----------------------------------------------------------------------===//
259// Lowering Code
260//===----------------------------------------------------------------------===//
261
JF Bastienb9073fb2015-07-22 21:28:15 +0000262static void fail(SDLoc DL, SelectionDAG &DAG, const char *msg) {
263 MachineFunction &MF = DAG.getMachineFunction();
264 DAG.getContext()->diagnose(
265 DiagnosticInfoUnsupported(DL, *MF.getFunction(), msg, SDValue()));
266}
267
Dan Gohman85dbdda2015-12-04 17:16:07 +0000268// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000269static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000270 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000271 // conventions. We don't yet have a way to annotate calls with properties like
272 // "cold", and we don't have any call-clobbered registers, so these are mostly
273 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000274 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000275 CallConv == CallingConv::Cold ||
276 CallConv == CallingConv::PreserveMost ||
277 CallConv == CallingConv::PreserveAll ||
278 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000279}
280
JF Bastiend8a9d662015-08-24 21:59:51 +0000281SDValue
282WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
283 SmallVectorImpl<SDValue> &InVals) const {
284 SelectionDAG &DAG = CLI.DAG;
285 SDLoc DL = CLI.DL;
286 SDValue Chain = CLI.Chain;
287 SDValue Callee = CLI.Callee;
288 MachineFunction &MF = DAG.getMachineFunction();
289
290 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000291 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000292 fail(DL, DAG,
293 "WebAssembly doesn't support language-specific or target-specific "
294 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000295 if (CLI.IsPatchPoint)
296 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
297
Dan Gohman9cc692b2015-10-02 20:54:23 +0000298 // WebAssembly doesn't currently support explicit tail calls. If they are
299 // required, fail. Otherwise, just disable them.
300 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
301 MF.getTarget().Options.GuaranteedTailCallOpt) ||
302 (CLI.CS && CLI.CS->isMustTailCall()))
303 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
304 CLI.IsTailCall = false;
305
JF Bastiend8a9d662015-08-24 21:59:51 +0000306 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohmane590b332015-09-09 01:52:45 +0000307
JF Bastiend8a9d662015-08-24 21:59:51 +0000308 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000309 if (Ins.size() > 1)
310 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
311
Dan Gohman2d822e72015-12-04 17:12:52 +0000312 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
313 for (const ISD::OutputArg &Out : Outs) {
314 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
315 assert(!Out.Flags.isNest() && "nest is not valid for return values");
316 if (Out.Flags.isInAlloca())
317 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
318 if (Out.Flags.isInConsecutiveRegs())
319 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
320 if (Out.Flags.isInConsecutiveRegsLast())
321 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
322 }
323
JF Bastiend8a9d662015-08-24 21:59:51 +0000324 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000325 unsigned NumFixedArgs = CLI.NumFixedArgs;
326 auto PtrVT = getPointerTy(MF.getDataLayout());
Dan Gohmane590b332015-09-09 01:52:45 +0000327
JF Bastiend8a9d662015-08-24 21:59:51 +0000328 // Analyze operands of the call, assigning locations to each operand.
329 SmallVector<CCValAssign, 16> ArgLocs;
330 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000331
Dan Gohman35bfb242015-12-04 23:22:35 +0000332 if (IsVarArg) {
333 // Outgoing non-fixed arguments are placed at the top of the stack. First
334 // compute their offsets and the total amount of argument stack space
335 // needed.
336 for (SDValue Arg :
337 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
338 EVT VT = Arg.getValueType();
339 assert(VT != MVT::iPTR && "Legalized args should be concrete");
340 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
341 unsigned Offset =
342 CCInfo.AllocateStack(MF.getDataLayout().getTypeAllocSize(Ty),
343 MF.getDataLayout().getABITypeAlignment(Ty));
344 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
345 Offset, VT.getSimpleVT(),
346 CCValAssign::Full));
347 }
348 }
349
350 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
351
JF Bastienaf111db2015-08-24 22:16:48 +0000352 auto NB = DAG.getConstant(NumBytes, DL, PtrVT, true);
353 Chain = DAG.getCALLSEQ_START(Chain, NB, DL);
JF Bastiend8a9d662015-08-24 21:59:51 +0000354
Dan Gohman35bfb242015-12-04 23:22:35 +0000355 if (IsVarArg) {
356 // For non-fixed arguments, next emit stores to store the argument values
357 // to the stack at the offsets computed above.
358 SDValue SP = DAG.getCopyFromReg(
359 Chain, DL, getStackPointerRegisterToSaveRestore(), PtrVT);
360 unsigned ValNo = 0;
361 SmallVector<SDValue, 8> Chains;
362 for (SDValue Arg :
363 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
364 assert(ArgLocs[ValNo].getValNo() == ValNo &&
365 "ArgLocs should remain in order and only hold varargs args");
366 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
367 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, SP,
368 DAG.getConstant(Offset, DL, PtrVT));
369 Chains.push_back(DAG.getStore(Chain, DL, Arg, Add,
370 MachinePointerInfo::getStack(MF, Offset),
371 false, false, 0));
372 }
373 if (!Chains.empty())
374 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
375 }
376
377 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000378 SmallVector<SDValue, 16> Ops;
379 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000380 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000381
382 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
383 // isn't reliable.
384 Ops.append(OutVals.begin(),
385 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
JF Bastiend8a9d662015-08-24 21:59:51 +0000386
387 SmallVector<EVT, 8> Tys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000388 for (const auto &In : Ins) {
389 if (In.Flags.isByVal())
390 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
391 if (In.Flags.isInAlloca())
392 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
393 if (In.Flags.isNest())
394 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
395 if (In.Flags.isInConsecutiveRegs())
396 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
397 if (In.Flags.isInConsecutiveRegsLast())
398 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
399 // Ignore In.getOrigAlign() because all our arguments are passed in
400 // registers.
JF Bastiend8a9d662015-08-24 21:59:51 +0000401 Tys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000402 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000403 Tys.push_back(MVT::Other);
JF Bastienaf111db2015-08-24 22:16:48 +0000404 SDVTList TyList = DAG.getVTList(Tys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000405 SDValue Res =
406 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
407 DL, TyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000408 if (Ins.empty()) {
409 Chain = Res;
410 } else {
411 InVals.push_back(Res);
412 Chain = Res.getValue(1);
413 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000414
Dan Gohman35bfb242015-12-04 23:22:35 +0000415 SDValue Unused = DAG.getUNDEF(PtrVT);
416 Chain = DAG.getCALLSEQ_END(Chain, NB, Unused, SDValue(), DL);
JF Bastiend8a9d662015-08-24 21:59:51 +0000417
418 return Chain;
419}
420
JF Bastienb9073fb2015-07-22 21:28:15 +0000421bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000422 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
423 const SmallVectorImpl<ISD::OutputArg> &Outs,
424 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000425 // WebAssembly can't currently handle returning tuples.
426 return Outs.size() <= 1;
427}
428
429SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000430 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000431 const SmallVectorImpl<ISD::OutputArg> &Outs,
432 const SmallVectorImpl<SDValue> &OutVals, SDLoc DL,
433 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000434 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000435 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000436 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
437
JF Bastien600aee92015-07-31 17:53:38 +0000438 SmallVector<SDValue, 4> RetOps(1, Chain);
439 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000440 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000441
Dan Gohman754cd112015-11-11 01:33:02 +0000442 // Record the number and types of the return values.
443 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000444 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
445 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000446 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000447 if (Out.Flags.isInAlloca())
448 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000449 if (Out.Flags.isInConsecutiveRegs())
450 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
451 if (Out.Flags.isInConsecutiveRegsLast())
452 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000453 }
454
JF Bastienb9073fb2015-07-22 21:28:15 +0000455 return Chain;
456}
457
458SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Dan Gohman35bfb242015-12-04 23:22:35 +0000459 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000460 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
461 SmallVectorImpl<SDValue> &InVals) const {
462 MachineFunction &MF = DAG.getMachineFunction();
463
Dan Gohman85dbdda2015-12-04 17:16:07 +0000464 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000465 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000466
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000467 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
468 // of the incoming values before they're represented by virtual registers.
469 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
470
JF Bastien600aee92015-07-31 17:53:38 +0000471 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000472 if (In.Flags.isByVal())
473 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
474 if (In.Flags.isInAlloca())
475 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
476 if (In.Flags.isNest())
477 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000478 if (In.Flags.isInConsecutiveRegs())
479 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
480 if (In.Flags.isInConsecutiveRegsLast())
481 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000482 // Ignore In.getOrigAlign() because all our arguments are passed in
483 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000484 InVals.push_back(
485 In.Used
486 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000487 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000488 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000489
490 // Record the number and types of arguments.
491 MF.getInfo<WebAssemblyFunctionInfo>()->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000492 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000493
Dan Gohman35bfb242015-12-04 23:22:35 +0000494 // Incoming varargs arguments are on the stack and will be accessed through
495 // va_arg, so we don't need to do anything for them here.
496
JF Bastienb9073fb2015-07-22 21:28:15 +0000497 return Chain;
498}
499
Dan Gohman10e730a2015-06-29 23:51:55 +0000500//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000501// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000502//===----------------------------------------------------------------------===//
503
JF Bastienaf111db2015-08-24 22:16:48 +0000504SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
505 SelectionDAG &DAG) const {
506 switch (Op.getOpcode()) {
507 default:
508 llvm_unreachable("unimplemented operation lowering");
509 return SDValue();
510 case ISD::GlobalAddress:
511 return LowerGlobalAddress(Op, DAG);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000512 case ISD::ExternalSymbol:
513 return LowerExternalSymbol(Op, DAG);
Dan Gohman950a13c2015-09-16 16:51:30 +0000514 case ISD::JumpTable:
515 return LowerJumpTable(Op, DAG);
516 case ISD::BR_JT:
517 return LowerBR_JT(Op, DAG);
Dan Gohman35bfb242015-12-04 23:22:35 +0000518 case ISD::VASTART:
519 return LowerVASTART(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000520 }
521}
522
523SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
524 SelectionDAG &DAG) const {
525 SDLoc DL(Op);
526 const auto *GA = cast<GlobalAddressSDNode>(Op);
527 EVT VT = Op.getValueType();
528 assert(GA->getOffset() == 0 &&
529 "offsets on global addresses are forbidden by isOffsetFoldingLegal");
530 assert(GA->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
531 if (GA->getAddressSpace() != 0)
532 fail(DL, DAG, "WebAssembly only expects the 0 address space");
533 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
534 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT));
535}
536
Dan Gohman7a6b9822015-11-29 22:32:02 +0000537SDValue
538WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
539 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000540 SDLoc DL(Op);
541 const auto *ES = cast<ExternalSymbolSDNode>(Op);
542 EVT VT = Op.getValueType();
543 assert(ES->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
544 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
545 DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
546}
547
Dan Gohman950a13c2015-09-16 16:51:30 +0000548SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
549 SelectionDAG &DAG) const {
550 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000551 // table operand into a TABLESWITCH instruction, rather than ever
552 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000553 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
554 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
555 JT->getTargetFlags());
556}
557
558SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
559 SelectionDAG &DAG) const {
560 SDLoc DL(Op);
561 SDValue Chain = Op.getOperand(0);
562 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
563 SDValue Index = Op.getOperand(2);
564 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
565
566 SmallVector<SDValue, 8> Ops;
567 Ops.push_back(Chain);
568 Ops.push_back(Index);
569
570 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
571 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
572
573 // TODO: For now, we just pick something arbitrary for a default case for now.
574 // We really want to sniff out the guard and put in the real default case (and
575 // delete the guard).
576 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
577
578 // Add an operand for each case.
579 for (auto MBB : MBBs)
580 Ops.push_back(DAG.getBasicBlock(MBB));
581
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000582 return DAG.getNode(WebAssemblyISD::TABLESWITCH, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000583}
584
Dan Gohman35bfb242015-12-04 23:22:35 +0000585SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
586 SelectionDAG &DAG) const {
587 SDLoc DL(Op);
588 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
589
590 // The incoming non-fixed arguments are placed on the top of the stack, with
591 // natural alignment, at the point of the call, so the base pointer is just
592 // the current frame pointer.
593 DAG.getMachineFunction().getFrameInfo()->setFrameAddressIsTaken(true);
594 unsigned FP =
595 static_cast<const WebAssemblyRegisterInfo *>(Subtarget->getRegisterInfo())
596 ->getFrameRegister(DAG.getMachineFunction());
597 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL, FP, PtrVT);
598 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
599 return DAG.getStore(Op.getOperand(0), DL, FrameAddr, Op.getOperand(1),
600 MachinePointerInfo(SV), false, false, 0);
601}
602
Dan Gohman10e730a2015-06-29 23:51:55 +0000603//===----------------------------------------------------------------------===//
604// WebAssembly Optimization Hooks
605//===----------------------------------------------------------------------===//
606
607MCSection *WebAssemblyTargetObjectFile::SelectSectionForGlobal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000608 const GlobalValue *GV, SectionKind /*Kind*/, Mangler & /*Mang*/,
609 const TargetMachine & /*TM*/) const {
Dan Gohmane51c0582015-10-06 00:27:55 +0000610 // TODO: Be more sophisticated than this.
611 return isa<Function>(GV) ? getTextSection() : getDataSection();
Dan Gohman10e730a2015-06-29 23:51:55 +0000612}