blob: 219f1ad3358673145cfbe94c95cb1c4f9ff9f06b [file] [log] [blame]
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001//===- Mips16InstrInfo.cpp - Mips16 Instruction Information ---------------===//
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Eugene Zelenko79220eae2017-08-03 22:12:30 +000013
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000014#include "Mips16InstrInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000015#include "llvm/ADT/BitVector.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000021#include "llvm/CodeGen/MachineMemOperand.h"
22#include "llvm/CodeGen/MachineOperand.h"
Reed Kotler66165c82013-02-08 03:57:41 +000023#include "llvm/CodeGen/RegisterScavenging.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000024#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000025#include "llvm/IR/DebugLoc.h"
Reed Kotler5c8ae092013-11-13 04:37:52 +000026#include "llvm/MC/MCAsmInfo.h"
Reed Kotlercb374092013-02-18 00:59:04 +000027#include "llvm/Support/Debug.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000028#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000029#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000030#include "llvm/Support/raw_ostream.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000031#include <cassert>
NAKAMURA Takumi435f62a2013-11-13 06:27:53 +000032#include <cctype>
Eugene Zelenko79220eae2017-08-03 22:12:30 +000033#include <cstdint>
34#include <cstdlib>
35#include <cstring>
36#include <iterator>
37#include <vector>
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000038
39using namespace llvm;
40
Chandler Carruthe96dd892014-04-21 22:55:11 +000041#define DEBUG_TYPE "mips16-instrinfo"
Reed Kotlerd019dbf2012-12-20 04:07:42 +000042
Eric Christopher675cb4d2014-07-18 23:25:00 +000043Mips16InstrInfo::Mips16InstrInfo(const MipsSubtarget &STI)
Eugene Zelenko79220eae2017-08-03 22:12:30 +000044 : MipsInstrInfo(STI, Mips::Bimm16) {}
Akira Hatanakacb37e132012-07-31 23:41:32 +000045
46const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
47 return RI;
48}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000049
50/// isLoadFromStackSlot - If the specified machine instruction is a direct
51/// load from a stack slot, return the virtual or physical register number of
52/// the destination along with the FrameIndex of the loaded stack slot. If
53/// not, return 0. This predicate must return 0 if the instruction has
54/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000055unsigned Mips16InstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Eric Christopher66b70692014-07-18 22:34:14 +000056 int &FrameIndex) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000057 return 0;
58}
59
60/// isStoreToStackSlot - If the specified machine instruction is a direct
61/// store to a stack slot, return the virtual or physical register number of
62/// the source reg along with the FrameIndex of the loaded stack slot. If
63/// not, return 0. This predicate must return 0 if the instruction has
64/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000065unsigned Mips16InstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Eric Christopher66b70692014-07-18 22:34:14 +000066 int &FrameIndex) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000067 return 0;
68}
69
70void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000071 MachineBasicBlock::iterator I,
72 const DebugLoc &DL, unsigned DestReg,
73 unsigned SrcReg, bool KillSrc) const {
Reed Kotlercf11c592012-10-12 02:01:09 +000074 unsigned Opc = 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000075
Reed Kotlercf11c592012-10-12 02:01:09 +000076 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000077 Mips::GPR32RegClass.contains(SrcReg))
Reed Kotlercf11c592012-10-12 02:01:09 +000078 Opc = Mips::MoveR3216;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000079 else if (Mips::GPR32RegClass.contains(DestReg) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000080 Mips::CPU16RegsRegClass.contains(SrcReg))
81 Opc = Mips::Move32R16;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000082 else if ((SrcReg == Mips::HI0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000083 (Mips::CPU16RegsRegClass.contains(DestReg)))
84 Opc = Mips::Mfhi16, SrcReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000085 else if ((SrcReg == Mips::LO0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000086 (Mips::CPU16RegsRegClass.contains(DestReg)))
87 Opc = Mips::Mflo16, SrcReg = 0;
88
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000089 assert(Opc && "Cannot copy registers");
90
91 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
92
93 if (DestReg)
94 MIB.addReg(DestReg, RegState::Define);
95
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000096 if (SrcReg)
97 MIB.addReg(SrcReg, getKillRegState(KillSrc));
98}
99
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000100bool Mips16InstrInfo::isCopyInstr(const MachineInstr &MI,
101 const MachineOperand *&Src,
102 const MachineOperand *&Dest) const {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000103 if (MI.isMoveReg()) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000104 Dest = &MI.getOperand(0);
105 Src = &MI.getOperand(1);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000106 return true;
107 }
108 return false;
109}
110
Eric Christopher66b70692014-07-18 22:34:14 +0000111void Mips16InstrInfo::storeRegToStack(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator I,
113 unsigned SrcReg, bool isKill, int FI,
114 const TargetRegisterClass *RC,
115 const TargetRegisterInfo *TRI,
116 int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000117 DebugLoc DL;
118 if (I != MBB.end()) DL = I->getDebugLoc();
119 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
120 unsigned Opc = 0;
121 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
122 Opc = Mips::SwRxSpImmX16;
123 assert(Opc && "Register class not handled!");
Reed Kotler30cedf62013-08-04 01:13:25 +0000124 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)).
125 addFrameIndex(FI).addImm(Offset)
126 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000127}
128
Eric Christopher66b70692014-07-18 22:34:14 +0000129void Mips16InstrInfo::loadRegFromStack(MachineBasicBlock &MBB,
130 MachineBasicBlock::iterator I,
131 unsigned DestReg, int FI,
132 const TargetRegisterClass *RC,
133 const TargetRegisterInfo *TRI,
134 int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000135 DebugLoc DL;
136 if (I != MBB.end()) DL = I->getDebugLoc();
137 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
138 unsigned Opc = 0;
139
140 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
141 Opc = Mips::LwRxSpImmX16;
142 assert(Opc && "Register class not handled!");
Akira Hatanaka465facca2013-03-29 02:14:12 +0000143 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset)
Reed Kotler210ebe92012-09-28 02:26:24 +0000144 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000145}
146
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000147bool Mips16InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
148 MachineBasicBlock &MBB = *MI.getParent();
149 switch (MI.getDesc().getOpcode()) {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000150 default:
151 return false;
152 case Mips::RetRA16:
Reed Kotlera8117532012-10-30 00:54:49 +0000153 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000154 break;
155 }
156
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000157 MBB.erase(MI.getIterator());
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000158 return true;
159}
160
161/// GetOppositeBranchOpc - Return the inverse of the specified
162/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka067d8152013-05-13 17:43:19 +0000163unsigned Mips16InstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000164 switch (Opc) {
Reed Kotler67439242012-10-17 22:29:54 +0000165 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
166 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000167 case Mips::BeqzRxImm16: return Mips::BnezRxImm16;
168 case Mips::BnezRxImm16: return Mips::BeqzRxImm16;
Reed Kotler67439242012-10-17 22:29:54 +0000169 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
170 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
171 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000172 case Mips::Btnez16: return Mips::Bteqz16;
Reed Kotler67439242012-10-17 22:29:54 +0000173 case Mips::BtnezX16: return Mips::BteqzX16;
174 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
175 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
176 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000177 case Mips::Bteqz16: return Mips::Btnez16;
Reed Kotler67439242012-10-17 22:29:54 +0000178 case Mips::BteqzX16: return Mips::BtnezX16;
179 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
180 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
181 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
182 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
183 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
184 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
185 }
Craig Topperd3c02f12015-01-05 10:15:49 +0000186 llvm_unreachable("Illegal opcode!");
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000187}
188
Reed Kotler5c29d632013-12-15 20:49:30 +0000189static void addSaveRestoreRegs(MachineInstrBuilder &MIB,
Eric Christopher66b70692014-07-18 22:34:14 +0000190 const std::vector<CalleeSavedInfo> &CSI,
191 unsigned Flags = 0) {
Reed Kotler5c29d632013-12-15 20:49:30 +0000192 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
193 // Add the callee-saved register as live-in. Do not add if the register is
194 // RA and return address is taken, because it has already been added in
Daniel Sanders94ed30a2016-07-26 14:46:11 +0000195 // method MipsTargetLowering::lowerRETURNADDR.
Reed Kotler5c29d632013-12-15 20:49:30 +0000196 // It's killed at the spill, unless the register is RA and return address
197 // is taken.
198 unsigned Reg = CSI[e-i-1].getReg();
199 switch (Reg) {
200 case Mips::RA:
201 case Mips::S0:
202 case Mips::S1:
203 MIB.addReg(Reg, Flags);
204 break;
205 case Mips::S2:
206 break;
207 default:
208 llvm_unreachable("unexpected mips16 callee saved register");
209
210 }
211 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000212}
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000213
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000214// Adjust SP by FrameSize bytes. Save RA, S0, S1
Tim Northover775aaeb2015-11-05 21:54:58 +0000215void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
216 MachineBasicBlock &MBB,
217 MachineBasicBlock::iterator I) const {
218 DebugLoc DL;
219 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000220 MachineFrameInfo &MFI = MF.getFrameInfo();
Tim Northover775aaeb2015-11-05 21:54:58 +0000221 const BitVector Reserved = RI.getReservedRegs(MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000222 bool SaveS2 = Reserved[Mips::S2];
223 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000224 unsigned Opc = ((FrameSize <= 128) && !SaveS2)? Mips::Save16:Mips::SaveX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000225 MIB = BuildMI(MBB, I, DL, get(Opc));
Matthias Braun941a7052016-07-28 18:40:00 +0000226 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000227 addSaveRestoreRegs(MIB, CSI);
228 if (SaveS2)
229 MIB.addReg(Mips::S2);
Reed Kotler2e362b32013-12-09 21:19:51 +0000230 if (isUInt<11>(FrameSize))
Reed Kotler5c29d632013-12-15 20:49:30 +0000231 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000232 else {
Reed Kotler2e362b32013-12-09 21:19:51 +0000233 int Base = 2040; // should create template function like isUInt that
234 // returns largest possible n bit unsigned integer
235 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000236 MIB.addImm(Base);
Reed Kotler2e362b32013-12-09 21:19:51 +0000237 if (isInt<16>(-Remainder))
238 BuildAddiuSpImm(MBB, I, -Remainder);
239 else
240 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000241 }
242}
243
244// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000245void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
246 MachineBasicBlock &MBB,
247 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000248 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
Reed Kotler5c29d632013-12-15 20:49:30 +0000249 MachineFunction *MF = MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000250 MachineFrameInfo &MFI = MF->getFrameInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000251 const BitVector Reserved = RI.getReservedRegs(*MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000252 bool SaveS2 = Reserved[Mips::S2];
253 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000254 unsigned Opc = ((FrameSize <= 128) && !SaveS2)?
255 Mips::Restore16:Mips::RestoreX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000256
257 if (!isUInt<11>(FrameSize)) {
258 unsigned Base = 2040;
Reed Kotler2e362b32013-12-09 21:19:51 +0000259 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000260 FrameSize = Base; // should create template function like isUInt that
261 // returns largest possible n bit unsigned integer
262
Reed Kotler2e362b32013-12-09 21:19:51 +0000263 if (isInt<16>(Remainder))
264 BuildAddiuSpImm(MBB, I, Remainder);
265 else
266 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000267 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000268 MIB = BuildMI(MBB, I, DL, get(Opc));
Matthias Braun941a7052016-07-28 18:40:00 +0000269 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000270 addSaveRestoreRegs(MIB, CSI, RegState::Define);
Reed Kotler0ff40012013-12-10 14:29:38 +0000271 if (SaveS2)
272 MIB.addReg(Mips::S2, RegState::Define);
Reed Kotler5c29d632013-12-15 20:49:30 +0000273 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000274}
275
276// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000277// This can only be called at times that we know that there is at least one free
278// register.
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000279// This is clearly safe at prologue and epilogue.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000280void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
Tim Northover775aaeb2015-11-05 21:54:58 +0000281 MachineBasicBlock &MBB,
282 MachineBasicBlock::iterator I,
283 unsigned Reg1, unsigned Reg2) const {
284 DebugLoc DL;
285 //
286 // li reg1, constant
287 // move reg2, sp
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000288 // add reg1, reg1, reg2
289 // move sp, reg1
290 //
291 //
292 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
Reed Kotlera787aa22013-11-24 06:18:50 +0000293 MIB1.addImm(Amount).addImm(-1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000294 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
295 MIB2.addReg(Mips::SP, RegState::Kill);
296 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
297 MIB3.addReg(Reg1);
298 MIB3.addReg(Reg2, RegState::Kill);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000299 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
300 Mips::SP);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000301 MIB4.addReg(Reg1, RegState::Kill);
302}
303
Eric Christopher66b70692014-07-18 22:34:14 +0000304void Mips16InstrInfo::adjustStackPtrBigUnrestricted(
305 unsigned SP, int64_t Amount, MachineBasicBlock &MBB,
306 MachineBasicBlock::iterator I) const {
Craig Topperd3c02f12015-01-05 10:15:49 +0000307 llvm_unreachable("adjust stack pointer amount exceeded");
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000308}
309
Reed Kotler27a72292012-10-31 05:21:10 +0000310/// Adjust SP by Amount bytes.
311void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
312 MachineBasicBlock &MBB,
313 MachineBasicBlock::iterator I) const {
Vasileios Kalintirisb3698a52015-04-02 10:14:54 +0000314 if (Amount == 0)
315 return;
316
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000317 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler188dad02013-02-16 19:04:29 +0000318 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler27a72292012-10-31 05:21:10 +0000319 else
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000320 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
321}
322
323/// This function generates the sequence of instructions needed to get the
324/// result of adding register REG and immediate IMM.
Eric Christopher66b70692014-07-18 22:34:14 +0000325unsigned Mips16InstrInfo::loadImmediate(unsigned FrameReg, int64_t Imm,
326 MachineBasicBlock &MBB,
327 MachineBasicBlock::iterator II,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000328 const DebugLoc &DL,
329 unsigned &NewImm) const {
Reed Kotler66165c82013-02-08 03:57:41 +0000330 //
331 // given original instruction is:
332 // Instr rx, T[offset] where offset is too big.
333 //
334 // lo = offset & 0xFFFF
335 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
336 //
337 // let T = temporary register
338 // li T, hi
339 // shl T, 16
340 // add T, Rx, T
341 //
342 RegScavenger rs;
343 int32_t lo = Imm & 0xFFFF;
Reed Kotler66165c82013-02-08 03:57:41 +0000344 NewImm = lo;
Reed Kotler30cedf62013-08-04 01:13:25 +0000345 int Reg =0;
346 int SpReg = 0;
347
Matthias Braun7dc03f02016-04-06 02:47:09 +0000348 rs.enterBasicBlock(MBB);
Reed Kotler66165c82013-02-08 03:57:41 +0000349 rs.forward(II);
350 //
Reed Kotler30cedf62013-08-04 01:13:25 +0000351 // We need to know which registers can be used, in the case where there
352 // are not enough free registers. We exclude all registers that
353 // are used in the instruction that we are helping.
354 // // Consider all allocatable registers in the register class initially
355 BitVector Candidates =
356 RI.getAllocatableSet
357 (*II->getParent()->getParent(), &Mips::CPU16RegsRegClass);
358 // Exclude all the registers being used by the instruction.
359 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
360 MachineOperand &MO = II->getOperand(i);
361 if (MO.isReg() && MO.getReg() != 0 && !MO.isDef() &&
362 !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
363 Candidates.reset(MO.getReg());
364 }
Eric Christopher66b70692014-07-18 22:34:14 +0000365
Reed Kotler30cedf62013-08-04 01:13:25 +0000366 // If the same register was used and defined in an instruction, then
367 // it will not be in the list of candidates.
368 //
369 // we need to analyze the instruction that we are helping.
370 // we need to know if it defines register x but register x is not
371 // present as an operand of the instruction. this tells
372 // whether the register is live before the instruction. if it's not
373 // then we don't need to save it in case there are no free registers.
Reed Kotler30cedf62013-08-04 01:13:25 +0000374 int DefReg = 0;
375 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
376 MachineOperand &MO = II->getOperand(i);
377 if (MO.isReg() && MO.isDef()) {
378 DefReg = MO.getReg();
379 break;
380 }
381 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000382
Eric Christopher66b70692014-07-18 22:34:14 +0000383 BitVector Available = rs.getRegsAvailable(&Mips::CPU16RegsRegClass);
Reed Kotler30cedf62013-08-04 01:13:25 +0000384 Available &= Candidates;
385 //
Reed Kotler66165c82013-02-08 03:57:41 +0000386 // we use T0 for the first register, if we need to save something away.
387 // we use T1 for the second register, if we need to save something away.
388 //
389 unsigned FirstRegSaved =0, SecondRegSaved=0;
390 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000391
Reed Kotler30cedf62013-08-04 01:13:25 +0000392 Reg = Available.find_first();
393
394 if (Reg == -1) {
395 Reg = Candidates.find_first();
396 Candidates.reset(Reg);
397 if (DefReg != Reg) {
398 FirstRegSaved = Reg;
399 FirstRegSavedTo = Mips::T0;
400 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
401 }
Reed Kotler66165c82013-02-08 03:57:41 +0000402 }
403 else
Reed Kotler30cedf62013-08-04 01:13:25 +0000404 Available.reset(Reg);
Reed Kotlera787aa22013-11-24 06:18:50 +0000405 BuildMI(MBB, II, DL, get(Mips::LwConstant32), Reg).addImm(Imm).addImm(-1);
Reed Kotler30cedf62013-08-04 01:13:25 +0000406 NewImm = 0;
Reed Kotler66165c82013-02-08 03:57:41 +0000407 if (FrameReg == Mips::SP) {
Reed Kotler30cedf62013-08-04 01:13:25 +0000408 SpReg = Available.find_first();
409 if (SpReg == -1) {
410 SpReg = Candidates.find_first();
411 // Candidates.reset(SpReg); // not really needed
412 if (DefReg!= SpReg) {
413 SecondRegSaved = SpReg;
Reed Kotler66165c82013-02-08 03:57:41 +0000414 SecondRegSavedTo = Mips::T1;
415 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000416 if (SecondRegSaved)
417 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
Reed Kotler66165c82013-02-08 03:57:41 +0000418 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000419 else
420 Available.reset(SpReg);
Reed Kotler66165c82013-02-08 03:57:41 +0000421 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
Reed Kotler30cedf62013-08-04 01:13:25 +0000422 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg, RegState::Kill)
Reed Kotler66165c82013-02-08 03:57:41 +0000423 .addReg(Reg);
424 }
425 else
426 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
427 .addReg(Reg, RegState::Kill);
428 if (FirstRegSaved || SecondRegSaved) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000429 II = std::next(II);
Reed Kotler66165c82013-02-08 03:57:41 +0000430 if (FirstRegSaved)
431 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
432 if (SecondRegSaved)
433 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
434 }
435 return Reg;
Reed Kotler27a72292012-10-31 05:21:10 +0000436}
437
Akira Hatanaka067d8152013-05-13 17:43:19 +0000438unsigned Mips16InstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000439 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
Reed Kotlerf0e69682013-11-12 02:27:12 +0000440 Opc == Mips::Bimm16 ||
Reed Kotler09e59152013-11-15 02:21:52 +0000441 Opc == Mips::Bteqz16 || Opc == Mips::Btnez16 ||
442 Opc == Mips::BeqzRxImm16 || Opc == Mips::BnezRxImm16 ||
Reed Kotler67439242012-10-17 22:29:54 +0000443 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
444 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
445 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
446 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
447 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
448 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
449 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
450 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000451}
452
453void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
454 MachineBasicBlock::iterator I,
455 unsigned Opc) const {
456 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
457}
Akira Hatanakafab89292012-08-02 18:21:47 +0000458
Reed Kotler8cf51032013-02-16 09:47:57 +0000459const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotlerf662cff2013-02-13 20:28:27 +0000460 if (validSpImm8(Imm))
Reed Kotler8cf51032013-02-16 09:47:57 +0000461 return get(Mips::AddiuSpImm16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000462 else
Reed Kotler8cf51032013-02-16 09:47:57 +0000463 return get(Mips::AddiuSpImmX16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000464}
Tim Northover775aaeb2015-11-05 21:54:58 +0000465
466void Mips16InstrInfo::BuildAddiuSpImm
467 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
468 DebugLoc DL;
469 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
470}
471
Eric Christopher675cb4d2014-07-18 23:25:00 +0000472const MipsInstrInfo *llvm::createMips16InstrInfo(const MipsSubtarget &STI) {
473 return new Mips16InstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +0000474}
Reed Kotler30cedf62013-08-04 01:13:25 +0000475
Reed Kotler30cedf62013-08-04 01:13:25 +0000476bool Mips16InstrInfo::validImmediate(unsigned Opcode, unsigned Reg,
477 int64_t Amount) {
478 switch (Opcode) {
479 case Mips::LbRxRyOffMemX16:
480 case Mips::LbuRxRyOffMemX16:
481 case Mips::LhRxRyOffMemX16:
482 case Mips::LhuRxRyOffMemX16:
483 case Mips::SbRxRyOffMemX16:
484 case Mips::ShRxRyOffMemX16:
485 case Mips::LwRxRyOffMemX16:
486 case Mips::SwRxRyOffMemX16:
487 case Mips::SwRxSpImmX16:
488 case Mips::LwRxSpImmX16:
489 return isInt<16>(Amount);
490 case Mips::AddiuRxRyOffMemX16:
491 if ((Reg == Mips::PC) || (Reg == Mips::SP))
492 return isInt<16>(Amount);
493 return isInt<15>(Amount);
494 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000495 llvm_unreachable("unexpected Opcode in validImmediate");
496}