blob: 54231a7465a12109fc98fd236a673a71f695fd56 [file] [log] [blame]
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson3968c6a2010-03-23 17:23:59 +00002//
Evan Cheng2d37f192008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson3968c6a2010-03-23 17:23:59 +00007//
Evan Cheng2d37f192008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson69ba1bc2010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng2d37f192008-08-28 23:39:26 +000020}
21
Evan Chengfabdcce2008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng2d37f192008-08-28 23:39:26 +000026
Evan Chengfabdcce2008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng2d37f192008-08-28 23:39:26 +000029
Evan Chengfabdcce2008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng2d37f192008-08-28 23:39:26 +000035
Johnny Chen0dab68f2010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +000037
Johnny Chen0dab68f2010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson96649842010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000041
Bob Wilson96649842010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000052
Bob Wilson96649842010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng2d37f192008-08-28 23:39:26 +000055
Bob Wilson96649842010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chenf833fad2010-03-20 00:17:00 +000071
Evan Cheng14965762009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendlingcbb08ca2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng14965762009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng2d37f192008-08-28 23:39:26 +000082
Evan Cheng2d37f192008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilsona4d86b62010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Chengb23b50d2009-06-29 07:51:04 +000085//
86
Jim Grosbachec86bac2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Chengb23b50d2009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbache9298992010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Chengb23b50d2009-06-29 07:51:04 +000091}
Bill Wendlingb70dc872010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilsondeb35af2009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000128
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000129// Instruction execution domain.
130class Domain<bits<2> val> {
131 bits<2> Value = val;
132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
137
Evan Chengb23b50d2009-06-29 07:51:04 +0000138//===----------------------------------------------------------------------===//
Evan Chengcd4cdd12009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbard8042b72010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000147def CCOutOperand : AsmOperandClass {
148 let Name = "CCOut";
149 let SuperClasses = [];
150}
151
Evan Chengcd4cdd12009-07-11 06:43:01 +0000152// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
153// register whose default is 0 (no register).
154def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
155 (ops (i32 14), (i32 zero_reg))> {
156 let PrintMethod = "printPredicateOperand";
Daniel Dunbard8042b72010-08-11 06:36:53 +0000157 let ParserMatchClass = CondCodeOperand;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000158}
159
160// Conditional code result for instructions whose 's' bit is set, e.g. subs.
161def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000162 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000163 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000164 let ParserMatchClass = CCOutOperand;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000165}
166
167// Same as cc_out except it defaults to setting CPSR.
168def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000169 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000170 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000171 let ParserMatchClass = CCOutOperand;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000172}
173
Johnny Chen9a3e2392010-03-10 18:59:38 +0000174// ARM special operands for disassembly only.
175//
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000176def setend_op : Operand<i32> {
177 let PrintMethod = "printSetendOperand";
178}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000179
180def cps_opt : Operand<i32> {
181 let PrintMethod = "printCPSOptionOperand";
182}
183
184def msr_mask : Operand<i32> {
185 let PrintMethod = "printMSRMaskOperand";
186}
187
188// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
189// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
190def neg_zero : Operand<i32> {
191 let PrintMethod = "printNegZeroOperand";
192}
193
Evan Chengcd4cdd12009-07-11 06:43:01 +0000194//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000195// ARM Instruction templates.
196//
197
Johnny Chenc28e6292009-12-15 17:24:14 +0000198class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
199 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng2d37f192008-08-28 23:39:26 +0000200 : Instruction {
201 let Namespace = "ARM";
202
Evan Cheng2d37f192008-08-28 23:39:26 +0000203 AddrMode AM = am;
Evan Cheng2d37f192008-08-28 23:39:26 +0000204 SizeFlagVal SZ = sz;
Evan Cheng2d37f192008-08-28 23:39:26 +0000205 IndexMode IM = im;
206 bits<2> IndexModeBits = IM.Value;
Evan Cheng2d37f192008-08-28 23:39:26 +0000207 Format F = f;
Bob Wilson69ba1bc2010-03-17 21:13:43 +0000208 bits<6> Form = F.Value;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000209 Domain D = d;
Evan Cheng81889d012008-11-05 18:35:52 +0000210 bit isUnaryDataProc = 0;
Evan Cheng14965762009-07-08 01:46:35 +0000211 bit canXformTo16Bit = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +0000212
Chris Lattner7ff33462010-10-31 19:22:57 +0000213 // If this is a pseudo instruction, mark it isCodeGenOnly.
214 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson3968c6a2010-03-23 17:23:59 +0000215
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000216 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbache9298992010-10-05 18:14:55 +0000217 let TSFlags{4-0} = AM.Value;
218 let TSFlags{7-5} = SZ.Value;
219 let TSFlags{9-8} = IndexModeBits;
220 let TSFlags{15-10} = Form;
221 let TSFlags{16} = isUnaryDataProc;
222 let TSFlags{17} = canXformTo16Bit;
223 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000224
Evan Cheng2d37f192008-08-28 23:39:26 +0000225 let Constraints = cstr;
David Goodwinb062c232009-08-06 16:52:47 +0000226 let Itinerary = itin;
Evan Cheng2d37f192008-08-28 23:39:26 +0000227}
228
Johnny Chenc28e6292009-12-15 17:24:14 +0000229class Encoding {
230 field bits<32> Inst;
231}
232
233class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
236
237// This Encoding-less class is used by Thumb1 to specify the encoding bits later
238// on by adding flavors to specific instructions.
239class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
240 Format f, Domain d, string cstr, InstrItinClass itin>
241 : InstTemplate<am, sz, im, f, d, cstr, itin>;
242
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000243class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbach19be1fb2010-11-18 01:20:48 +0000244 // FIXME: This really should derive from InstTemplate instead, as pseudos
245 // don't need encoding information. TableGen doesn't like that
246 // currently. Need to figure out why and fix it.
Bob Wilson3968c6a2010-03-23 17:23:59 +0000247 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000248 "", itin> {
Evan Cheng2d37f192008-08-28 23:39:26 +0000249 let OutOperandList = oops;
250 let InOperandList = iops;
Evan Cheng2d37f192008-08-28 23:39:26 +0000251 let Pattern = pattern;
252}
253
Jim Grosbachcfb66202010-11-18 01:15:56 +0000254// PseudoInst that's ARM-mode only.
Jim Grosbach0c51bb42010-11-29 23:48:41 +0000255class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000256 list<dag> pattern>
257 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach0c51bb42010-11-29 23:48:41 +0000258 let SZ = sz;
Jim Grosbachcfb66202010-11-18 01:15:56 +0000259 list<Predicate> Predicates = [IsARM];
260}
261
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000262// PseudoInst that's Thumb-mode only.
263class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
264 list<dag> pattern>
265 : PseudoInst<oops, iops, itin, pattern> {
266 let SZ = sz;
267 list<Predicate> Predicates = [IsThumb];
268}
Jim Grosbachcfb66202010-11-18 01:15:56 +0000269
Jim Grosbachd42257c2010-12-15 18:48:45 +0000270// PseudoInst that's Thumb2-mode only.
271class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
272 list<dag> pattern>
273 : PseudoInst<oops, iops, itin, pattern> {
274 let SZ = sz;
275 list<Predicate> Predicates = [IsThumb2];
276}
Evan Cheng2d37f192008-08-28 23:39:26 +0000277// Almost all ARM instructions are predicable.
Evan Cheng47b546d2008-11-06 08:47:38 +0000278class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000279 IndexMode im, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000280 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000281 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000282 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000283 bits<4> p;
284 let Inst{31-28} = p;
Evan Cheng2d37f192008-08-28 23:39:26 +0000285 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000286 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000287 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000288 let Pattern = pattern;
289 list<Predicate> Predicates = [IsARM];
290}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000291
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000292// A few are not predicable
293class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000294 IndexMode im, Format f, InstrItinClass itin,
295 string opc, string asm, string cstr,
296 list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000297 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
298 let OutOperandList = oops;
299 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000300 let AsmString = !strconcat(opc, asm);
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000301 let Pattern = pattern;
302 let isPredicable = 0;
303 list<Predicate> Predicates = [IsARM];
304}
Evan Cheng2d37f192008-08-28 23:39:26 +0000305
Bill Wendlingf8dfa462010-08-30 01:47:35 +0000306// Same as I except it can optionally modify CPSR. Note it's modeled as an input
307// operand since by default it's a zero register. It will become an implicit def
308// once it's "flipped".
Evan Cheng47b546d2008-11-06 08:47:38 +0000309class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000312 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000313 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000314 bits<4> p; // Predicate operand
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000315 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach5476a272010-10-11 18:51:51 +0000316 let Inst{31-28} = p;
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000317 let Inst{20} = s;
Jim Grosbach5476a272010-10-11 18:51:51 +0000318
Evan Cheng2d37f192008-08-28 23:39:26 +0000319 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000320 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilson59351842010-10-15 03:23:44 +0000321 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000322 let Pattern = pattern;
323 list<Predicate> Predicates = [IsARM];
324}
325
Evan Chenga2827232008-09-01 07:19:00 +0000326// Special cases
Evan Cheng47b546d2008-11-06 08:47:38 +0000327class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000328 IndexMode im, Format f, InstrItinClass itin,
329 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000330 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Chenga2827232008-09-01 07:19:00 +0000331 let OutOperandList = oops;
332 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000333 let AsmString = asm;
Evan Chenga2827232008-09-01 07:19:00 +0000334 let Pattern = pattern;
335 list<Predicate> Predicates = [IsARM];
336}
337
David Goodwinb062c232009-08-06 16:52:47 +0000338class AI<dag oops, dag iops, Format f, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
341 opc, asm, "", pattern>;
342class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
344 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
345 opc, asm, "", pattern>;
346class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000347 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000348 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng49d66522008-11-06 22:15:19 +0000349 asm, "", pattern>;
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000350class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000351 string opc, string asm, list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000352 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000353 opc, asm, "", pattern>;
Evan Chengfa558782008-09-01 08:25:56 +0000354
355// Ctrl flow instructions
David Goodwinb062c232009-08-06 16:52:47 +0000356class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
357 string opc, string asm, list<dag> pattern>
358 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
359 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000360 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000361}
David Goodwinb062c232009-08-06 16:52:47 +0000362class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
363 string asm, list<dag> pattern>
364 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
365 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000366 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000367}
Evan Chengfa558782008-09-01 08:25:56 +0000368
369// BR_JT instructions
David Goodwinb062c232009-08-06 16:52:47 +0000370class JTI<dag oops, dag iops, InstrItinClass itin,
371 string asm, list<dag> pattern>
372 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng7095cd22008-11-07 09:06:08 +0000373 asm, "", pattern>;
Evan Cheng624844b2008-09-01 01:51:14 +0000374
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000375// Atomic load/store instructions
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000376class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
378 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
379 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000384 let Inst{20} = 1;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000387 let Inst{11-0} = 0b111110011111;
388}
389class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
391 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
392 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000393 bits<4> Rd;
394 bits<4> Rt;
395 bits<4> Rn;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000396 let Inst{27-23} = 0b00011;
397 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000398 let Inst{20} = 0;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000399 let Inst{19-16} = Rn;
400 let Inst{15-12} = Rd;
Johnny Chen098bd1b2009-12-11 19:37:26 +0000401 let Inst{11-4} = 0b11111001;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000402 let Inst{3-0} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000403}
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000404class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
405 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
406 bits<4> Rt;
407 bits<4> Rt2;
408 bits<4> Rn;
409 let Inst{27-23} = 0b00010;
410 let Inst{22} = b;
411 let Inst{21-20} = 0b00;
412 let Inst{19-16} = Rn;
413 let Inst{15-12} = Rt;
414 let Inst{11-4} = 0b00001001;
415 let Inst{3-0} = Rt2;
416}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000417
Evan Cheng624844b2008-09-01 01:51:14 +0000418// addrmode1 instructions
David Goodwinb062c232009-08-06 16:52:47 +0000419class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
420 string opc, string asm, list<dag> pattern>
421 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
422 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000425}
David Goodwinb062c232009-08-06 16:52:47 +0000426class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
427 string opc, string asm, list<dag> pattern>
428 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern> {
430 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000431 let Inst{27-26} = 0b00;
David Goodwinb062c232009-08-06 16:52:47 +0000432}
433class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000434 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000435 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Chengc139c222008-08-29 07:40:52 +0000436 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000437 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000438 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000439}
Evan Cheng624844b2008-09-01 01:51:14 +0000440
Evan Chengcccca872008-09-01 01:27:33 +0000441// loads
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000442
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000443// LDR/LDRB/STR/STRB/...
444class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000445 Format f, InstrItinClass itin, string opc, string asm,
446 list<dag> pattern>
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000447 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
448 "", pattern> {
449 let Inst{27-25} = op;
450 let Inst{24} = 1; // 24 == P
451 // 23 == U
Jim Grosbach2f790742010-11-13 00:35:48 +0000452 let Inst{22} = isByte;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000453 let Inst{21} = 0; // 21 == W
Jim Grosbach338de3e2010-10-27 23:12:14 +0000454 let Inst{20} = isLd;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000455}
Jim Grosbach2f790742010-11-13 00:35:48 +0000456// Indexed load/stores
457class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000458 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach2f790742010-11-13 00:35:48 +0000459 string asm, string cstr, list<dag> pattern>
460 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
461 opc, asm, cstr, pattern> {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000462 bits<4> Rt;
Jim Grosbach2f790742010-11-13 00:35:48 +0000463 let Inst{27-26} = 0b01;
464 let Inst{24} = isPre; // P bit
465 let Inst{22} = isByte; // B bit
466 let Inst{21} = isPre; // W bit
467 let Inst{20} = isLd; // L bit
Jim Grosbach38b469e2010-11-15 20:47:07 +0000468 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000469}
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000470class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
471 IndexMode im, Format f, InstrItinClass itin, string opc,
472 string asm, string cstr, list<dag> pattern>
473 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
474 pattern> {
475 // AM2 store w/ two operands: (GPR, am2offset)
476 // {13} 1 == Rm, 0 == imm12
477 // {12} isAdd
478 // {11-0} imm12/Rm
479 bits<14> offset;
480 bits<4> Rn;
481 let Inst{25} = offset{13};
482 let Inst{23} = offset{12};
483 let Inst{19-16} = Rn;
484 let Inst{11-0} = offset{11-0};
485}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000486
Evan Cheng624844b2008-09-01 01:51:14 +0000487// addrmode3 instructions
Jim Grosbach76aed402010-11-19 18:16:46 +0000488class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
489 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000490 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
491 opc, asm, "", pattern> {
492 bits<14> addr;
493 bits<4> Rt;
494 let Inst{27-25} = 0b000;
495 let Inst{24} = 1; // P bit
496 let Inst{23} = addr{8}; // U bit
497 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
498 let Inst{21} = 0; // W bit
Jim Grosbach76aed402010-11-19 18:16:46 +0000499 let Inst{20} = op20; // L bit
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000500 let Inst{19-16} = addr{12-9}; // Rn
501 let Inst{15-12} = Rt; // Rt
502 let Inst{11-8} = addr{7-4}; // imm7_4/zero
503 let Inst{7-4} = op;
504 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
505}
Evan Cheng169eccc2008-09-01 07:00:14 +0000506
Jim Grosbach003c6e72010-11-19 19:41:26 +0000507class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
508 IndexMode im, Format f, InstrItinClass itin, string opc,
509 string asm, string cstr, list<dag> pattern>
510 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
511 opc, asm, cstr, pattern> {
512 bits<4> Rt;
513 let Inst{27-25} = 0b000;
514 let Inst{24} = isPre; // P bit
515 let Inst{21} = isPre; // W bit
516 let Inst{20} = op20; // L bit
517 let Inst{15-12} = Rt; // Rt
518 let Inst{7-4} = op;
519}
Jim Grosbach150b1ad2010-11-29 18:37:44 +0000520class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
521 IndexMode im, Format f, InstrItinClass itin, string opc,
522 string asm, string cstr, list<dag> pattern>
523 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
524 pattern> {
525 // AM3 store w/ two operands: (GPR, am3offset)
526 bits<14> offset;
527 bits<4> Rt;
528 bits<4> Rn;
529 let Inst{27-25} = 0b000;
530 let Inst{23} = offset{8};
531 let Inst{22} = offset{9};
532 let Inst{19-16} = Rn;
533 let Inst{15-12} = Rt; // Rt
534 let Inst{11-8} = offset{7-4}; // imm7_4/zero
535 let Inst{7-4} = op;
536 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
537}
Jim Grosbach003c6e72010-11-19 19:41:26 +0000538
Evan Cheng169eccc2008-09-01 07:00:14 +0000539// stores
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000540class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000541 string opc, string asm, list<dag> pattern>
542 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
543 opc, asm, "", pattern> {
Jim Grosbach607efcb2010-11-11 01:09:40 +0000544 bits<14> addr;
545 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000546 let Inst{27-25} = 0b000;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000547 let Inst{24} = 1; // P bit
548 let Inst{23} = addr{8}; // U bit
549 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
550 let Inst{21} = 0; // W bit
551 let Inst{20} = 0; // L bit
552 let Inst{19-16} = addr{12-9}; // Rn
553 let Inst{15-12} = Rt; // Rt
554 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000555 let Inst{7-4} = op;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000556 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng169eccc2008-09-01 07:00:14 +0000557}
Evan Cheng169eccc2008-09-01 07:00:14 +0000558
Evan Cheng169eccc2008-09-01 07:00:14 +0000559// Pre-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000560class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
561 string opc, string asm, string cstr, list<dag> pattern>
562 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
563 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000564 let Inst{4} = 1;
565 let Inst{5} = 1; // H bit
566 let Inst{6} = 0; // S bit
567 let Inst{7} = 1;
568 let Inst{20} = 0; // L bit
569 let Inst{21} = 1; // W bit
570 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000571 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000572}
Johnny Chen688a90e2010-02-18 22:31:18 +0000573class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
574 string opc, string asm, string cstr, list<dag> pattern>
575 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
576 opc, asm, cstr, pattern> {
577 let Inst{4} = 1;
578 let Inst{5} = 1; // H bit
579 let Inst{6} = 1; // S bit
580 let Inst{7} = 1;
581 let Inst{20} = 0; // L bit
582 let Inst{21} = 1; // W bit
583 let Inst{24} = 1; // P bit
584 let Inst{27-25} = 0b000;
585}
Evan Cheng169eccc2008-09-01 07:00:14 +0000586
Evan Cheng169eccc2008-09-01 07:00:14 +0000587// Post-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000588class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
589 string opc, string asm, string cstr, list<dag> pattern>
590 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
591 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000592 let Inst{4} = 1;
593 let Inst{5} = 1; // H bit
594 let Inst{6} = 0; // S bit
595 let Inst{7} = 1;
596 let Inst{20} = 0; // L bit
Johnny Chen718ed8a2010-03-01 19:22:00 +0000597 let Inst{21} = 0; // W bit
Evan Cheng169eccc2008-09-01 07:00:14 +0000598 let Inst{24} = 0; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000599 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000600}
Johnny Chen688a90e2010-02-18 22:31:18 +0000601class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
602 string opc, string asm, string cstr, list<dag> pattern>
603 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
604 opc, asm, cstr, pattern> {
605 let Inst{4} = 1;
606 let Inst{5} = 1; // H bit
607 let Inst{6} = 1; // S bit
608 let Inst{7} = 1;
609 let Inst{20} = 0; // L bit
610 let Inst{21} = 0; // W bit
611 let Inst{24} = 0; // P bit
612 let Inst{27-25} = 0b000;
613}
Evan Cheng169eccc2008-09-01 07:00:14 +0000614
Evan Cheng624844b2008-09-01 01:51:14 +0000615// addrmode4 instructions
Bill Wendlinge69afc62010-11-13 09:09:38 +0000616class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
617 string asm, string cstr, list<dag> pattern>
618 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
619 bits<4> p;
620 bits<16> regs;
621 bits<4> Rn;
622 let Inst{31-28} = p;
623 let Inst{27-25} = 0b100;
624 let Inst{22} = 0; // S bit
625 let Inst{19-16} = Rn;
626 let Inst{15-0} = regs;
627}
Evan Cheng2d37f192008-08-28 23:39:26 +0000628
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000629// Unsigned multiply, multiply-accumulate instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000630class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
631 string opc, string asm, list<dag> pattern>
632 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
633 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000634 let Inst{7-4} = 0b1001;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000635 let Inst{20} = 0; // S bit
Evan Cheng47b546d2008-11-06 08:47:38 +0000636 let Inst{27-21} = opcod;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000637}
David Goodwinb062c232009-08-06 16:52:47 +0000638class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
639 string opc, string asm, list<dag> pattern>
640 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
641 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000642 let Inst{7-4} = 0b1001;
Evan Cheng47b546d2008-11-06 08:47:38 +0000643 let Inst{27-21} = opcod;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000644}
645
646// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +0000647class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
648 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000649 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
650 opc, asm, "", pattern> {
Jim Grosbach22261602010-10-22 17:16:17 +0000651 bits<4> Rd;
652 bits<4> Rn;
653 bits<4> Rm;
654 let Inst{7-4} = opc7_4;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000655 let Inst{20} = 1;
Evan Cheng47b546d2008-11-06 08:47:38 +0000656 let Inst{27-21} = opcod;
Jim Grosbach22261602010-10-22 17:16:17 +0000657 let Inst{19-16} = Rd;
658 let Inst{11-8} = Rm;
659 let Inst{3-0} = Rn;
660}
661// MSW multiple w/ Ra operand
662class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
663 InstrItinClass itin, string opc, string asm, list<dag> pattern>
664 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
665 bits<4> Ra;
666 let Inst{15-12} = Ra;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000667}
Evan Cheng2d37f192008-08-28 23:39:26 +0000668
Evan Cheng36ae4032008-11-06 03:35:07 +0000669// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach6956a602010-10-22 18:35:16 +0000670class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbachf98df082010-10-22 17:42:06 +0000671 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000672 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
673 opc, asm, "", pattern> {
Jim Grosbach6956a602010-10-22 18:35:16 +0000674 bits<4> Rn;
675 bits<4> Rm;
Evan Cheng36ae4032008-11-06 03:35:07 +0000676 let Inst{4} = 0;
677 let Inst{7} = 1;
678 let Inst{20} = 0;
Evan Cheng47b546d2008-11-06 08:47:38 +0000679 let Inst{27-21} = opcod;
Jim Grosbachf98df082010-10-22 17:42:06 +0000680 let Inst{6-5} = bit6_5;
Jim Grosbach6956a602010-10-22 18:35:16 +0000681 let Inst{11-8} = Rm;
682 let Inst{3-0} = Rn;
683}
684class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm, list<dag> pattern>
686 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
687 bits<4> Rd;
688 let Inst{19-16} = Rd;
689}
690
691// AMulxyI with Ra operand
692class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
693 InstrItinClass itin, string opc, string asm, list<dag> pattern>
694 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
695 bits<4> Ra;
696 let Inst{15-12} = Ra;
697}
698// SMLAL*
699class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
700 InstrItinClass itin, string opc, string asm, list<dag> pattern>
701 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
702 bits<4> RdLo;
703 bits<4> RdHi;
704 let Inst{19-16} = RdHi;
705 let Inst{15-12} = RdLo;
Evan Cheng36ae4032008-11-06 03:35:07 +0000706}
707
Evan Cheng49d66522008-11-06 22:15:19 +0000708// Extend instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000709class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
710 string opc, string asm, list<dag> pattern>
711 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
712 opc, asm, "", pattern> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000713 // All AExtI instructions have Rd and Rm register operands.
714 bits<4> Rd;
715 bits<4> Rm;
716 let Inst{15-12} = Rd;
717 let Inst{3-0} = Rm;
Evan Cheng49d66522008-11-06 22:15:19 +0000718 let Inst{7-4} = 0b0111;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000719 let Inst{9-8} = 0b00;
Evan Cheng49d66522008-11-06 22:15:19 +0000720 let Inst{27-20} = opcod;
721}
722
Evan Cheng98dc53e2008-11-07 01:41:35 +0000723// Misc Arithmetic instructions.
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000724class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
725 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000726 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
727 opc, asm, "", pattern> {
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000728 bits<4> Rd;
729 bits<4> Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000730 let Inst{27-20} = opcod;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000731 let Inst{19-16} = 0b1111;
732 let Inst{15-12} = Rd;
733 let Inst{11-8} = 0b1111;
734 let Inst{7-4} = opc7_4;
735 let Inst{3-0} = Rm;
736}
737
738// PKH instructions
739class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
740 string opc, string asm, list<dag> pattern>
741 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
742 opc, asm, "", pattern> {
743 bits<4> Rd;
744 bits<4> Rn;
745 bits<4> Rm;
746 bits<8> sh;
747 let Inst{27-20} = opcod;
748 let Inst{19-16} = Rn;
749 let Inst{15-12} = Rd;
750 let Inst{11-7} = sh{7-3};
751 let Inst{6} = tb;
752 let Inst{5-4} = 0b01;
753 let Inst{3-0} = Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000754}
755
Evan Cheng2d37f192008-08-28 23:39:26 +0000756//===----------------------------------------------------------------------===//
757
758// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
759class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
760 list<Predicate> Predicates = [IsARM];
761}
762class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
763 list<Predicate> Predicates = [IsARM, HasV5TE];
764}
765class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
766 list<Predicate> Predicates = [IsARM, HasV6];
767}
Evan Chengee98fa92008-08-29 06:41:12 +0000768
769//===----------------------------------------------------------------------===//
Evan Chengee98fa92008-08-29 06:41:12 +0000770// Thumb Instruction Format Definitions.
771//
772
Evan Chengcd4cdd12009-07-11 06:43:01 +0000773class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000774 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000775 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000776 let OutOperandList = oops;
777 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000778 let AsmString = asm;
Evan Chengee98fa92008-08-29 06:41:12 +0000779 let Pattern = pattern;
780 list<Predicate> Predicates = [IsThumb];
781}
782
Bill Wendlingcbb08ca2010-12-01 02:42:55 +0000783// TI - Thumb instruction.
David Goodwinb062c232009-08-06 16:52:47 +0000784class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
785 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000786
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000787// Two-address instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000788class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
789 list<dag> pattern>
790 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
791 pattern>;
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000792
Johnny Chenc28e6292009-12-15 17:24:14 +0000793// tBL, tBX 32-bit instructions
794class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000795 dag oops, dag iops, InstrItinClass itin, string asm,
796 list<dag> pattern>
797 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
798 Encoding {
Johnny Chenc28e6292009-12-15 17:24:14 +0000799 let Inst{31-27} = opcod1;
800 let Inst{15-14} = opcod2;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000801 let Inst{12} = opcod3;
Johnny Chenc28e6292009-12-15 17:24:14 +0000802}
Evan Chengee98fa92008-08-29 06:41:12 +0000803
804// BR_JT instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000805class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
806 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000807 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000808
Evan Chengbec1dba892009-06-23 19:38:13 +0000809// Thumb1 only
Evan Chengcd4cdd12009-07-11 06:43:01 +0000810class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000811 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000812 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000813 let OutOperandList = oops;
814 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000815 let AsmString = asm;
Evan Chengbec1dba892009-06-23 19:38:13 +0000816 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000817 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengbec1dba892009-06-23 19:38:13 +0000818}
819
David Goodwinb062c232009-08-06 16:52:47 +0000820class T1I<dag oops, dag iops, InstrItinClass itin,
821 string asm, list<dag> pattern>
822 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
823class T1Ix2<dag oops, dag iops, InstrItinClass itin,
824 string asm, list<dag> pattern>
825 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +0000826
827// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000828class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000829 string asm, string cstr, list<dag> pattern>
Bob Wilson3968c6a2010-03-23 17:23:59 +0000830 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000831 asm, cstr, pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000832
833// Thumb1 instruction that can either be predicated or set CPSR.
834class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000835 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000836 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000837 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000838 let OutOperandList = !con(oops, (outs s_cc_out:$s));
839 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000840 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000841 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000842 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +0000843}
844
David Goodwinb062c232009-08-06 16:52:47 +0000845class T1sI<dag oops, dag iops, InstrItinClass itin,
846 string opc, string asm, list<dag> pattern>
847 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000848
849// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000850class T1sIt<dag oops, dag iops, InstrItinClass itin,
851 string opc, string asm, list<dag> pattern>
852 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling05632cb2010-11-30 23:54:45 +0000853 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000854
855// Thumb1 instruction that can be predicated.
856class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000857 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000858 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000859 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000860 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000861 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000862 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000863 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000864 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +0000865}
866
David Goodwinb062c232009-08-06 16:52:47 +0000867class T1pI<dag oops, dag iops, InstrItinClass itin,
868 string opc, string asm, list<dag> pattern>
869 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000870
871// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000872class T1pIt<dag oops, dag iops, InstrItinClass itin,
873 string opc, string asm, list<dag> pattern>
874 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling7c646b92010-12-01 01:32:02 +0000875 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000876
Bob Wilson3968c6a2010-03-23 17:23:59 +0000877class T1pIs<dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +0000878 InstrItinClass itin, string opc, string asm, list<dag> pattern>
879 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +0000880
Johnny Chen466231a2009-12-16 02:32:54 +0000881class Encoding16 : Encoding {
882 let Inst{31-16} = 0x0000;
883}
884
Johnny Chenc28e6292009-12-15 17:24:14 +0000885// A6.2 16-bit Thumb instruction encoding
Johnny Chen466231a2009-12-16 02:32:54 +0000886class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000887 let Inst{15-10} = opcode;
888}
889
890// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000891class T1General<bits<5> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000892 let Inst{15-14} = 0b00;
893 let Inst{13-9} = opcode;
894}
895
896// A6.2.2 Data-processing encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000897class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000898 let Inst{15-10} = 0b010000;
899 let Inst{9-6} = opcode;
900}
901
902// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000903class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000904 let Inst{15-10} = 0b010001;
Bill Wendling345b48f2010-11-17 00:45:23 +0000905 let Inst{9-6} = opcode;
Johnny Chenc28e6292009-12-15 17:24:14 +0000906}
907
908// A6.2.4 Load/store single data item encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000909class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000910 let Inst{15-12} = opA;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000911 let Inst{11-9} = opB;
Johnny Chenc28e6292009-12-15 17:24:14 +0000912}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000913class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chenc28e6292009-12-15 17:24:14 +0000914
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000915// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling05632cb2010-11-30 23:54:45 +0000916// following bits are used for "opA" (see A6.2.4):
Jim Grosbachc4669ed2010-12-10 20:47:29 +0000917//
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000918// 0b0110 => Immediate, 4 bytes
919// 0b1000 => Immediate, 2 bytes
920// 0b0111 => Immediate, 1 byte
Bill Wendlingc25545a2010-12-01 01:38:08 +0000921class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
922 InstrItinClass itin, string opc, string asm,
923 list<dag> pattern>
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000924 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +0000925 T1LoadStore<0b0101, opcode> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000926 bits<3> Rt;
927 bits<8> addr;
928 let Inst{8-6} = addr{5-3}; // Rm
929 let Inst{5-3} = addr{2-0}; // Rn
930 let Inst{2-0} = Rt;
931}
Bill Wendlingc25545a2010-12-01 01:38:08 +0000932class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
933 InstrItinClass itin, string opc, string asm,
934 list<dag> pattern>
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000935 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +0000936 T1LoadStore<opA, {opB,?,?}> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000937 bits<3> Rt;
938 bits<8> addr;
939 let Inst{10-6} = addr{7-3}; // imm5
940 let Inst{5-3} = addr{2-0}; // Rn
941 let Inst{2-0} = Rt;
942}
943
Johnny Chenc28e6292009-12-15 17:24:14 +0000944// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chen466231a2009-12-16 02:32:54 +0000945class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000946 let Inst{15-12} = 0b1011;
947 let Inst{11-5} = opcode;
948}
949
Evan Chengd76f0be2009-06-25 02:08:06 +0000950// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
951class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000952 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +0000953 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000954 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +0000955 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000956 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000957 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +0000958 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +0000959 list<Predicate> Predicates = [IsThumb2];
Evan Chengd76f0be2009-06-25 02:08:06 +0000960}
961
Bill Wendlingb70dc872010-08-31 07:50:46 +0000962// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
963// input operand since by default it's a zero register. It will become an
964// implicit def once it's "flipped".
Jim Grosbachb9386552010-10-13 23:12:26 +0000965//
Evan Chengd76f0be2009-06-25 02:08:06 +0000966// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
967// more consistent.
968class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000969 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +0000970 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000971 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersoncf096a42010-12-07 20:50:15 +0000972 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
973 let Inst{20} = s;
974
Evan Chengd76f0be2009-06-25 02:08:06 +0000975 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000976 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner04c342e2010-10-06 00:05:18 +0000977 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +0000978 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +0000979 list<Predicate> Predicates = [IsThumb2];
Evan Chengd76f0be2009-06-25 02:08:06 +0000980}
981
982// Special cases
983class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000984 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +0000985 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000986 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +0000987 let OutOperandList = oops;
988 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000989 let AsmString = asm;
Evan Cheng431cf562009-06-23 17:48:47 +0000990 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +0000991 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +0000992}
993
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000994class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000995 InstrItinClass itin,
996 string asm, string cstr, list<dag> pattern>
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000997 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
998 let OutOperandList = oops;
999 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001000 let AsmString = asm;
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001001 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001002 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001003}
1004
David Goodwinb062c232009-08-06 16:52:47 +00001005class T2I<dag oops, dag iops, InstrItinClass itin,
1006 string opc, string asm, list<dag> pattern>
1007 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1008class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1009 string opc, string asm, list<dag> pattern>
Bob Wilson3968c6a2010-03-23 17:23:59 +00001010 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001011class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1012 string opc, string asm, list<dag> pattern>
1013 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1014class T2Iso<dag oops, dag iops, InstrItinClass itin,
1015 string opc, string asm, list<dag> pattern>
1016 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1017class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1018 string opc, string asm, list<dag> pattern>
1019 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001020class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +00001021 string opc, string asm, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001022 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1023 pattern> {
Owen Anderson943fb602010-12-01 19:18:46 +00001024 bits<4> Rt;
1025 bits<4> Rt2;
1026 bits<13> addr;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001027 let Inst{31-25} = 0b1110100;
1028 let Inst{24} = P;
1029 let Inst{23} = addr{8};
1030 let Inst{22} = 1;
1031 let Inst{21} = W;
1032 let Inst{20} = isLoad;
1033 let Inst{19-16} = addr{12-9};
Owen Anderson943fb602010-12-01 19:18:46 +00001034 let Inst{15-12} = Rt{3-0};
1035 let Inst{11-8} = Rt2{3-0};
Owen Anderson943fb602010-12-01 19:18:46 +00001036 let Inst{7-0} = addr{7-0};
Johnny Chenc28e6292009-12-15 17:24:14 +00001037}
Evan Chengd76f0be2009-06-25 02:08:06 +00001038
David Goodwinb062c232009-08-06 16:52:47 +00001039class T2sI<dag oops, dag iops, InstrItinClass itin,
1040 string opc, string asm, list<dag> pattern>
1041 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Chengd76f0be2009-06-25 02:08:06 +00001042
David Goodwinb062c232009-08-06 16:52:47 +00001043class T2XI<dag oops, dag iops, InstrItinClass itin,
1044 string asm, list<dag> pattern>
1045 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1046class T2JTI<dag oops, dag iops, InstrItinClass itin,
1047 string asm, list<dag> pattern>
1048 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng431cf562009-06-23 17:48:47 +00001049
Bob Wilson947f04b2010-03-13 01:08:20 +00001050// Two-address instructions
1051class T2XIt<dag oops, dag iops, InstrItinClass itin,
1052 string asm, string cstr, list<dag> pattern>
1053 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng83e0d482009-09-28 09:14:39 +00001054
Evan Cheng84c6cda2009-07-02 07:28:31 +00001055// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chenc28e6292009-12-15 17:24:14 +00001056class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1057 dag oops, dag iops,
1058 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001059 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001060 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng84c6cda2009-07-02 07:28:31 +00001061 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001062 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001063 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001064 let Pattern = pattern;
1065 list<Predicate> Predicates = [IsThumb2];
Johnny Chenc28e6292009-12-15 17:24:14 +00001066 let Inst{31-27} = 0b11111;
1067 let Inst{26-25} = 0b00;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001068 let Inst{24} = signed;
1069 let Inst{23} = 0;
Johnny Chenc28e6292009-12-15 17:24:14 +00001070 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001071 let Inst{20} = load;
1072 let Inst{11} = 1;
Johnny Chenc28e6292009-12-15 17:24:14 +00001073 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingb70dc872010-08-31 07:50:46 +00001074 let Inst{10} = pre; // The P bit.
1075 let Inst{8} = 1; // The W bit.
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001076
Owen Andersone22c7322010-11-30 00:14:31 +00001077 bits<9> addr;
1078 let Inst{7-0} = addr{7-0};
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001079 let Inst{9} = addr{8}; // Sign bit
1080
Owen Andersone22c7322010-11-30 00:14:31 +00001081 bits<4> Rt;
1082 bits<4> Rn;
1083 let Inst{15-12} = Rt{3-0};
1084 let Inst{19-16} = Rn{3-0};
Evan Cheng84c6cda2009-07-02 07:28:31 +00001085}
1086
David Goodwine5b969f2009-07-27 19:59:26 +00001087// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1088class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001089 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwine5b969f2009-07-27 19:59:26 +00001090}
1091
1092// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1093class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001094 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwine5b969f2009-07-27 19:59:26 +00001095}
Evan Cheng84c6cda2009-07-02 07:28:31 +00001096
Evan Chengeab9ca72009-06-27 02:26:13 +00001097// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1098class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Cheng2c450d32009-07-02 06:38:40 +00001099 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +00001100}
1101
Evan Chengee98fa92008-08-29 06:41:12 +00001102//===----------------------------------------------------------------------===//
1103
Evan Chengac2af2f2008-11-11 02:11:05 +00001104//===----------------------------------------------------------------------===//
1105// ARM VFP Instruction templates.
1106//
1107
David Goodwin81cdd212009-07-10 17:03:29 +00001108// Almost all VFP instructions are predicable.
1109class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001110 IndexMode im, Format f, InstrItinClass itin,
1111 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001112 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach576640f2010-10-12 21:22:40 +00001113 bits<4> p;
1114 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001115 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001116 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001117 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin81cdd212009-07-10 17:03:29 +00001118 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001119 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin81cdd212009-07-10 17:03:29 +00001120 list<Predicate> Predicates = [HasVFP2];
1121}
1122
1123// Special cases
1124class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001125 IndexMode im, Format f, InstrItinClass itin,
1126 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001127 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001128 bits<4> p;
1129 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001130 let OutOperandList = oops;
1131 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001132 let AsmString = asm;
David Goodwin81cdd212009-07-10 17:03:29 +00001133 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001134 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin81cdd212009-07-10 17:03:29 +00001135 list<Predicate> Predicates = [HasVFP2];
1136}
1137
David Goodwinb062c232009-08-06 16:52:47 +00001138class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1139 string opc, string asm, list<dag> pattern>
1140 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendling87240d42010-12-01 21:54:50 +00001141 opc, asm, "", pattern> {
1142 let PostEncoderMethod = "VFPThumb2PostEncoder";
1143}
David Goodwin81cdd212009-07-10 17:03:29 +00001144
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001145// ARM VFP addrmode5 loads and stores
1146class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001147 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001148 string opc, string asm, list<dag> pattern>
David Goodwin81cdd212009-07-10 17:03:29 +00001149 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001150 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001151 // Instruction operands.
1152 bits<5> Dd;
1153 bits<13> addr;
1154
1155 // Encode instruction operands.
1156 let Inst{23} = addr{8}; // U (add = (U == '1'))
1157 let Inst{22} = Dd{4};
1158 let Inst{19-16} = addr{12-9}; // Rn
1159 let Inst{15-12} = Dd{3-0};
1160 let Inst{7-0} = addr{7-0}; // imm8
1161
Evan Chengac2af2f2008-11-11 02:11:05 +00001162 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001163 let Inst{27-24} = opcod1;
1164 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001165 let Inst{11-9} = 0b101;
1166 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001167
1168 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001169 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001170}
1171
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001172class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001173 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001174 string opc, string asm, list<dag> pattern>
David Goodwin81cdd212009-07-10 17:03:29 +00001175 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001176 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001177 // Instruction operands.
1178 bits<5> Sd;
1179 bits<13> addr;
1180
1181 // Encode instruction operands.
1182 let Inst{23} = addr{8}; // U (add = (U == '1'))
1183 let Inst{22} = Sd{0};
1184 let Inst{19-16} = addr{12-9}; // Rn
1185 let Inst{15-12} = Sd{4-1};
1186 let Inst{7-0} = addr{7-0}; // imm8
1187
Evan Chengac2af2f2008-11-11 02:11:05 +00001188 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001189 let Inst{27-24} = opcod1;
1190 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001191 let Inst{11-9} = 0b101;
1192 let Inst{8} = 0; // Single precision
Evan Chengac2af2f2008-11-11 02:11:05 +00001193}
1194
Bob Wilson6b853c32010-09-16 00:31:02 +00001195// VFP Load / store multiple pseudo instructions.
1196class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1197 list<dag> pattern>
1198 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1199 cstr, itin> {
1200 let OutOperandList = oops;
1201 let InOperandList = !con(iops, (ins pred:$p));
1202 let Pattern = pattern;
1203 list<Predicate> Predicates = [HasVFP2];
1204}
1205
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001206// Load / store multiple
Jim Grosbachabcbe242010-09-08 00:25:50 +00001207class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001208 string asm, string cstr, list<dag> pattern>
Jim Grosbachabcbe242010-09-08 00:25:50 +00001209 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001210 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001211 // Instruction operands.
1212 bits<4> Rn;
1213 bits<13> regs;
1214
1215 // Encode instruction operands.
1216 let Inst{19-16} = Rn;
1217 let Inst{22} = regs{12};
1218 let Inst{15-12} = regs{11-8};
1219 let Inst{7-0} = regs{7-0};
1220
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001221 // TODO: Mark the instructions with the appropriate subtarget info.
1222 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001223 let Inst{11-9} = 0b101;
1224 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001225
1226 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001227 let D = VFPNeonDomain;
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001228}
1229
Jim Grosbachabcbe242010-09-08 00:25:50 +00001230class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001231 string asm, string cstr, list<dag> pattern>
Jim Grosbachabcbe242010-09-08 00:25:50 +00001232 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001233 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001234 // Instruction operands.
1235 bits<4> Rn;
1236 bits<13> regs;
1237
1238 // Encode instruction operands.
1239 let Inst{19-16} = Rn;
1240 let Inst{22} = regs{8};
1241 let Inst{15-12} = regs{12-9};
1242 let Inst{7-0} = regs{7-0};
1243
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001244 // TODO: Mark the instructions with the appropriate subtarget info.
1245 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001246 let Inst{11-9} = 0b101;
1247 let Inst{8} = 0; // Single precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001248}
1249
Evan Chengac2af2f2008-11-11 02:11:05 +00001250// Double precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001251class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1252 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1253 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001254 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001255 // Instruction operands.
1256 bits<5> Dd;
1257 bits<5> Dm;
1258
1259 // Encode instruction operands.
1260 let Inst{3-0} = Dm{3-0};
1261 let Inst{5} = Dm{4};
1262 let Inst{15-12} = Dd{3-0};
1263 let Inst{22} = Dd{4};
1264
Johnny Chen34a6afc2010-01-29 23:21:10 +00001265 let Inst{27-23} = opcod1;
1266 let Inst{21-20} = opcod2;
1267 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001268 let Inst{11-9} = 0b101;
1269 let Inst{8} = 1; // Double precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001270 let Inst{7-6} = opcod4;
1271 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001272}
1273
1274// Double precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001275class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001276 dag iops, InstrItinClass itin, string opc, string asm,
1277 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001278 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001279 // Instruction operands.
1280 bits<5> Dd;
1281 bits<5> Dn;
1282 bits<5> Dm;
1283
1284 // Encode instruction operands.
1285 let Inst{3-0} = Dm{3-0};
1286 let Inst{5} = Dm{4};
1287 let Inst{19-16} = Dn{3-0};
1288 let Inst{7} = Dn{4};
1289 let Inst{15-12} = Dd{3-0};
1290 let Inst{22} = Dd{4};
1291
Johnny Chen34a6afc2010-01-29 23:21:10 +00001292 let Inst{27-23} = opcod1;
1293 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001294 let Inst{11-9} = 0b101;
1295 let Inst{8} = 1; // Double precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001296 let Inst{6} = op6;
1297 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001298}
1299
1300// Single precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001301class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1302 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1303 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001304 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001305 // Instruction operands.
1306 bits<5> Sd;
1307 bits<5> Sm;
1308
1309 // Encode instruction operands.
1310 let Inst{3-0} = Sm{4-1};
1311 let Inst{5} = Sm{0};
1312 let Inst{15-12} = Sd{4-1};
1313 let Inst{22} = Sd{0};
1314
Johnny Chen34a6afc2010-01-29 23:21:10 +00001315 let Inst{27-23} = opcod1;
1316 let Inst{21-20} = opcod2;
1317 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001318 let Inst{11-9} = 0b101;
1319 let Inst{8} = 0; // Single precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001320 let Inst{7-6} = opcod4;
1321 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001322}
1323
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001324// Single precision unary, if no NEON. Same as ASuI except not available if
1325// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001326class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1327 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1328 string asm, list<dag> pattern>
1329 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1330 pattern> {
David Goodwin30bf6252009-08-04 20:39:05 +00001331 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1332}
1333
Evan Chengac2af2f2008-11-11 02:11:05 +00001334// Single precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001335class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1336 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001337 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001338 // Instruction operands.
1339 bits<5> Sd;
1340 bits<5> Sn;
1341 bits<5> Sm;
1342
1343 // Encode instruction operands.
1344 let Inst{3-0} = Sm{4-1};
1345 let Inst{5} = Sm{0};
1346 let Inst{19-16} = Sn{4-1};
1347 let Inst{7} = Sn{0};
1348 let Inst{15-12} = Sd{4-1};
1349 let Inst{22} = Sd{0};
1350
Johnny Chen34a6afc2010-01-29 23:21:10 +00001351 let Inst{27-23} = opcod1;
1352 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001353 let Inst{11-9} = 0b101;
1354 let Inst{8} = 0; // Single precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001355 let Inst{6} = op6;
1356 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001357}
1358
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001359// Single precision binary, if no NEON. Same as ASbI except not available if
1360// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001361class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001362 dag iops, InstrItinClass itin, string opc, string asm,
1363 list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001364 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin3b9c52c2009-08-04 17:53:06 +00001365 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling26233432010-11-01 06:00:39 +00001366
1367 // Instruction operands.
1368 bits<5> Sd;
1369 bits<5> Sn;
1370 bits<5> Sm;
1371
1372 // Encode instruction operands.
1373 let Inst{3-0} = Sm{4-1};
1374 let Inst{5} = Sm{0};
1375 let Inst{19-16} = Sn{4-1};
1376 let Inst{7} = Sn{0};
1377 let Inst{15-12} = Sd{4-1};
1378 let Inst{22} = Sd{0};
David Goodwin3b9c52c2009-08-04 17:53:06 +00001379}
1380
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001381// VFP conversion instructions
Johnny Chen34a6afc2010-01-29 23:21:10 +00001382class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1383 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1384 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001385 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen34a6afc2010-01-29 23:21:10 +00001386 let Inst{27-23} = opcod1;
1387 let Inst{21-20} = opcod2;
1388 let Inst{19-16} = opcod3;
1389 let Inst{11-8} = opcod4;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001390 let Inst{6} = 1;
Johnny Chen34a6afc2010-01-29 23:21:10 +00001391 let Inst{4} = 0;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001392}
1393
Johnny Chen39640592010-02-11 18:47:03 +00001394// VFP conversion between floating-point and fixed-point
1395class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001396 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1397 list<dag> pattern>
Johnny Chen39640592010-02-11 18:47:03 +00001398 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1399 // size (fixed-point number): sx == 0 ? 16 : 32
1400 let Inst{7} = op5; // sx
1401}
1402
David Goodwin85b5b022009-08-10 22:17:39 +00001403// VFP conversion instructions, if no NEON
Johnny Chen34a6afc2010-01-29 23:21:10 +00001404class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin85b5b022009-08-10 22:17:39 +00001405 dag oops, dag iops, InstrItinClass itin,
1406 string opc, string asm, list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001407 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1408 pattern> {
David Goodwin85b5b022009-08-10 22:17:39 +00001409 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1410}
1411
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001412class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwinb062c232009-08-06 16:52:47 +00001413 InstrItinClass itin,
1414 string opc, string asm, list<dag> pattern>
1415 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001416 let Inst{27-20} = opcod1;
Evan Cheng38c9a142008-11-11 19:40:26 +00001417 let Inst{11-8} = opcod2;
1418 let Inst{4} = 1;
1419}
1420
David Goodwinb062c232009-08-06 16:52:47 +00001421class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1422 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1423 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng97ccab82008-11-11 22:46:12 +00001424
Bob Wilson3968c6a2010-03-23 17:23:59 +00001425class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001426 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1427 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001428
David Goodwinb062c232009-08-06 16:52:47 +00001429class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1430 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1431 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001432
David Goodwinb062c232009-08-06 16:52:47 +00001433class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1434 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1435 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng38c9a142008-11-11 19:40:26 +00001436
Evan Chengac2af2f2008-11-11 02:11:05 +00001437//===----------------------------------------------------------------------===//
1438
Bob Wilson2e076c42009-06-22 23:27:02 +00001439//===----------------------------------------------------------------------===//
1440// ARM NEON Instruction templates.
1441//
Evan Chengee98fa92008-08-29 06:41:12 +00001442
Johnny Chenf833fad2010-03-20 00:17:00 +00001443class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1444 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1445 list<dag> pattern>
1446 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001447 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001448 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001449 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001450 let Pattern = pattern;
1451 list<Predicate> Predicates = [HasNEON];
1452}
1453
1454// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen020023a2010-03-23 20:40:44 +00001455class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1456 InstrItinClass itin, string opc, string asm, string cstr,
1457 list<dag> pattern>
1458 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001459 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001460 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001461 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson2e076c42009-06-22 23:27:02 +00001462 let Pattern = pattern;
1463 list<Predicate> Predicates = [HasNEON];
Evan Chengee98fa92008-08-29 06:41:12 +00001464}
1465
Bob Wilson50820a22009-10-07 21:53:04 +00001466class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1467 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001468 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenf833fad2010-03-20 00:17:00 +00001469 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1470 cstr, pattern> {
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001471 let Inst{31-24} = 0b11110100;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001472 let Inst{23} = op23;
Jim Grosbach68f495c2009-10-20 00:19:08 +00001473 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001474 let Inst{11-8} = op11_8;
1475 let Inst{7-4} = op7_4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001476
Chris Lattner63274cb2010-11-15 05:19:05 +00001477 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbach5876e412010-11-19 22:42:55 +00001478
Owen Andersonad402342010-11-02 00:05:05 +00001479 bits<5> Vd;
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001480 bits<6> Rn;
1481 bits<4> Rm;
Jim Grosbach5876e412010-11-19 22:42:55 +00001482
Owen Andersonad402342010-11-02 00:05:05 +00001483 let Inst{22} = Vd{4};
1484 let Inst{15-12} = Vd{3-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001485 let Inst{19-16} = Rn{3-0};
1486 let Inst{3-0} = Rm{3-0};
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001487}
1488
Owen Anderson9f20daf2010-11-02 20:47:39 +00001489class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1490 dag oops, dag iops, InstrItinClass itin,
1491 string opc, string dt, string asm, string cstr, list<dag> pattern>
1492 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1493 dt, asm, cstr, pattern> {
1494 bits<3> lane;
1495}
1496
Bob Wilson9392b0e2010-08-25 23:27:42 +00001497class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1498 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1499 itin> {
1500 let OutOperandList = oops;
1501 let InOperandList = !con(iops, (ins pred:$p));
1502 list<Predicate> Predicates = [HasNEON];
1503}
1504
Jim Grosbach233b3a22010-10-06 20:36:55 +00001505class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1506 list<dag> pattern>
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001507 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1508 itin> {
1509 let OutOperandList = oops;
1510 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach233b3a22010-10-06 20:36:55 +00001511 let Pattern = pattern;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001512 list<Predicate> Predicates = [HasNEON];
1513}
1514
Johnny Chenac5024b2010-03-23 16:43:47 +00001515class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001516 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenac5024b2010-03-23 16:43:47 +00001517 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1518 pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001519 let Inst{31-25} = 0b1111001;
Chris Lattner63274cb2010-11-15 05:19:05 +00001520 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Cheng738a97a2009-11-23 21:57:23 +00001521}
1522
Johnny Chen020023a2010-03-23 20:40:44 +00001523class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001524 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen020023a2010-03-23 20:40:44 +00001525 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001526 cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001527 let Inst{31-25} = 0b1111001;
Owen Andersonb538a222010-12-10 22:32:08 +00001528 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson2e076c42009-06-22 23:27:02 +00001529}
1530
1531// NEON "one register and a modified immediate" format.
1532class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1533 bit op5, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001534 dag oops, dag iops, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001535 string opc, string dt, string asm, string cstr,
1536 list<dag> pattern>
Johnny Chen6a643202010-03-23 23:09:14 +00001537 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001538 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001539 let Inst{21-19} = op21_19;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001540 let Inst{11-8} = op11_8;
1541 let Inst{7} = op7;
1542 let Inst{6} = op6;
1543 let Inst{5} = op5;
1544 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001545
Owen Anderson284cb362010-10-26 17:40:54 +00001546 // Instruction operands.
1547 bits<5> Vd;
1548 bits<13> SIMM;
Jim Grosbach5876e412010-11-19 22:42:55 +00001549
Owen Anderson284cb362010-10-26 17:40:54 +00001550 let Inst{15-12} = Vd{3-0};
1551 let Inst{22} = Vd{4};
1552 let Inst{24} = SIMM{7};
1553 let Inst{18-16} = SIMM{6-4};
1554 let Inst{3-0} = SIMM{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001555}
1556
1557// NEON 2 vector register format.
1558class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1559 bits<5> op11_7, bit op6, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001560 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001561 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001562 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001563 let Inst{24-23} = op24_23;
1564 let Inst{21-20} = op21_20;
1565 let Inst{19-18} = op19_18;
1566 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001567 let Inst{11-7} = op11_7;
1568 let Inst{6} = op6;
1569 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001570
Owen Anderson24774462010-10-25 18:43:52 +00001571 // Instruction operands.
1572 bits<5> Vd;
1573 bits<5> Vm;
1574
1575 let Inst{15-12} = Vd{3-0};
1576 let Inst{22} = Vd{4};
1577 let Inst{3-0} = Vm{3-0};
1578 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001579}
1580
1581// Same as N2V except it doesn't have a datatype suffix.
1582class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001583 bits<5> op11_7, bit op6, bit op4,
1584 dag oops, dag iops, InstrItinClass itin,
1585 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001586 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001587 let Inst{24-23} = op24_23;
1588 let Inst{21-20} = op21_20;
1589 let Inst{19-18} = op19_18;
1590 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001591 let Inst{11-7} = op11_7;
1592 let Inst{6} = op6;
1593 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001594
Owen Anderson24774462010-10-25 18:43:52 +00001595 // Instruction operands.
1596 bits<5> Vd;
1597 bits<5> Vm;
1598
1599 let Inst{15-12} = Vd{3-0};
1600 let Inst{22} = Vd{4};
1601 let Inst{3-0} = Vm{3-0};
1602 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001603}
1604
1605// NEON 2 vector register with immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001606class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chend82f9002010-03-25 20:39:04 +00001607 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001608 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chend82f9002010-03-25 20:39:04 +00001609 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001610 let Inst{24} = op24;
1611 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001612 let Inst{11-8} = op11_8;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001613 let Inst{7} = op7;
1614 let Inst{6} = op6;
1615 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001616
Owen Anderson3665fee2010-10-26 20:56:57 +00001617 // Instruction operands.
1618 bits<5> Vd;
1619 bits<5> Vm;
1620 bits<6> SIMM;
1621
1622 let Inst{15-12} = Vd{3-0};
1623 let Inst{22} = Vd{4};
1624 let Inst{3-0} = Vm{3-0};
1625 let Inst{5} = Vm{4};
1626 let Inst{21-16} = SIMM{5-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001627}
1628
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001629// NEON 3 vector register format.
1630class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1631 dag oops, dag iops, Format f, InstrItinClass itin,
1632 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen2cf04952010-03-26 21:26:28 +00001633 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001634 let Inst{24} = op24;
1635 let Inst{23} = op23;
Evan Cheng738a97a2009-11-23 21:57:23 +00001636 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001637 let Inst{11-8} = op11_8;
1638 let Inst{6} = op6;
1639 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001640
Owen Anderson9e44cf22010-10-21 20:21:49 +00001641 // Instruction operands.
1642 bits<5> Vd;
1643 bits<5> Vn;
1644 bits<5> Vm;
1645
1646 let Inst{15-12} = Vd{3-0};
1647 let Inst{22} = Vd{4};
1648 let Inst{19-16} = Vn{3-0};
1649 let Inst{7} = Vn{4};
1650 let Inst{3-0} = Vm{3-0};
1651 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001652}
1653
Johnny Chen8a687232010-03-23 21:35:03 +00001654// Same as N3V except it doesn't have a data type suffix.
Bob Wilson3968c6a2010-03-23 17:23:59 +00001655class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1656 bit op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001657 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001658 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001659 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001660 let Inst{24} = op24;
1661 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001662 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001663 let Inst{11-8} = op11_8;
1664 let Inst{6} = op6;
1665 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001666
Owen Andersondff239c2010-10-25 18:28:30 +00001667 // Instruction operands.
1668 bits<5> Vd;
1669 bits<5> Vn;
1670 bits<5> Vm;
1671
1672 let Inst{15-12} = Vd{3-0};
1673 let Inst{22} = Vd{4};
1674 let Inst{19-16} = Vn{3-0};
1675 let Inst{7} = Vn{4};
1676 let Inst{3-0} = Vm{3-0};
1677 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001678}
1679
1680// NEON VMOVs between scalar and core registers.
1681class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001682 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001683 string opc, string dt, string asm, list<dag> pattern>
Evan Chengb4559192010-10-26 02:03:05 +00001684 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001685 "", itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001686 let Inst{27-20} = opcod1;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001687 let Inst{11-8} = opcod2;
1688 let Inst{6-5} = opcod3;
1689 let Inst{4} = 1;
Evan Cheng738a97a2009-11-23 21:57:23 +00001690
1691 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001692 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001693 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001694 let Pattern = pattern;
Bob Wilson2e076c42009-06-22 23:27:02 +00001695 list<Predicate> Predicates = [HasNEON];
Jim Grosbach5876e412010-11-19 22:42:55 +00001696
Chris Lattner63274cb2010-11-15 05:19:05 +00001697 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbach5876e412010-11-19 22:42:55 +00001698
Owen Andersoned9652f2010-10-27 21:28:09 +00001699 bits<5> V;
1700 bits<4> R;
Owen Anderson40d24a42010-10-27 19:25:54 +00001701 bits<4> p;
Owen Andersoned9652f2010-10-27 21:28:09 +00001702 bits<4> lane;
Jim Grosbach5876e412010-11-19 22:42:55 +00001703
Owen Anderson40d24a42010-10-27 19:25:54 +00001704 let Inst{31-28} = p{3-0};
Owen Andersoned9652f2010-10-27 21:28:09 +00001705 let Inst{7} = V{4};
1706 let Inst{19-16} = V{3-0};
1707 let Inst{15-12} = R{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001708}
1709class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001710 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001711 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001712 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001713 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001714class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001715 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001716 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001717 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001718 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001719class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001720 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001721 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001722 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001723 opc, dt, asm, pattern>;
David Goodwin3b9c52c2009-08-04 17:53:06 +00001724
Johnny Chen45ab3f32010-03-25 17:01:27 +00001725// Vector Duplicate Lane (from scalar to all elements)
1726class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1727 InstrItinClass itin, string opc, string dt, string asm,
1728 list<dag> pattern>
Johnny Chen91d27742010-03-25 21:49:12 +00001729 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chen45ab3f32010-03-25 17:01:27 +00001730 let Inst{24-23} = 0b11;
1731 let Inst{21-20} = 0b11;
1732 let Inst{19-16} = op19_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001733 let Inst{11-7} = 0b11000;
1734 let Inst{6} = op6;
1735 let Inst{4} = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +00001736
Owen Anderson40d24a42010-10-27 19:25:54 +00001737 bits<5> Vd;
1738 bits<5> Vm;
1739 bits<4> lane;
Jim Grosbach5876e412010-11-19 22:42:55 +00001740
Owen Anderson40d24a42010-10-27 19:25:54 +00001741 let Inst{22} = Vd{4};
1742 let Inst{15-12} = Vd{3-0};
1743 let Inst{5} = Vm{4};
1744 let Inst{3-0} = Vm{3-0};
Johnny Chen45ab3f32010-03-25 17:01:27 +00001745}
1746
David Goodwin3b9c52c2009-08-04 17:53:06 +00001747// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1748// for single-precision FP.
1749class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1750 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1751}