blob: a09f24378eedc6130f12d4acd6fac302d8c2b866 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
14def isSI : Predicate<"Subtarget.device()"
15 "->getGeneration() == AMDGPUDeviceInfo::HD7XXX">;
16
17let Predicates = [isSI] in {
18
19let neverHasSideEffects = 1 in {
20def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
21def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
22def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
23def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
24def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
25def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
26def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
27def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
28def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
29def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
30} // End neverHasSideEffects = 1
31////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
32////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
33////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
34////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
35////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
36////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
37////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
38////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
39//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
40//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
41def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
42//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
43//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
44//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
45////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
46////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
47////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
48////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
49def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
50def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
51def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
52def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
53
54let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
55
56def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
57def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
58def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
59def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
60def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
61def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
62def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
63def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
64
65} // End hasSideEffects = 1
66
67def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
68def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
69def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
70def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
71def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
72def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
73//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
74def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
75def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
76def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
77def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
78def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
79
80/*
81This instruction is disabled for now until we can figure out how to teach
82the instruction selector to correctly use the S_CMP* vs V_CMP*
83instructions.
84
85When this instruction is enabled the code generator sometimes produces this
86invalid sequence:
87
88SCC = S_CMPK_EQ_I32 SGPR0, imm
89VCC = COPY SCC
90VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
91
92def S_CMPK_EQ_I32 : SOPK <
93 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
94 "S_CMPK_EQ_I32",
95 [(set SCCReg:$dst, (setcc SReg_32:$src0, imm:$src1, SETEQ))]
96>;
97*/
98
99def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
100def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
101def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
102def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
103def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
104def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
105def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
106def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
107def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
108def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
109def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
110def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
111def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
112//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
113def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
114def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
115def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
116//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
117//def EXP : EXP_ <0x00000000, "EXP", []>;
118
119defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32", []>;
120defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", []>;
121def : Pat <
122 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_LT)),
123 (V_CMP_LT_F32_e64 AllReg_32:$src0, VReg_32:$src1)
124>;
125defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", []>;
126def : Pat <
127 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_EQ)),
128 (V_CMP_EQ_F32_e64 AllReg_32:$src0, VReg_32:$src1)
129>;
130defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", []>;
131def : Pat <
132 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_LE)),
133 (V_CMP_LE_F32_e64 AllReg_32:$src0, VReg_32:$src1)
134>;
135defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", []>;
136def : Pat <
137 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_GT)),
138 (V_CMP_GT_F32_e64 AllReg_32:$src0, VReg_32:$src1)
139>;
140defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", []>;
141def : Pat <
142 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_NE)),
143 (V_CMP_LG_F32_e64 AllReg_32:$src0, VReg_32:$src1)
144>;
145defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", []>;
146def : Pat <
147 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_GE)),
148 (V_CMP_GE_F32_e64 AllReg_32:$src0, VReg_32:$src1)
149>;
150defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", []>;
151defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", []>;
152defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32", []>;
153defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32", []>;
154defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32", []>;
155defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32", []>;
156defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", []>;
157def : Pat <
158 (i1 (setcc (f32 AllReg_32:$src0), VReg_32:$src1, COND_NE)),
159 (V_CMP_NEQ_F32_e64 AllReg_32:$src0, VReg_32:$src1)
160>;
161defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32", []>;
162defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32", []>;
163
164//Side effect is writing to EXEC
165let hasSideEffects = 1 in {
166
167defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32", []>;
168defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32", []>;
169defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32", []>;
170defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32", []>;
171defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32", []>;
172defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32", []>;
173defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32", []>;
174defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32", []>;
175defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32", []>;
176defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32", []>;
177defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32", []>;
178defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32", []>;
179defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32", []>;
180defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32", []>;
181defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32", []>;
182defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32", []>;
183
184} // End hasSideEffects = 1
185
186defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64", []>;
187defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", []>;
188defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", []>;
189defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", []>;
190defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", []>;
191defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64", []>;
192defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", []>;
193defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", []>;
194defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", []>;
195defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64", []>;
196defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64", []>;
197defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64", []>;
198defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64", []>;
199defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", []>;
200defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64", []>;
201defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64", []>;
202
203//Side effect is writing to EXEC
204let hasSideEffects = 1 in {
205
206defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64", []>;
207defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64", []>;
208defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64", []>;
209defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64", []>;
210defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64", []>;
211defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64", []>;
212defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64", []>;
213defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64", []>;
214defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64", []>;
215defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64", []>;
216defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64", []>;
217defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64", []>;
218defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64", []>;
219defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64", []>;
220defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64", []>;
221defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64", []>;
222
223} // End hasSideEffects = 1
224
225defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32", []>;
226defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32", []>;
227defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32", []>;
228defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32", []>;
229defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32", []>;
230defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32", []>;
231defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32", []>;
232defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32", []>;
233defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32", []>;
234defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32", []>;
235defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32", []>;
236defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32", []>;
237defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32", []>;
238defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32", []>;
239defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32", []>;
240defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32", []>;
241defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32", []>;
242defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32", []>;
243defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32", []>;
244defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32", []>;
245defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32", []>;
246defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32", []>;
247defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32", []>;
248defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32", []>;
249defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32", []>;
250defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32", []>;
251defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32", []>;
252defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32", []>;
253defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32", []>;
254defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32", []>;
255defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32", []>;
256defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32", []>;
257defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64", []>;
258defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64", []>;
259defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64", []>;
260defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64", []>;
261defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64", []>;
262defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64", []>;
263defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64", []>;
264defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64", []>;
265defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64", []>;
266defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64", []>;
267defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64", []>;
268defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64", []>;
269defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64", []>;
270defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64", []>;
271defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64", []>;
272defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64", []>;
273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64", []>;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64", []>;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64", []>;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64", []>;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64", []>;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64", []>;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64", []>;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64", []>;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64", []>;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64", []>;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64", []>;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64", []>;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64", []>;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64", []>;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64", []>;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64", []>;
289defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32", []>;
290defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", []>;
291def : Pat <
292 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_LT)),
293 (V_CMP_LT_I32_e64 AllReg_32:$src0, VReg_32:$src1)
294>;
295defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", []>;
296def : Pat <
297 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_EQ)),
298 (V_CMP_EQ_I32_e64 AllReg_32:$src0, VReg_32:$src1)
299>;
300defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", []>;
301def : Pat <
302 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_LE)),
303 (V_CMP_LE_I32_e64 AllReg_32:$src0, VReg_32:$src1)
304>;
305defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", []>;
306def : Pat <
307 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_GT)),
308 (V_CMP_GT_I32_e64 AllReg_32:$src0, VReg_32:$src1)
309>;
310defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", []>;
311def : Pat <
312 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_NE)),
313 (V_CMP_NE_I32_e64 AllReg_32:$src0, VReg_32:$src1)
314>;
315defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", []>;
316def : Pat <
317 (i1 (setcc (i32 AllReg_32:$src0), VReg_32:$src1, COND_GE)),
318 (V_CMP_GE_I32_e64 AllReg_32:$src0, VReg_32:$src1)
319>;
320defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32", []>;
321
322let hasSideEffects = 1 in {
323
324defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32", []>;
325defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32", []>;
326defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32", []>;
327defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32", []>;
328defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32", []>;
329defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32", []>;
330defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32", []>;
331defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32", []>;
332
333} // End hasSideEffects
334
335defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64", []>;
336defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", []>;
337defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", []>;
338defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", []>;
339defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", []>;
340defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", []>;
341defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", []>;
342defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64", []>;
343
344let hasSideEffects = 1 in {
345
346defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64", []>;
347defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64", []>;
348defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64", []>;
349defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64", []>;
350defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64", []>;
351defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64", []>;
352defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64", []>;
353defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64", []>;
354
355} // End hasSideEffects
356
357defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32", []>;
358defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", []>;
359defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", []>;
360defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", []>;
361defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", []>;
362defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", []>;
363defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", []>;
364defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32", []>;
365
366let hasSideEffects = 1 in {
367
368defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32", []>;
369defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32", []>;
370defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32", []>;
371defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32", []>;
372defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32", []>;
373defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32", []>;
374defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32", []>;
375defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32", []>;
376
377} // End hasSideEffects
378
379defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64", []>;
380defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", []>;
381defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", []>;
382defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", []>;
383defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", []>;
384defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", []>;
385defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", []>;
386defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64", []>;
387defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64", []>;
388defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64", []>;
389defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64", []>;
390defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64", []>;
391defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64", []>;
392defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64", []>;
393defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64", []>;
394defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64", []>;
395defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32", []>;
396defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32", []>;
397defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64", []>;
398defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64", []>;
399//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
400//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
401//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
402def BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
403//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
404//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
405//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
406//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
407//def BUFFER_LOAD_UBYTE : MUBUF_ <0x00000008, "BUFFER_LOAD_UBYTE", []>;
408//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
409//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
410//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
411//def BUFFER_LOAD_DWORD : MUBUF_ <0x0000000c, "BUFFER_LOAD_DWORD", []>;
412//def BUFFER_LOAD_DWORDX2 : MUBUF_DWORDX2 <0x0000000d, "BUFFER_LOAD_DWORDX2", []>;
413//def BUFFER_LOAD_DWORDX4 : MUBUF_DWORDX4 <0x0000000e, "BUFFER_LOAD_DWORDX4", []>;
414//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
415//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
416//def BUFFER_STORE_DWORD : MUBUF_ <0x0000001c, "BUFFER_STORE_DWORD", []>;
417//def BUFFER_STORE_DWORDX2 : MUBUF_DWORDX2 <0x0000001d, "BUFFER_STORE_DWORDX2", []>;
418//def BUFFER_STORE_DWORDX4 : MUBUF_DWORDX4 <0x0000001e, "BUFFER_STORE_DWORDX4", []>;
419//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
420//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
421//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
422//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
423//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
424//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
425//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
426//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
427//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
428//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
429//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
430//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
431//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
432//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
433//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
434//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
435//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
436//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
437//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
438//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
439//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
440//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
441//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
442//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
443//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
444//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
445//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
446//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
447//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
448//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
449//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
450//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
451//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
452//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
453//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
454//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
455//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
456//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
457//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
458def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
459//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
460//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
461//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
462//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
463
Tom Stellard89093802013-02-07 19:39:40 +0000464let mayLoad = 1 in {
465
466defm S_LOAD_DWORD : SMRD_Helper <0x00000000, "S_LOAD_DWORD", SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000467
468//def S_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000001, "S_LOAD_DWORDX2", []>;
Tom Stellard89093802013-02-07 19:39:40 +0000469defm S_LOAD_DWORDX4 : SMRD_Helper <0x00000002, "S_LOAD_DWORDX4", SReg_128>;
470defm S_LOAD_DWORDX8 : SMRD_Helper <0x00000003, "S_LOAD_DWORDX8", SReg_256>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000471//def S_LOAD_DWORDX16 : SMRD_DWORDX16 <0x00000004, "S_LOAD_DWORDX16", []>;
472//def S_BUFFER_LOAD_DWORD : SMRD_ <0x00000008, "S_BUFFER_LOAD_DWORD", []>;
473//def S_BUFFER_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000009, "S_BUFFER_LOAD_DWORDX2", []>;
474//def S_BUFFER_LOAD_DWORDX4 : SMRD_DWORDX4 <0x0000000a, "S_BUFFER_LOAD_DWORDX4", []>;
475//def S_BUFFER_LOAD_DWORDX8 : SMRD_DWORDX8 <0x0000000b, "S_BUFFER_LOAD_DWORDX8", []>;
476//def S_BUFFER_LOAD_DWORDX16 : SMRD_DWORDX16 <0x0000000c, "S_BUFFER_LOAD_DWORDX16", []>;
477
Tom Stellard89093802013-02-07 19:39:40 +0000478} // mayLoad = 1
479
Tom Stellard75aadc22012-12-11 21:25:42 +0000480//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
481//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
482//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
483//def IMAGE_LOAD_MIP : MIMG_NoPattern_ <"IMAGE_LOAD_MIP", 0x00000001>;
484//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
485//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
486//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
487//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
488//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
489//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
490//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
491//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
492//def IMAGE_GET_RESINFO : MIMG_NoPattern_ <"IMAGE_GET_RESINFO", 0x0000000e>;
493//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
494//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
495//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
496//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
497//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
498//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
499//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
500//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
501//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
502//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
503//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
504//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
505//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
506//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
507//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
508//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
509//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
510def IMAGE_SAMPLE : MIMG_Load_Helper <0x00000020, "IMAGE_SAMPLE">;
511//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
512def IMAGE_SAMPLE_D : MIMG_Load_Helper <0x00000022, "IMAGE_SAMPLE_D">;
513//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
514def IMAGE_SAMPLE_L : MIMG_Load_Helper <0x00000024, "IMAGE_SAMPLE_L">;
515def IMAGE_SAMPLE_B : MIMG_Load_Helper <0x00000025, "IMAGE_SAMPLE_B">;
516//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
517//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard462516b2013-02-07 17:02:14 +0000518def IMAGE_SAMPLE_C : MIMG_Load_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000519//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
520//def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>;
521//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard462516b2013-02-07 17:02:14 +0000522def IMAGE_SAMPLE_C_L : MIMG_Load_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
523def IMAGE_SAMPLE_C_B : MIMG_Load_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000524//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
525//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
526//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
527//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
528//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
529//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
530//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
531//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
532//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
533//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
534//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
535//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
536//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
537//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
538//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
539//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
540//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
541//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
542//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
543//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
544//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
545//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
546//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
547//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
548//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
549//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
550//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
551//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
552//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
553//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
554//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
555//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
556//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
557//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
558//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
559//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
560//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
561//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
562//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
563//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
564//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
565//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
566//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
567//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
568//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
569//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
570//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
571//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
572//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
573//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
574//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
575//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
576//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
577//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
578
579let neverHasSideEffects = 1 in {
580defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
581} // End neverHasSideEffects
582defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
583//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
584//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
585defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
586 [(set VReg_32:$dst, (sint_to_fp AllReg_32:$src0))]
587>;
588//defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", []>;
589//defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
590defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard538ceeb2013-02-07 17:02:09 +0000591 [(set (i32 VReg_32:$dst), (fp_to_sint AllReg_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000592>;
593defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
594////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
595//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
596//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
597//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
598//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
599//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
600//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
601//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
602//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
603//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
604//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
605//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
606//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
607defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
608 [(set VReg_32:$dst, (AMDGPUfract AllReg_32:$src0))]
609>;
610defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", []>;
611defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32", []>;
612defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
613 [(set VReg_32:$dst, (frint AllReg_32:$src0))]
614>;
615defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
616 [(set VReg_32:$dst, (ffloor AllReg_32:$src0))]
617>;
618defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
619 [(set VReg_32:$dst, (fexp2 AllReg_32:$src0))]
620>;
621defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000622defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
623 [(set VReg_32:$dst, (flog2 AllReg_32:$src0))]
624>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000625defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
626defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
627defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
628 [(set VReg_32:$dst, (fdiv FP_ONE, AllReg_32:$src0))]
629>;
630defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
631defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
632defm V_RSQ_LEGACY_F32 : VOP1_32 <
633 0x0000002d, "V_RSQ_LEGACY_F32",
634 [(set VReg_32:$dst, (int_AMDGPU_rsq AllReg_32:$src0))]
635>;
636defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
637defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>;
638defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
639defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
640defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
641defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
642defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
643defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
644defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
645defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
646defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
647defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
648defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
649defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
650//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
651defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
652defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
653//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
654defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
655//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
656defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
657defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
658defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
659
660def V_INTERP_P1_F32 : VINTRP <
661 0x00000000,
662 (outs VReg_32:$dst),
663 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
664 "V_INTERP_P1_F32",
665 []> {
666 let DisableEncoding = "$m0";
667}
668
669def V_INTERP_P2_F32 : VINTRP <
670 0x00000001,
671 (outs VReg_32:$dst),
672 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
673 "V_INTERP_P2_F32",
674 []> {
675
676 let Constraints = "$src0 = $dst";
677 let DisableEncoding = "$src0,$m0";
678
679}
680
681def V_INTERP_MOV_F32 : VINTRP <
682 0x00000002,
683 (outs VReg_32:$dst),
684 (ins i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
685 "V_INTERP_MOV_F32",
686 []> {
687 let VSRC = 0;
688 let DisableEncoding = "$m0";
689}
690
691//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
692
693let isTerminator = 1 in {
694
695def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
696 [(IL_retflag)]> {
697 let SIMM16 = 0;
698 let isBarrier = 1;
699 let hasCtrlDep = 1;
700}
701
702let isBranch = 1 in {
703def S_BRANCH : SOPP <
704 0x00000002, (ins brtarget:$target), "S_BRANCH",
Tom Stellardf8794352012-12-19 22:10:31 +0000705 [(br bb:$target)]> {
706 let isBarrier = 1;
707}
Tom Stellard75aadc22012-12-11 21:25:42 +0000708
709let DisableEncoding = "$scc" in {
710def S_CBRANCH_SCC0 : SOPP <
711 0x00000004, (ins brtarget:$target, SCCReg:$scc),
712 "S_CBRANCH_SCC0", []
713>;
714def S_CBRANCH_SCC1 : SOPP <
715 0x00000005, (ins brtarget:$target, SCCReg:$scc),
716 "S_CBRANCH_SCC1",
717 []
718>;
719} // End DisableEncoding = "$scc"
720
721def S_CBRANCH_VCCZ : SOPP <
722 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
723 "S_CBRANCH_VCCZ",
724 []
725>;
726def S_CBRANCH_VCCNZ : SOPP <
727 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
728 "S_CBRANCH_VCCNZ",
729 []
730>;
731
732let DisableEncoding = "$exec" in {
733def S_CBRANCH_EXECZ : SOPP <
734 0x00000008, (ins brtarget:$target, EXECReg:$exec),
735 "S_CBRANCH_EXECZ",
736 []
737>;
738def S_CBRANCH_EXECNZ : SOPP <
739 0x00000009, (ins brtarget:$target, EXECReg:$exec),
740 "S_CBRANCH_EXECNZ",
741 []
742>;
743} // End DisableEncoding = "$exec"
744
745
746} // End isBranch = 1
747} // End isTerminator = 1
748
749//def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>;
750let hasSideEffects = 1 in {
751def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
752 []
753>;
754} // End hasSideEffects
755//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
756//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
757//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
758//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
759//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
760//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
761//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
762//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
763//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
764//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
765
766def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
767 (ins AllReg_32:$src0, VReg_32:$src1, VCCReg:$vcc), "V_CNDMASK_B32_e32",
768 []
769>{
770 let DisableEncoding = "$vcc";
771}
772
773def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
774 (ins VReg_32:$src0, VReg_32:$src1, SReg_1:$src2, InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
775 "V_CNDMASK_B32_e64",
776 [(set (i32 VReg_32:$dst), (select SReg_1:$src2, VReg_32:$src1, VReg_32:$src0))]
777>;
778
779//f32 pattern for V_CNDMASK_B32_e64
780def : Pat <
781 (f32 (select SReg_1:$src2, VReg_32:$src1, VReg_32:$src0)),
782 (V_CNDMASK_B32_e64 VReg_32:$src0, VReg_32:$src1, SReg_1:$src2)
783>;
784
785defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
786defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
787
788defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32", []>;
789def : Pat <
790 (f32 (fadd AllReg_32:$src0, VReg_32:$src1)),
791 (V_ADD_F32_e32 AllReg_32:$src0, VReg_32:$src1)
792>;
793
794defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32", []>;
795def : Pat <
796 (f32 (fsub AllReg_32:$src0, VReg_32:$src1)),
797 (V_SUB_F32_e32 AllReg_32:$src0, VReg_32:$src1)
798>;
799defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", []>;
800defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
801defm V_MUL_LEGACY_F32 : VOP2_32 <
802 0x00000007, "V_MUL_LEGACY_F32",
803 [(set VReg_32:$dst, (int_AMDGPU_mul AllReg_32:$src0, VReg_32:$src1))]
804>;
805
806defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
807 [(set VReg_32:$dst, (fmul AllReg_32:$src0, VReg_32:$src1))]
808>;
809//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
810//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
811//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
812//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
813defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
814 [(set VReg_32:$dst, (AMDGPUfmin AllReg_32:$src0, VReg_32:$src1))]
815>;
816
817defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
818 [(set VReg_32:$dst, (AMDGPUfmax AllReg_32:$src0, VReg_32:$src1))]
819>;
820defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
821defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
822defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
823defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
824defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
825defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
826defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
827defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", []>;
828defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
829defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", []>;
830defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
831defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", []>;
832defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
833 [(set VReg_32:$dst, (and AllReg_32:$src0, VReg_32:$src1))]
834>;
835defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
836 [(set VReg_32:$dst, (or AllReg_32:$src0, VReg_32:$src1))]
837>;
838defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
839 [(set VReg_32:$dst, (xor AllReg_32:$src0, VReg_32:$src1))]
840>;
841defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
842defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
843defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
844defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
845//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
846//defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
847//defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
848let Defs = [VCC] in { // Carry-out goes to VCC
849defm V_ADD_I32 : VOP2_32 <0x00000025, "V_ADD_I32",
850 [(set VReg_32:$dst, (add (i32 AllReg_32:$src0), (i32 VReg_32:$src1)))]
851>;
852defm V_SUB_I32 : VOP2_32 <0x00000026, "V_SUB_I32",
853 [(set VReg_32:$dst, (sub (i32 AllReg_32:$src0), (i32 VReg_32:$src1)))]
854>;
855} // End Defs = [VCC]
856defm V_SUBREV_I32 : VOP2_32 <0x00000027, "V_SUBREV_I32", []>;
857defm V_ADDC_U32 : VOP2_32 <0x00000028, "V_ADDC_U32", []>;
858defm V_SUBB_U32 : VOP2_32 <0x00000029, "V_SUBB_U32", []>;
859defm V_SUBBREV_U32 : VOP2_32 <0x0000002a, "V_SUBBREV_U32", []>;
860defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
861////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
862////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
863////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
864defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
865 [(set VReg_32:$dst, (int_SI_packf16 AllReg_32:$src0, VReg_32:$src1))]
866>;
867////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
868////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
869def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
870def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
871def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
872def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
873def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
874def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
875def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
876def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
877def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
878def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
879def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
880def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
881////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
882////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
883////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
884////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
885//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
886
887let neverHasSideEffects = 1 in {
888
889def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
890def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
891//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
892//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
893
894} // End neverHasSideEffects
895def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
896def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
897def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
898def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
899def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
900def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
901def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
902def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
903def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
904//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
905def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
906def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
907def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
908////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
909////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
910////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
911////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
912////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
913////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
914////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
915////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
916////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
917//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
918//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
919//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
920def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
921////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
922def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
923def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
924def V_LSHL_B64 : VOP3_64 <0x00000161, "V_LSHL_B64", []>;
925def V_LSHR_B64 : VOP3_64 <0x00000162, "V_LSHR_B64", []>;
926def V_ASHR_I64 : VOP3_64 <0x00000163, "V_ASHR_I64", []>;
927def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
928def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
929def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
930def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
931def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
932def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
933def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
934def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Tom Stellardecacb802013-02-07 19:39:42 +0000935def : Pat <
936 (mul AllReg_32:$src0, VReg_32:$src1),
937 (V_MUL_LO_I32 AllReg_32:$src0, VReg_32:$src1, (IMPLICIT_DEF), 0, 0, 0, 0)
938>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000939def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
940def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
941def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
942def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
943def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
944//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
945//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
946//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
947def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
948def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
949def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
950def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
951def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
952def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
953def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
954def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
955def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
956def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
957def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
958
959def S_CSELECT_B32 : SOP2 <
960 0x0000000a, (outs SReg_32:$dst),
961 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
962 [(set (i32 SReg_32:$dst), (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1))]
963>;
964
965def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
966
967// f32 pattern for S_CSELECT_B32
968def : Pat <
969 (f32 (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1)),
970 (S_CSELECT_B32 SReg_32:$src0, SReg_32:$src1, SCCReg:$scc)
971>;
972
973def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
974
975def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
976 [(set SReg_64:$dst, (and SReg_64:$src0, SReg_64:$src1))]
977>;
978def S_AND_VCC : SOP2_VCC <0x0000000f, "S_AND_B64",
979 [(set SReg_1:$vcc, (SIvcc_and SReg_64:$src0, SReg_64:$src1))]
980>;
981def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
982def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
983def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
984def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +0000985def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
986def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
987def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
988def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000989def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
990def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
991def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
992def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
993def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
994def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
995def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
996def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
997def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
998def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
999def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1000def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1001def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1002def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1003def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1004def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1005def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1006def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1007def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1008//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1009def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1010
Tom Stellard538ceeb2013-02-07 17:02:09 +00001011class V_MOV_IMM <ValueType type, Operand immType, SDNode immNode> : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001012 (outs VReg_32:$dst),
1013 (ins immType:$src0),
1014 "V_MOV_IMM",
Tom Stellard538ceeb2013-02-07 17:02:09 +00001015 [(set VReg_32:$dst, (type immNode:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001016>;
1017
1018let isCodeGenOnly = 1, isPseudo = 1 in {
1019
Tom Stellard538ceeb2013-02-07 17:02:09 +00001020def V_MOV_IMM_I32 : V_MOV_IMM<i32, i32imm, imm>;
1021def V_MOV_IMM_F32 : V_MOV_IMM<f32, f32imm, fpimm>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001022
1023def S_MOV_IMM_I32 : InstSI <
1024 (outs SReg_32:$dst),
1025 (ins i32imm:$src0),
1026 "S_MOV_IMM_I32",
1027 [(set SReg_32:$dst, (imm:$src0))]
1028>;
1029
Tom Stellard75aadc22012-12-11 21:25:42 +00001030} // End isCodeGenOnly, isPseudo = 1
1031
Tom Stellard26075d52013-02-07 19:39:38 +00001032// i64 immediates aren't supported in hardware, split it into two 32bit values
1033def : Pat <
1034 (i64 imm:$imm),
1035 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1036 (S_MOV_IMM_I32 (LO32 imm:$imm)), sub0),
1037 (S_MOV_IMM_I32 (HI32 imm:$imm)), sub1)
1038>;
1039
Tom Stellard75aadc22012-12-11 21:25:42 +00001040class SI_LOAD_LITERAL<Operand ImmType> :
1041 Enc32 <(outs), (ins ImmType:$imm), "LOAD_LITERAL $imm", []> {
1042
1043 bits<32> imm;
1044 let Inst{31-0} = imm;
1045}
1046
1047def SI_LOAD_LITERAL_I32 : SI_LOAD_LITERAL<i32imm>;
1048def SI_LOAD_LITERAL_F32 : SI_LOAD_LITERAL<f32imm>;
1049
1050let isCodeGenOnly = 1, isPseudo = 1 in {
1051
1052def SET_M0 : InstSI <
1053 (outs SReg_32:$dst),
1054 (ins i32imm:$src0),
1055 "SET_M0",
1056 [(set SReg_32:$dst, (int_SI_set_M0 imm:$src0))]
1057>;
1058
1059def LOAD_CONST : AMDGPUShaderInst <
1060 (outs GPRF32:$dst),
1061 (ins i32imm:$src),
1062 "LOAD_CONST $dst, $src",
1063 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1064>;
1065
1066let usesCustomInserter = 1 in {
1067
1068def SI_V_CNDLT : InstSI <
1069 (outs VReg_32:$dst),
1070 (ins VReg_32:$src0, VReg_32:$src1, VReg_32:$src2),
1071 "SI_V_CNDLT $dst, $src0, $src1, $src2",
1072 [(set VReg_32:$dst, (int_AMDGPU_cndlt VReg_32:$src0, VReg_32:$src1, VReg_32:$src2))]
1073>;
1074
1075def SI_INTERP : InstSI <
1076 (outs VReg_32:$dst),
1077 (ins VReg_32:$i, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, SReg_32:$params),
1078 "SI_INTERP $dst, $i, $j, $attr_chan, $attr, $params",
1079 []
1080>;
1081
1082def SI_INTERP_CONST : InstSI <
1083 (outs VReg_32:$dst),
1084 (ins i32imm:$attr_chan, i32imm:$attr, SReg_32:$params),
1085 "SI_INTERP_CONST $dst, $attr_chan, $attr, $params",
1086 [(set VReg_32:$dst, (int_SI_fs_interp_constant imm:$attr_chan,
1087 imm:$attr, SReg_32:$params))]
1088>;
1089
Tom Stellard75aadc22012-12-11 21:25:42 +00001090def SI_WQM : InstSI <
1091 (outs),
1092 (ins),
1093 "SI_WQM",
1094 [(int_SI_wqm)]
1095>;
1096
1097} // end usesCustomInserter
1098
Tom Stellardf8794352012-12-19 22:10:31 +00001099// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001100// and should be lowered to ISA instructions prior to codegen.
1101
Tom Stellardf8794352012-12-19 22:10:31 +00001102let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1103 Uses = [EXEC], Defs = [EXEC] in {
1104
1105let isBranch = 1, isTerminator = 1 in {
1106
1107def SI_IF : InstSI <
1108 (outs SReg_64:$dst),
1109 (ins SReg_1:$vcc, brtarget:$target),
1110 "SI_IF",
1111 [(set SReg_64:$dst, (int_SI_if SReg_1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001112>;
1113
Tom Stellardf8794352012-12-19 22:10:31 +00001114def SI_ELSE : InstSI <
1115 (outs SReg_64:$dst),
1116 (ins SReg_64:$src, brtarget:$target),
1117 "SI_ELSE",
1118 [(set SReg_64:$dst, (int_SI_else SReg_64:$src, bb:$target))]> {
1119
1120 let Constraints = "$src = $dst";
1121}
1122
1123def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001124 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001125 (ins SReg_64:$saved, brtarget:$target),
1126 "SI_LOOP",
1127 [(int_SI_loop SReg_64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001128>;
Tom Stellardf8794352012-12-19 22:10:31 +00001129
1130} // end isBranch = 1, isTerminator = 1
1131
1132def SI_BREAK : InstSI <
1133 (outs SReg_64:$dst),
1134 (ins SReg_64:$src),
1135 "SI_ELSE",
1136 [(set SReg_64:$dst, (int_SI_break SReg_64:$src))]
1137>;
1138
1139def SI_IF_BREAK : InstSI <
1140 (outs SReg_64:$dst),
1141 (ins SReg_1:$vcc, SReg_64:$src),
1142 "SI_IF_BREAK",
1143 [(set SReg_64:$dst, (int_SI_if_break SReg_1:$vcc, SReg_64:$src))]
1144>;
1145
1146def SI_ELSE_BREAK : InstSI <
1147 (outs SReg_64:$dst),
1148 (ins SReg_64:$src0, SReg_64:$src1),
1149 "SI_ELSE_BREAK",
1150 [(set SReg_64:$dst, (int_SI_else_break SReg_64:$src0, SReg_64:$src1))]
1151>;
1152
1153def SI_END_CF : InstSI <
1154 (outs),
1155 (ins SReg_64:$saved),
1156 "SI_END_CF",
1157 [(int_SI_end_cf SReg_64:$saved)]
1158>;
1159
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001160def SI_KILL : InstSI <
1161 (outs),
1162 (ins VReg_32:$src),
1163 "SI_KIL $src",
1164 [(int_AMDGPU_kill VReg_32:$src)]
1165>;
1166
Tom Stellardf8794352012-12-19 22:10:31 +00001167} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1168 // Uses = [EXEC], Defs = [EXEC]
1169
Tom Stellard75aadc22012-12-11 21:25:42 +00001170} // end IsCodeGenOnly, isPseudo
1171
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001172def : Pat <
1173 (int_AMDGPU_kilp),
1174 (SI_KILL (V_MOV_IMM_I32 0xbf800000))
1175>;
1176
Tom Stellard75aadc22012-12-11 21:25:42 +00001177/* int_SI_vs_load_input */
1178def : Pat<
1179 (int_SI_vs_load_input SReg_128:$tlst, IMM12bit:$attr_offset,
1180 VReg_32:$buf_idx_vgpr),
1181 (BUFFER_LOAD_FORMAT_XYZW imm:$attr_offset, 0, 1, 0, 0, 0,
1182 VReg_32:$buf_idx_vgpr, SReg_128:$tlst,
1183 0, 0, (i32 SREG_LIT_0))
1184>;
1185
1186/* int_SI_export */
1187def : Pat <
1188 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
1189 VReg_32:$src0,VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
1190 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
1191 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3)
1192>;
1193
Tom Stellardae6c06e2013-02-07 17:02:13 +00001194
1195/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001196def : Pat <
Tom Stellardae6c06e2013-02-07 17:02:13 +00001197 (int_SI_sample imm:$writemask, (v1i32 VReg_32:$addr),
1198 SReg_256:$rsrc, SReg_128:$sampler, imm),
1199 (IMAGE_SAMPLE imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1200 (i32 (COPY_TO_REGCLASS VReg_32:$addr, VReg_32)),
Tom Stellard75aadc22012-12-11 21:25:42 +00001201 SReg_256:$rsrc, SReg_128:$sampler)
1202>;
1203
Tom Stellardae6c06e2013-02-07 17:02:13 +00001204class SamplePattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1205 ValueType addr_type> : Pat <
1206 (name imm:$writemask, (addr_type addr_class:$addr),
1207 SReg_256:$rsrc, SReg_128:$sampler, imm),
1208 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1209 (EXTRACT_SUBREG addr_class:$addr, sub0),
1210 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001211>;
1212
Tom Stellardae6c06e2013-02-07 17:02:13 +00001213class SampleRectPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1214 ValueType addr_type> : Pat <
1215 (name imm:$writemask, (addr_type addr_class:$addr),
1216 SReg_256:$rsrc, SReg_128:$sampler, TEX_RECT),
1217 (opcode imm:$writemask, 1, 0, 0, 0, 0, 0, 0,
1218 (EXTRACT_SUBREG addr_class:$addr, sub0),
1219 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001220>;
1221
Tom Stellard462516b2013-02-07 17:02:14 +00001222class SampleArrayPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1223 ValueType addr_type> : Pat <
1224 (name imm:$writemask, (addr_type addr_class:$addr),
1225 SReg_256:$rsrc, SReg_128:$sampler, TEX_ARRAY),
1226 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1227 (EXTRACT_SUBREG addr_class:$addr, sub0),
1228 SReg_256:$rsrc, SReg_128:$sampler)
1229>;
1230
1231class SampleShadowPattern<Intrinsic name, MIMG opcode,
1232 RegisterClass addr_class, ValueType addr_type> : Pat <
1233 (name imm:$writemask, (addr_type addr_class:$addr),
1234 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW),
1235 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1236 (EXTRACT_SUBREG addr_class:$addr, sub0),
1237 SReg_256:$rsrc, SReg_128:$sampler)
1238>;
1239
1240class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
1241 RegisterClass addr_class, ValueType addr_type> : Pat <
1242 (name imm:$writemask, (addr_type addr_class:$addr),
1243 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW_ARRAY),
1244 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1245 (EXTRACT_SUBREG addr_class:$addr, sub0),
1246 SReg_256:$rsrc, SReg_128:$sampler)
1247>;
1248
Tom Stellardae6c06e2013-02-07 17:02:13 +00001249/* int_SI_sample* for texture lookups consuming more address parameters */
1250multiclass SamplePatterns<RegisterClass addr_class, ValueType addr_type> {
1251 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1252 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001253 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1254 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
1255 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001256
1257 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001258 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
1259 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
1260 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001261
1262 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001263 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
1264 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
1265 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001266}
1267
1268defm : SamplePatterns<VReg_64, v2i32>;
1269defm : SamplePatterns<VReg_128, v4i32>;
1270defm : SamplePatterns<VReg_256, v8i32>;
1271defm : SamplePatterns<VReg_512, v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001272
1273def CLAMP_SI : CLAMP<VReg_32>;
1274def FABS_SI : FABS<VReg_32>;
1275def FNEG_SI : FNEG<VReg_32>;
1276
Tom Stellard9355b222013-02-07 14:02:37 +00001277def : Extract_Element <f32, v4f32, VReg_128, 0, sub0>;
1278def : Extract_Element <f32, v4f32, VReg_128, 1, sub1>;
1279def : Extract_Element <f32, v4f32, VReg_128, 2, sub2>;
1280def : Extract_Element <f32, v4f32, VReg_128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001281
Tom Stellard9355b222013-02-07 14:02:37 +00001282def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 4, sub0>;
1283def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 5, sub1>;
1284def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 6, sub2>;
1285def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 7, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001286
Tom Stellard538ceeb2013-02-07 17:02:09 +00001287def : Vector1_Build <v1i32, VReg_32, i32, VReg_32>;
1288def : Vector2_Build <v2i32, VReg_64, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001289def : Vector_Build <v4f32, VReg_128, f32, VReg_32>;
Tom Stellard538ceeb2013-02-07 17:02:09 +00001290def : Vector_Build <v4i32, VReg_128, i32, VReg_32>;
1291def : Vector8_Build <v8i32, VReg_256, i32, VReg_32>;
1292def : Vector16_Build <v16i32, VReg_512, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001293
1294def : BitConvert <i32, f32, SReg_32>;
1295def : BitConvert <i32, f32, VReg_32>;
1296
1297def : BitConvert <f32, i32, SReg_32>;
1298def : BitConvert <f32, i32, VReg_32>;
1299
1300def : Pat <
1301 (i64 (SIsreg1_bitcast SReg_1:$vcc)),
1302 (S_MOV_B64 (COPY_TO_REGCLASS SReg_1:$vcc, SReg_64))
1303>;
1304
1305def : Pat <
1306 (i1 (SIsreg1_bitcast SReg_64:$vcc)),
1307 (COPY_TO_REGCLASS SReg_64:$vcc, SReg_1)
1308>;
1309
1310def : Pat <
1311 (i64 (SIvcc_bitcast VCCReg:$vcc)),
1312 (S_MOV_B64 (COPY_TO_REGCLASS VCCReg:$vcc, SReg_64))
1313>;
1314
1315def : Pat <
1316 (i1 (SIvcc_bitcast SReg_64:$vcc)),
1317 (COPY_TO_REGCLASS SReg_64:$vcc, VCCReg)
1318>;
1319
1320/********** ===================== **********/
1321/********** Interpolation Paterns **********/
1322/********** ===================== **********/
1323
1324def : Pat <
1325 (int_SI_fs_interp_linear_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1326 (SI_INTERP (f32 LINEAR_CENTER_I), (f32 LINEAR_CENTER_J), imm:$attr_chan,
1327 imm:$attr, SReg_32:$params)
1328>;
1329
1330def : Pat <
1331 (int_SI_fs_interp_linear_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1332 (SI_INTERP (f32 LINEAR_CENTROID_I), (f32 LINEAR_CENTROID_J), imm:$attr_chan,
1333 imm:$attr, SReg_32:$params)
1334>;
1335
1336def : Pat <
1337 (int_SI_fs_interp_persp_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1338 (SI_INTERP (f32 PERSP_CENTER_I), (f32 PERSP_CENTER_J), imm:$attr_chan,
1339 imm:$attr, SReg_32:$params)
1340>;
1341
1342def : Pat <
1343 (int_SI_fs_interp_persp_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1344 (SI_INTERP (f32 PERSP_CENTROID_I), (f32 PERSP_CENTROID_J), imm:$attr_chan,
1345 imm:$attr, SReg_32:$params)
1346>;
1347
1348def : Pat <
1349 (int_SI_fs_read_face),
1350 (f32 FRONT_FACE)
1351>;
1352
1353def : Pat <
1354 (int_SI_fs_read_pos 0),
1355 (f32 POS_X_FLOAT)
1356>;
1357
1358def : Pat <
1359 (int_SI_fs_read_pos 1),
1360 (f32 POS_Y_FLOAT)
1361>;
1362
1363def : Pat <
1364 (int_SI_fs_read_pos 2),
1365 (f32 POS_Z_FLOAT)
1366>;
1367
1368def : Pat <
1369 (int_SI_fs_read_pos 3),
1370 (f32 POS_W_FLOAT)
1371>;
1372
1373/********** ================== **********/
1374/********** Intrinsic Patterns **********/
1375/********** ================== **********/
1376
1377/* llvm.AMDGPU.pow */
1378/* XXX: We are using IEEE MUL, not the 0 * anything = 0 MUL, is this correct? */
1379def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_F32_e32, VReg_32>;
1380
1381def : Pat <
1382 (int_AMDGPU_div AllReg_32:$src0, AllReg_32:$src1),
1383 (V_MUL_LEGACY_F32_e32 AllReg_32:$src0, (V_RCP_LEGACY_F32_e32 AllReg_32:$src1))
1384>;
1385
1386def : Pat<
1387 (fdiv AllReg_32:$src0, AllReg_32:$src1),
1388 (V_MUL_F32_e32 AllReg_32:$src0, (V_RCP_F32_e32 AllReg_32:$src1))
1389>;
1390
1391def : Pat <
Tom Stellard836cdd92013-02-05 17:09:10 +00001392 (fcos AllReg_32:$src0),
1393 (V_COS_F32_e32 (V_MUL_F32_e32 AllReg_32:$src0, (V_MOV_IMM_I32 CONST.TWO_PI_INV)))
1394>;
1395
1396def : Pat <
1397 (fsin AllReg_32:$src0),
1398 (V_SIN_F32_e32 (V_MUL_F32_e32 AllReg_32:$src0, (V_MOV_IMM_I32 CONST.TWO_PI_INV)))
1399>;
1400
1401def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001402 (int_AMDGPU_cube VReg_128:$src),
1403 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard9355b222013-02-07 14:02:37 +00001404 (V_CUBETC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1405 (EXTRACT_SUBREG VReg_128:$src, sub1),
1406 (EXTRACT_SUBREG VReg_128:$src, sub2),
1407 0, 0, 0, 0), sub0),
1408 (V_CUBESC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1409 (EXTRACT_SUBREG VReg_128:$src, sub1),
1410 (EXTRACT_SUBREG VReg_128:$src, sub2),
1411 0, 0, 0, 0), sub1),
1412 (V_CUBEMA_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1413 (EXTRACT_SUBREG VReg_128:$src, sub1),
1414 (EXTRACT_SUBREG VReg_128:$src, sub2),
1415 0, 0, 0, 0), sub2),
1416 (V_CUBEID_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1417 (EXTRACT_SUBREG VReg_128:$src, sub1),
1418 (EXTRACT_SUBREG VReg_128:$src, sub2),
1419 0, 0, 0, 0), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001420>;
1421
1422/********** ================== **********/
1423/********** VOP3 Patterns **********/
1424/********** ================== **********/
1425
1426def : Pat <(f32 (IL_mad AllReg_32:$src0, VReg_32:$src1, VReg_32:$src2)),
1427 (V_MAD_LEGACY_F32 AllReg_32:$src0, VReg_32:$src1, VReg_32:$src2,
1428 0, 0, 0, 0)>;
1429
Tom Stellard89093802013-02-07 19:39:40 +00001430/********** ================== **********/
1431/********** SMRD Patterns **********/
1432/********** ================== **********/
1433
1434multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1435 // 1. Offset as 8bit DWORD immediate
1436 def : Pat <
1437 (constant_load (SIadd64bit32bit SReg_64:$sbase, IMM8bitDWORD:$offset)),
1438 (vt (Instr_IMM SReg_64:$sbase, IMM8bitDWORD:$offset))
1439 >;
1440
1441 // 2. Offset loaded in an 32bit SGPR
1442 def : Pat <
1443 (constant_load (SIadd64bit32bit SReg_64:$sbase, imm:$offset)),
1444 (vt (Instr_SGPR SReg_64:$sbase, (S_MOV_IMM_I32 imm:$offset)))
1445 >;
1446
1447 // 3. No offset at all
1448 def : Pat <
1449 (constant_load SReg_64:$sbase),
1450 (vt (Instr_IMM SReg_64:$sbase, 0))
1451 >;
1452}
1453
1454defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1455defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1456defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1457defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1458
Tom Stellard75aadc22012-12-11 21:25:42 +00001459} // End isSI predicate