blob: 8b8eb4aabb0c28418f81c0b895d2303320fec3c3 [file] [log] [blame]
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001//===-- HexagonAsmParser.cpp - Parse Hexagon asm to MCInst instructions----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "mcasmparser"
11
12#include "Hexagon.h"
13#include "HexagonRegisterInfo.h"
14#include "HexagonTargetStreamer.h"
15#include "MCTargetDesc/HexagonBaseInfo.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000016#include "MCTargetDesc/HexagonMCAsmInfo.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000017#include "MCTargetDesc/HexagonMCChecker.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000018#include "MCTargetDesc/HexagonMCELFStreamer.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000019#include "MCTargetDesc/HexagonMCExpr.h"
20#include "MCTargetDesc/HexagonMCShuffler.h"
21#include "MCTargetDesc/HexagonMCTargetDesc.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000022#include "MCTargetDesc/HexagonShuffler.h"
23#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/SmallVector.h"
25#include "llvm/ADT/StringExtras.h"
26#include "llvm/ADT/Twine.h"
27#include "llvm/MC/MCContext.h"
28#include "llvm/MC/MCELFStreamer.h"
29#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCParser/MCAsmLexer.h"
32#include "llvm/MC/MCParser/MCAsmParser.h"
33#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000034#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000035#include "llvm/MC/MCSectionELF.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000036#include "llvm/MC/MCStreamer.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000037#include "llvm/MC/MCSubtargetInfo.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000038#include "llvm/Support/CommandLine.h"
39#include "llvm/Support/Debug.h"
40#include "llvm/Support/ELF.h"
Alexey Samsonovbcfabaa2015-12-02 21:13:43 +000041#include "llvm/Support/Format.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000042#include "llvm/Support/MemoryBuffer.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000043#include "llvm/Support/SourceMgr.h"
Colin LeMahieu7cd08922015-11-09 04:07:48 +000044#include "llvm/Support/TargetRegistry.h"
45#include "llvm/Support/raw_ostream.h"
46#include <sstream>
47
48using namespace llvm;
49
50static cl::opt<bool> EnableFutureRegs("mfuture-regs",
51 cl::desc("Enable future registers"));
52
53static cl::opt<bool> WarnMissingParenthesis("mwarn-missing-parenthesis",
54cl::desc("Warn for missing parenthesis around predicate registers"),
55cl::init(true));
56static cl::opt<bool> ErrorMissingParenthesis("merror-missing-parenthesis",
57cl::desc("Error for missing parenthesis around predicate registers"),
58cl::init(false));
59static cl::opt<bool> WarnSignedMismatch("mwarn-sign-mismatch",
60cl::desc("Warn for mismatching a signed and unsigned value"),
61cl::init(true));
62static cl::opt<bool> WarnNoncontigiousRegister("mwarn-noncontigious-register",
63cl::desc("Warn for register names that arent contigious"),
64cl::init(true));
65static cl::opt<bool> ErrorNoncontigiousRegister("merror-noncontigious-register",
66cl::desc("Error for register names that aren't contigious"),
67cl::init(false));
68
69
70namespace {
71struct HexagonOperand;
72
73class HexagonAsmParser : public MCTargetAsmParser {
74
75 HexagonTargetStreamer &getTargetStreamer() {
76 MCTargetStreamer &TS = *Parser.getStreamer().getTargetStreamer();
77 return static_cast<HexagonTargetStreamer &>(TS);
78 }
79
Colin LeMahieu7cd08922015-11-09 04:07:48 +000080 MCAsmParser &Parser;
81 MCAssembler *Assembler;
82 MCInstrInfo const &MCII;
83 MCInst MCB;
84 bool InBrackets;
85
86 MCAsmParser &getParser() const { return Parser; }
87 MCAssembler *getAssembler() const { return Assembler; }
88 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
89
Colin LeMahieu7cd08922015-11-09 04:07:48 +000090 bool equalIsAsmAssignment() override { return false; }
91 bool isLabel(AsmToken &Token) override;
92
93 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
94 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
95 bool ParseDirectiveFalign(unsigned Size, SMLoc L);
96
97 virtual bool ParseRegister(unsigned &RegNo,
98 SMLoc &StartLoc,
99 SMLoc &EndLoc) override;
100 bool ParseDirectiveSubsection(SMLoc L);
101 bool ParseDirectiveValue(unsigned Size, SMLoc L);
102 bool ParseDirectiveComm(bool IsLocal, SMLoc L);
103 bool RegisterMatchesArch(unsigned MatchNum) const;
104
105 bool matchBundleOptions();
106 bool handleNoncontigiousRegister(bool Contigious, SMLoc &Loc);
107 bool finishBundle(SMLoc IDLoc, MCStreamer &Out);
108 void canonicalizeImmediates(MCInst &MCI);
109 bool matchOneInstruction(MCInst &MCB, SMLoc IDLoc,
110 OperandVector &InstOperands, uint64_t &ErrorInfo,
111 bool MatchingInlineAsm, bool &MustExtend);
112
113 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
114 OperandVector &Operands, MCStreamer &Out,
Colin LeMahieu9ea507e2015-11-09 07:10:24 +0000115 uint64_t &ErrorInfo, bool MatchingInlineAsm) override;
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000116
117 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op, unsigned Kind) override;
118 void OutOfRange(SMLoc IDLoc, long long Val, long long Max);
119 int processInstruction(MCInst &Inst, OperandVector const &Operands,
120 SMLoc IDLoc, bool &MustExtend);
121
122 // Check if we have an assembler and, if so, set the ELF e_header flags.
123 void chksetELFHeaderEFlags(unsigned flags) {
124 if (getAssembler())
125 getAssembler()->setELFHeaderEFlags(flags);
126 }
127
128/// @name Auto-generated Match Functions
129/// {
130
131#define GET_ASSEMBLER_HEADER
132#include "HexagonGenAsmMatcher.inc"
133
134 /// }
135
136public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000137 HexagonAsmParser(const MCSubtargetInfo &_STI, MCAsmParser &_Parser,
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000138 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000139 : MCTargetAsmParser(Options, _STI), Parser(_Parser),
Colin LeMahieuf0af6e52015-11-13 17:42:46 +0000140 MCII (MII), MCB(HexagonMCInstrInfo::createBundle()), InBrackets(false) {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000141 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000142
143 MCAsmParserExtension::Initialize(_Parser);
144
145 Assembler = nullptr;
146 // FIXME: need better way to detect AsmStreamer (upstream removed getKind())
147 if (!Parser.getStreamer().hasRawTextSupport()) {
148 MCELFStreamer *MES = static_cast<MCELFStreamer *>(&Parser.getStreamer());
149 Assembler = &MES->getAssembler();
150 }
151 }
152
153 bool mustExtend(OperandVector &Operands);
154 bool splitIdentifier(OperandVector &Operands);
155 bool parseOperand(OperandVector &Operands);
156 bool parseInstruction(OperandVector &Operands);
157 bool implicitExpressionLocation(OperandVector &Operands);
158 bool parseExpressionOrOperand(OperandVector &Operands);
159 bool parseExpression(MCExpr const *& Expr);
160 virtual bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
Colin LeMahieu9ea507e2015-11-09 07:10:24 +0000161 SMLoc NameLoc, OperandVector &Operands) override
162 {
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000163 llvm_unreachable("Unimplemented");
164 }
165 virtual bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
Colin LeMahieu9ea507e2015-11-09 07:10:24 +0000166 AsmToken ID, OperandVector &Operands) override;
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000167
Colin LeMahieu9ea507e2015-11-09 07:10:24 +0000168 virtual bool ParseDirective(AsmToken DirectiveID) override;
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000169};
170
171/// HexagonOperand - Instances of this class represent a parsed Hexagon machine
172/// instruction.
173struct HexagonOperand : public MCParsedAsmOperand {
174 enum KindTy { Token, Immediate, Register } Kind;
175
176 SMLoc StartLoc, EndLoc;
177
178 struct TokTy {
179 const char *Data;
180 unsigned Length;
181 };
182
183 struct RegTy {
184 unsigned RegNum;
185 };
186
187 struct ImmTy {
188 const MCExpr *Val;
189 bool MustExtend;
190 };
191
192 struct InstTy {
193 OperandVector *SubInsts;
194 };
195
196 union {
197 struct TokTy Tok;
198 struct RegTy Reg;
199 struct ImmTy Imm;
200 };
201
202 HexagonOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
203
204public:
205 HexagonOperand(const HexagonOperand &o) : MCParsedAsmOperand() {
206 Kind = o.Kind;
207 StartLoc = o.StartLoc;
208 EndLoc = o.EndLoc;
209 switch (Kind) {
210 case Register:
211 Reg = o.Reg;
212 break;
213 case Immediate:
214 Imm = o.Imm;
215 break;
216 case Token:
217 Tok = o.Tok;
218 break;
219 }
220 }
221
222 /// getStartLoc - Get the location of the first token of this operand.
223 SMLoc getStartLoc() const { return StartLoc; }
224
225 /// getEndLoc - Get the location of the last token of this operand.
226 SMLoc getEndLoc() const { return EndLoc; }
227
228 unsigned getReg() const {
229 assert(Kind == Register && "Invalid access!");
230 return Reg.RegNum;
231 }
232
233 const MCExpr *getImm() const {
234 assert(Kind == Immediate && "Invalid access!");
235 return Imm.Val;
236 }
237
238 bool isToken() const { return Kind == Token; }
239 bool isImm() const { return Kind == Immediate; }
240 bool isMem() const { llvm_unreachable("No isMem"); }
241 bool isReg() const { return Kind == Register; }
242
243 bool CheckImmRange(int immBits, int zeroBits, bool isSigned,
244 bool isRelocatable, bool Extendable) const {
245 if (Kind == Immediate) {
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000246 const MCExpr *myMCExpr = &HexagonMCInstrInfo::getExpr(*getImm());
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000247 if (Imm.MustExtend && !Extendable)
248 return false;
249 int64_t Res;
250 if (myMCExpr->evaluateAsAbsolute(Res)) {
251 int bits = immBits + zeroBits;
252 // Field bit range is zerobits + bits
253 // zeroBits must be 0
254 if (Res & ((1 << zeroBits) - 1))
255 return false;
256 if (isSigned) {
257 if (Res < (1LL << (bits - 1)) && Res >= -(1LL << (bits - 1)))
258 return true;
259 } else {
260 if (bits == 64)
261 return true;
262 if (Res >= 0)
263 return ((uint64_t)Res < (uint64_t)(1ULL << bits)) ? true : false;
264 else {
265 const int64_t high_bit_set = 1ULL << 63;
266 const uint64_t mask = (high_bit_set >> (63 - bits));
267 return (((uint64_t)Res & mask) == mask) ? true : false;
268 }
269 }
270 } else if (myMCExpr->getKind() == MCExpr::SymbolRef && isRelocatable)
271 return true;
272 else if (myMCExpr->getKind() == MCExpr::Binary ||
273 myMCExpr->getKind() == MCExpr::Unary)
274 return true;
275 }
276 return false;
277 }
278
279 bool isf32Ext() const { return false; }
280 bool iss32Imm() const { return CheckImmRange(32, 0, true, true, false); }
281 bool iss8Imm() const { return CheckImmRange(8, 0, true, false, false); }
282 bool iss8Imm64() const { return CheckImmRange(8, 0, true, true, false); }
283 bool iss7Imm() const { return CheckImmRange(7, 0, true, false, false); }
284 bool iss6Imm() const { return CheckImmRange(6, 0, true, false, false); }
285 bool iss4Imm() const { return CheckImmRange(4, 0, true, false, false); }
286 bool iss4_0Imm() const { return CheckImmRange(4, 0, true, false, false); }
287 bool iss4_1Imm() const { return CheckImmRange(4, 1, true, false, false); }
288 bool iss4_2Imm() const { return CheckImmRange(4, 2, true, false, false); }
289 bool iss4_3Imm() const { return CheckImmRange(4, 3, true, false, false); }
290 bool iss4_6Imm() const { return CheckImmRange(4, 0, true, false, false); }
291 bool iss3_6Imm() const { return CheckImmRange(3, 0, true, false, false); }
292 bool iss3Imm() const { return CheckImmRange(3, 0, true, false, false); }
293
294 bool isu64Imm() const { return CheckImmRange(64, 0, false, true, true); }
295 bool isu32Imm() const { return CheckImmRange(32, 0, false, true, false); }
296 bool isu26_6Imm() const { return CheckImmRange(26, 6, false, true, false); }
297 bool isu16Imm() const { return CheckImmRange(16, 0, false, true, false); }
298 bool isu16_0Imm() const { return CheckImmRange(16, 0, false, true, false); }
299 bool isu16_1Imm() const { return CheckImmRange(16, 1, false, true, false); }
300 bool isu16_2Imm() const { return CheckImmRange(16, 2, false, true, false); }
301 bool isu16_3Imm() const { return CheckImmRange(16, 3, false, true, false); }
302 bool isu11_3Imm() const { return CheckImmRange(11, 3, false, false, false); }
303 bool isu6_0Imm() const { return CheckImmRange(6, 0, false, false, false); }
304 bool isu6_1Imm() const { return CheckImmRange(6, 1, false, false, false); }
305 bool isu6_2Imm() const { return CheckImmRange(6, 2, false, false, false); }
306 bool isu6_3Imm() const { return CheckImmRange(6, 3, false, false, false); }
307 bool isu10Imm() const { return CheckImmRange(10, 0, false, false, false); }
308 bool isu9Imm() const { return CheckImmRange(9, 0, false, false, false); }
309 bool isu8Imm() const { return CheckImmRange(8, 0, false, false, false); }
310 bool isu7Imm() const { return CheckImmRange(7, 0, false, false, false); }
311 bool isu6Imm() const { return CheckImmRange(6, 0, false, false, false); }
312 bool isu5Imm() const { return CheckImmRange(5, 0, false, false, false); }
313 bool isu4Imm() const { return CheckImmRange(4, 0, false, false, false); }
314 bool isu3Imm() const { return CheckImmRange(3, 0, false, false, false); }
315 bool isu2Imm() const { return CheckImmRange(2, 0, false, false, false); }
316 bool isu1Imm() const { return CheckImmRange(1, 0, false, false, false); }
317
318 bool ism6Imm() const { return CheckImmRange(6, 0, false, false, false); }
319 bool isn8Imm() const { return CheckImmRange(8, 0, false, false, false); }
320
321 bool iss16Ext() const { return CheckImmRange(16 + 26, 0, true, true, true); }
322 bool iss12Ext() const { return CheckImmRange(12 + 26, 0, true, true, true); }
323 bool iss10Ext() const { return CheckImmRange(10 + 26, 0, true, true, true); }
324 bool iss9Ext() const { return CheckImmRange(9 + 26, 0, true, true, true); }
325 bool iss8Ext() const { return CheckImmRange(8 + 26, 0, true, true, true); }
326 bool iss7Ext() const { return CheckImmRange(7 + 26, 0, true, true, true); }
327 bool iss6Ext() const { return CheckImmRange(6 + 26, 0, true, true, true); }
328 bool iss11_0Ext() const {
329 return CheckImmRange(11 + 26, 0, true, true, true);
330 }
331 bool iss11_1Ext() const {
332 return CheckImmRange(11 + 26, 1, true, true, true);
333 }
334 bool iss11_2Ext() const {
335 return CheckImmRange(11 + 26, 2, true, true, true);
336 }
337 bool iss11_3Ext() const {
338 return CheckImmRange(11 + 26, 3, true, true, true);
339 }
340
341 bool isu6Ext() const { return CheckImmRange(6 + 26, 0, false, true, true); }
342 bool isu7Ext() const { return CheckImmRange(7 + 26, 0, false, true, true); }
343 bool isu8Ext() const { return CheckImmRange(8 + 26, 0, false, true, true); }
344 bool isu9Ext() const { return CheckImmRange(9 + 26, 0, false, true, true); }
345 bool isu10Ext() const { return CheckImmRange(10 + 26, 0, false, true, true); }
346 bool isu6_0Ext() const { return CheckImmRange(6 + 26, 0, false, true, true); }
347 bool isu6_1Ext() const { return CheckImmRange(6 + 26, 1, false, true, true); }
348 bool isu6_2Ext() const { return CheckImmRange(6 + 26, 2, false, true, true); }
349 bool isu6_3Ext() const { return CheckImmRange(6 + 26, 3, false, true, true); }
350 bool isu32MustExt() const { return isImm() && Imm.MustExtend; }
351
352 void addRegOperands(MCInst &Inst, unsigned N) const {
353 assert(N == 1 && "Invalid number of operands!");
354 Inst.addOperand(MCOperand::createReg(getReg()));
355 }
356
357 void addImmOperands(MCInst &Inst, unsigned N) const {
358 assert(N == 1 && "Invalid number of operands!");
359 Inst.addOperand(MCOperand::createExpr(getImm()));
360 }
361
362 void addSignedImmOperands(MCInst &Inst, unsigned N) const {
363 assert(N == 1 && "Invalid number of operands!");
364 MCExpr const *Expr = getImm();
365 int64_t Value;
366 if (!Expr->evaluateAsAbsolute(Value)) {
367 Inst.addOperand(MCOperand::createExpr(Expr));
368 return;
369 }
370 int64_t Extended = SignExtend64 (Value, 32);
371 if ((Extended < 0) == (Value < 0)) {
372 Inst.addOperand(MCOperand::createExpr(Expr));
373 return;
374 }
375 // Flip bit 33 to signal signed unsigned mismatch
376 Extended ^= 0x100000000;
377 Inst.addOperand(MCOperand::createImm(Extended));
378 }
379
380 void addf32ExtOperands(MCInst &Inst, unsigned N) const {
381 addImmOperands(Inst, N);
382 }
383
384 void adds32ImmOperands(MCInst &Inst, unsigned N) const {
385 addSignedImmOperands(Inst, N);
386 }
387 void adds8ImmOperands(MCInst &Inst, unsigned N) const {
388 addSignedImmOperands(Inst, N);
389 }
390 void adds8Imm64Operands(MCInst &Inst, unsigned N) const {
391 addSignedImmOperands(Inst, N);
392 }
393 void adds6ImmOperands(MCInst &Inst, unsigned N) const {
394 addSignedImmOperands(Inst, N);
395 }
396 void adds4ImmOperands(MCInst &Inst, unsigned N) const {
397 addSignedImmOperands(Inst, N);
398 }
399 void adds4_0ImmOperands(MCInst &Inst, unsigned N) const {
400 addSignedImmOperands(Inst, N);
401 }
402 void adds4_1ImmOperands(MCInst &Inst, unsigned N) const {
403 addSignedImmOperands(Inst, N);
404 }
405 void adds4_2ImmOperands(MCInst &Inst, unsigned N) const {
406 addSignedImmOperands(Inst, N);
407 }
408 void adds4_3ImmOperands(MCInst &Inst, unsigned N) const {
409 addSignedImmOperands(Inst, N);
410 }
411 void adds3ImmOperands(MCInst &Inst, unsigned N) const {
412 addSignedImmOperands(Inst, N);
413 }
414
415 void addu64ImmOperands(MCInst &Inst, unsigned N) const {
416 addImmOperands(Inst, N);
417 }
418 void addu32ImmOperands(MCInst &Inst, unsigned N) const {
419 addImmOperands(Inst, N);
420 }
421 void addu26_6ImmOperands(MCInst &Inst, unsigned N) const {
422 addImmOperands(Inst, N);
423 }
424 void addu16ImmOperands(MCInst &Inst, unsigned N) const {
425 addImmOperands(Inst, N);
426 }
427 void addu16_0ImmOperands(MCInst &Inst, unsigned N) const {
428 addImmOperands(Inst, N);
429 }
430 void addu16_1ImmOperands(MCInst &Inst, unsigned N) const {
431 addImmOperands(Inst, N);
432 }
433 void addu16_2ImmOperands(MCInst &Inst, unsigned N) const {
434 addImmOperands(Inst, N);
435 }
436 void addu16_3ImmOperands(MCInst &Inst, unsigned N) const {
437 addImmOperands(Inst, N);
438 }
439 void addu11_3ImmOperands(MCInst &Inst, unsigned N) const {
440 addImmOperands(Inst, N);
441 }
442 void addu10ImmOperands(MCInst &Inst, unsigned N) const {
443 addImmOperands(Inst, N);
444 }
445 void addu9ImmOperands(MCInst &Inst, unsigned N) const {
446 addImmOperands(Inst, N);
447 }
448 void addu8ImmOperands(MCInst &Inst, unsigned N) const {
449 addImmOperands(Inst, N);
450 }
451 void addu7ImmOperands(MCInst &Inst, unsigned N) const {
452 addImmOperands(Inst, N);
453 }
454 void addu6ImmOperands(MCInst &Inst, unsigned N) const {
455 addImmOperands(Inst, N);
456 }
457 void addu6_0ImmOperands(MCInst &Inst, unsigned N) const {
458 addImmOperands(Inst, N);
459 }
460 void addu6_1ImmOperands(MCInst &Inst, unsigned N) const {
461 addImmOperands(Inst, N);
462 }
463 void addu6_2ImmOperands(MCInst &Inst, unsigned N) const {
464 addImmOperands(Inst, N);
465 }
466 void addu6_3ImmOperands(MCInst &Inst, unsigned N) const {
467 addImmOperands(Inst, N);
468 }
469 void addu5ImmOperands(MCInst &Inst, unsigned N) const {
470 addImmOperands(Inst, N);
471 }
472 void addu4ImmOperands(MCInst &Inst, unsigned N) const {
473 addImmOperands(Inst, N);
474 }
475 void addu3ImmOperands(MCInst &Inst, unsigned N) const {
476 addImmOperands(Inst, N);
477 }
478 void addu2ImmOperands(MCInst &Inst, unsigned N) const {
479 addImmOperands(Inst, N);
480 }
481 void addu1ImmOperands(MCInst &Inst, unsigned N) const {
482 addImmOperands(Inst, N);
483 }
484
485 void addm6ImmOperands(MCInst &Inst, unsigned N) const {
486 addImmOperands(Inst, N);
487 }
488 void addn8ImmOperands(MCInst &Inst, unsigned N) const {
489 addImmOperands(Inst, N);
490 }
491
492 void adds16ExtOperands(MCInst &Inst, unsigned N) const {
493 addSignedImmOperands(Inst, N);
494 }
495 void adds12ExtOperands(MCInst &Inst, unsigned N) const {
496 addSignedImmOperands(Inst, N);
497 }
498 void adds10ExtOperands(MCInst &Inst, unsigned N) const {
499 addSignedImmOperands(Inst, N);
500 }
501 void adds9ExtOperands(MCInst &Inst, unsigned N) const {
502 addSignedImmOperands(Inst, N);
503 }
504 void adds8ExtOperands(MCInst &Inst, unsigned N) const {
505 addSignedImmOperands(Inst, N);
506 }
507 void adds6ExtOperands(MCInst &Inst, unsigned N) const {
508 addSignedImmOperands(Inst, N);
509 }
510 void adds11_0ExtOperands(MCInst &Inst, unsigned N) const {
511 addSignedImmOperands(Inst, N);
512 }
513 void adds11_1ExtOperands(MCInst &Inst, unsigned N) const {
514 addSignedImmOperands(Inst, N);
515 }
516 void adds11_2ExtOperands(MCInst &Inst, unsigned N) const {
517 addSignedImmOperands(Inst, N);
518 }
519 void adds11_3ExtOperands(MCInst &Inst, unsigned N) const {
520 addSignedImmOperands(Inst, N);
521 }
522
523 void addu6ExtOperands(MCInst &Inst, unsigned N) const {
524 addImmOperands(Inst, N);
525 }
526 void addu7ExtOperands(MCInst &Inst, unsigned N) const {
527 addImmOperands(Inst, N);
528 }
529 void addu8ExtOperands(MCInst &Inst, unsigned N) const {
530 addImmOperands(Inst, N);
531 }
532 void addu9ExtOperands(MCInst &Inst, unsigned N) const {
533 addImmOperands(Inst, N);
534 }
535 void addu10ExtOperands(MCInst &Inst, unsigned N) const {
536 addImmOperands(Inst, N);
537 }
538 void addu6_0ExtOperands(MCInst &Inst, unsigned N) const {
539 addImmOperands(Inst, N);
540 }
541 void addu6_1ExtOperands(MCInst &Inst, unsigned N) const {
542 addImmOperands(Inst, N);
543 }
544 void addu6_2ExtOperands(MCInst &Inst, unsigned N) const {
545 addImmOperands(Inst, N);
546 }
547 void addu6_3ExtOperands(MCInst &Inst, unsigned N) const {
548 addImmOperands(Inst, N);
549 }
550 void addu32MustExtOperands(MCInst &Inst, unsigned N) const {
551 addImmOperands(Inst, N);
552 }
553
554 void adds4_6ImmOperands(MCInst &Inst, unsigned N) const {
555 assert(N == 1 && "Invalid number of operands!");
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000556 const MCConstantExpr *CE =
557 dyn_cast<MCConstantExpr>(&HexagonMCInstrInfo::getExpr(*getImm()));
Colin LeMahieu4c606e62015-12-04 15:48:45 +0000558 Inst.addOperand(MCOperand::createImm(CE->getValue() * 64));
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000559 }
560
561 void adds3_6ImmOperands(MCInst &Inst, unsigned N) const {
562 assert(N == 1 && "Invalid number of operands!");
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000563 const MCConstantExpr *CE =
564 dyn_cast<MCConstantExpr>(&HexagonMCInstrInfo::getExpr(*getImm()));
Colin LeMahieu4c606e62015-12-04 15:48:45 +0000565 Inst.addOperand(MCOperand::createImm(CE->getValue() * 64));
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000566 }
567
568 StringRef getToken() const {
569 assert(Kind == Token && "Invalid access!");
570 return StringRef(Tok.Data, Tok.Length);
571 }
572
573 virtual void print(raw_ostream &OS) const;
574
575 static std::unique_ptr<HexagonOperand> CreateToken(StringRef Str, SMLoc S) {
576 HexagonOperand *Op = new HexagonOperand(Token);
577 Op->Tok.Data = Str.data();
578 Op->Tok.Length = Str.size();
579 Op->StartLoc = S;
580 Op->EndLoc = S;
581 return std::unique_ptr<HexagonOperand>(Op);
582 }
583
584 static std::unique_ptr<HexagonOperand> CreateReg(unsigned RegNum, SMLoc S,
585 SMLoc E) {
586 HexagonOperand *Op = new HexagonOperand(Register);
587 Op->Reg.RegNum = RegNum;
588 Op->StartLoc = S;
589 Op->EndLoc = E;
590 return std::unique_ptr<HexagonOperand>(Op);
591 }
592
593 static std::unique_ptr<HexagonOperand> CreateImm(const MCExpr *Val, SMLoc S,
594 SMLoc E) {
595 HexagonOperand *Op = new HexagonOperand(Immediate);
596 Op->Imm.Val = Val;
597 Op->Imm.MustExtend = false;
598 Op->StartLoc = S;
599 Op->EndLoc = E;
600 return std::unique_ptr<HexagonOperand>(Op);
601 }
602};
603
604} // end anonymous namespace.
605
606void HexagonOperand::print(raw_ostream &OS) const {
607 switch (Kind) {
608 case Immediate:
609 getImm()->print(OS, nullptr);
610 break;
611 case Register:
612 OS << "<register R";
613 OS << getReg() << ">";
614 break;
615 case Token:
616 OS << "'" << getToken() << "'";
617 break;
618 }
619}
620
621/// @name Auto-generated Match Functions
622static unsigned MatchRegisterName(StringRef Name);
623
624bool HexagonAsmParser::finishBundle(SMLoc IDLoc, MCStreamer &Out) {
625 DEBUG(dbgs() << "Bundle:");
626 DEBUG(MCB.dump_pretty(dbgs()));
627 DEBUG(dbgs() << "--\n");
628
629 // Check the bundle for errors.
630 const MCRegisterInfo *RI = getContext().getRegisterInfo();
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000631 HexagonMCChecker Check(MCII, getSTI(), MCB, MCB, *RI);
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000632
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000633 bool CheckOk = HexagonMCInstrInfo::canonicalizePacket(MCII, getSTI(),
634 getContext(), MCB,
635 &Check);
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000636
637 while (Check.getNextErrInfo() == true) {
638 unsigned Reg = Check.getErrRegister();
639 Twine R(RI->getName(Reg));
640
641 uint64_t Err = Check.getError();
642 if (Err != HexagonMCErrInfo::CHECK_SUCCESS) {
643 if (HexagonMCErrInfo::CHECK_ERROR_BRANCHES & Err)
644 Error(IDLoc,
645 "unconditional branch cannot precede another branch in packet");
646
647 if (HexagonMCErrInfo::CHECK_ERROR_NEWP & Err ||
648 HexagonMCErrInfo::CHECK_ERROR_NEWV & Err)
649 Error(IDLoc, "register `" + R +
650 "' used with `.new' "
651 "but not validly modified in the same packet");
652
653 if (HexagonMCErrInfo::CHECK_ERROR_REGISTERS & Err)
654 Error(IDLoc, "register `" + R + "' modified more than once");
655
656 if (HexagonMCErrInfo::CHECK_ERROR_READONLY & Err)
657 Error(IDLoc, "cannot write to read-only register `" + R + "'");
658
659 if (HexagonMCErrInfo::CHECK_ERROR_LOOP & Err)
660 Error(IDLoc, "loop-setup and some branch instructions "
661 "cannot be in the same packet");
662
663 if (HexagonMCErrInfo::CHECK_ERROR_ENDLOOP & Err) {
664 Twine N(HexagonMCInstrInfo::isInnerLoop(MCB) ? '0' : '1');
665 Error(IDLoc, "packet marked with `:endloop" + N + "' " +
666 "cannot contain instructions that modify register " +
667 "`" + R + "'");
668 }
669
670 if (HexagonMCErrInfo::CHECK_ERROR_SOLO & Err)
671 Error(IDLoc,
672 "instruction cannot appear in packet with other instructions");
673
674 if (HexagonMCErrInfo::CHECK_ERROR_NOSLOTS & Err)
675 Error(IDLoc, "too many slots used in packet");
676
677 if (Err & HexagonMCErrInfo::CHECK_ERROR_SHUFFLE) {
678 uint64_t Erm = Check.getShuffleError();
679
680 if (HexagonShuffler::SHUFFLE_ERROR_INVALID == Erm)
681 Error(IDLoc, "invalid instruction packet");
682 else if (HexagonShuffler::SHUFFLE_ERROR_STORES == Erm)
683 Error(IDLoc, "invalid instruction packet: too many stores");
684 else if (HexagonShuffler::SHUFFLE_ERROR_LOADS == Erm)
685 Error(IDLoc, "invalid instruction packet: too many loads");
686 else if (HexagonShuffler::SHUFFLE_ERROR_BRANCHES == Erm)
687 Error(IDLoc, "too many branches in packet");
688 else if (HexagonShuffler::SHUFFLE_ERROR_NOSLOTS == Erm)
689 Error(IDLoc, "invalid instruction packet: out of slots");
690 else if (HexagonShuffler::SHUFFLE_ERROR_SLOTS == Erm)
691 Error(IDLoc, "invalid instruction packet: slot error");
692 else if (HexagonShuffler::SHUFFLE_ERROR_ERRATA2 == Erm)
693 Error(IDLoc, "v60 packet violation");
694 else if (HexagonShuffler::SHUFFLE_ERROR_STORE_LOAD_CONFLICT == Erm)
695 Error(IDLoc, "slot 0 instruction does not allow slot 1 store");
696 else
697 Error(IDLoc, "unknown error in instruction packet");
698 }
699 }
700
701 unsigned Warn = Check.getWarning();
702 if (Warn != HexagonMCErrInfo::CHECK_SUCCESS) {
703 if (HexagonMCErrInfo::CHECK_WARN_CURRENT & Warn)
704 Warning(IDLoc, "register `" + R + "' used with `.cur' "
705 "but not used in the same packet");
706 else if (HexagonMCErrInfo::CHECK_WARN_TEMPORARY & Warn)
707 Warning(IDLoc, "register `" + R + "' used with `.tmp' "
708 "but not used in the same packet");
709 }
710 }
711
712 if (CheckOk) {
713 MCB.setLoc(IDLoc);
714 if (HexagonMCInstrInfo::bundleSize(MCB) == 0) {
715 assert(!HexagonMCInstrInfo::isInnerLoop(MCB));
716 assert(!HexagonMCInstrInfo::isOuterLoop(MCB));
717 // Empty packets are valid yet aren't emitted
718 return false;
719 }
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000720 Out.EmitInstruction(MCB, getSTI());
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000721 } else {
722 // If compounding and duplexing didn't reduce the size below
723 // 4 or less we have a packet that is too big.
724 if (HexagonMCInstrInfo::bundleSize(MCB) > HEXAGON_PACKET_SIZE) {
725 Error(IDLoc, "invalid instruction packet: out of slots");
726 return true; // Error
727 }
728 }
729
730 return false; // No error
731}
732
733bool HexagonAsmParser::matchBundleOptions() {
734 MCAsmParser &Parser = getParser();
735 MCAsmLexer &Lexer = getLexer();
736 while (true) {
737 if (!Parser.getTok().is(AsmToken::Colon))
738 return false;
739 Lexer.Lex();
740 StringRef Option = Parser.getTok().getString();
741 if (Option.compare_lower("endloop0") == 0)
742 HexagonMCInstrInfo::setInnerLoop(MCB);
743 else if (Option.compare_lower("endloop1") == 0)
744 HexagonMCInstrInfo::setOuterLoop(MCB);
745 else if (Option.compare_lower("mem_noshuf") == 0)
746 HexagonMCInstrInfo::setMemReorderDisabled(MCB);
747 else if (Option.compare_lower("mem_shuf") == 0)
748 HexagonMCInstrInfo::setMemStoreReorderEnabled(MCB);
749 else
750 return true;
751 Lexer.Lex();
752 }
753}
754
755// For instruction aliases, immediates are generated rather than
756// MCConstantExpr. Convert them for uniform MCExpr.
757// Also check for signed/unsigned mismatches and warn
758void HexagonAsmParser::canonicalizeImmediates(MCInst &MCI) {
759 MCInst NewInst;
760 NewInst.setOpcode(MCI.getOpcode());
761 for (MCOperand &I : MCI)
762 if (I.isImm()) {
763 int64_t Value (I.getImm());
764 if ((Value & 0x100000000) != (Value & 0x80000000)) {
765 // Detect flipped bit 33 wrt bit 32 and signal warning
766 Value ^= 0x100000000;
767 if (WarnSignedMismatch)
768 Warning (MCI.getLoc(), "Signed/Unsigned mismatch");
769 }
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000770 NewInst.addOperand(MCOperand::createExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000771 MCConstantExpr::create(Value, getContext()), getContext())));
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000772 }
773 else
774 NewInst.addOperand(I);
775 MCI = NewInst;
776}
777
778bool HexagonAsmParser::matchOneInstruction(MCInst &MCI, SMLoc IDLoc,
779 OperandVector &InstOperands,
780 uint64_t &ErrorInfo,
781 bool MatchingInlineAsm,
782 bool &MustExtend) {
783 // Perform matching with tablegen asmmatcher generated function
784 int result =
785 MatchInstructionImpl(InstOperands, MCI, ErrorInfo, MatchingInlineAsm);
786 if (result == Match_Success) {
787 MCI.setLoc(IDLoc);
788 MustExtend = mustExtend(InstOperands);
789 canonicalizeImmediates(MCI);
790 result = processInstruction(MCI, InstOperands, IDLoc, MustExtend);
791
792 DEBUG(dbgs() << "Insn:");
793 DEBUG(MCI.dump_pretty(dbgs()));
794 DEBUG(dbgs() << "\n\n");
795
796 MCI.setLoc(IDLoc);
797 }
798
799 // Create instruction operand for bundle instruction
800 // Break this into a separate function Code here is less readable
801 // Think about how to get an instruction error to report correctly.
802 // SMLoc will return the "{"
803 switch (result) {
804 default:
805 break;
806 case Match_Success:
807 return false;
808 case Match_MissingFeature:
809 return Error(IDLoc, "invalid instruction");
810 case Match_MnemonicFail:
811 return Error(IDLoc, "unrecognized instruction");
812 case Match_InvalidOperand:
813 SMLoc ErrorLoc = IDLoc;
814 if (ErrorInfo != ~0U) {
815 if (ErrorInfo >= InstOperands.size())
816 return Error(IDLoc, "too few operands for instruction");
817
818 ErrorLoc = (static_cast<HexagonOperand *>(InstOperands[ErrorInfo].get()))
819 ->getStartLoc();
820 if (ErrorLoc == SMLoc())
821 ErrorLoc = IDLoc;
822 }
823 return Error(ErrorLoc, "invalid operand for instruction");
824 }
825 llvm_unreachable("Implement any new match types added!");
826}
827
828bool HexagonAsmParser::mustExtend(OperandVector &Operands) {
829 unsigned Count = 0;
830 for (std::unique_ptr<MCParsedAsmOperand> &i : Operands)
831 if (i->isImm())
832 if (static_cast<HexagonOperand *>(i.get())->Imm.MustExtend)
833 ++Count;
834 // Multiple extenders should have been filtered by iss9Ext et. al.
835 assert(Count < 2 && "Multiple extenders");
836 return Count == 1;
837}
838
839bool HexagonAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
840 OperandVector &Operands,
841 MCStreamer &Out,
842 uint64_t &ErrorInfo,
843 bool MatchingInlineAsm) {
844 if (!InBrackets) {
845 MCB.clear();
846 MCB.addOperand(MCOperand::createImm(0));
847 }
848 HexagonOperand &FirstOperand = static_cast<HexagonOperand &>(*Operands[0]);
849 if (FirstOperand.isToken() && FirstOperand.getToken() == "{") {
850 assert(Operands.size() == 1 && "Brackets should be by themselves");
851 if (InBrackets) {
852 getParser().Error(IDLoc, "Already in a packet");
853 return true;
854 }
855 InBrackets = true;
856 return false;
857 }
858 if (FirstOperand.isToken() && FirstOperand.getToken() == "}") {
859 assert(Operands.size() == 1 && "Brackets should be by themselves");
860 if (!InBrackets) {
861 getParser().Error(IDLoc, "Not in a packet");
862 return true;
863 }
864 InBrackets = false;
865 if (matchBundleOptions())
866 return true;
867 return finishBundle(IDLoc, Out);
868 }
869 MCInst *SubInst = new (getParser().getContext()) MCInst;
870 bool MustExtend = false;
871 if (matchOneInstruction(*SubInst, IDLoc, Operands, ErrorInfo,
872 MatchingInlineAsm, MustExtend))
873 return true;
874 HexagonMCInstrInfo::extendIfNeeded(
Benjamin Kramer7c576d82015-11-12 19:30:40 +0000875 getParser().getContext(), MCII, MCB, *SubInst,
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000876 HexagonMCInstrInfo::isExtended(MCII, *SubInst) || MustExtend);
877 MCB.addOperand(MCOperand::createInst(SubInst));
878 if (!InBrackets)
879 return finishBundle(IDLoc, Out);
880 return false;
881}
882
883/// ParseDirective parses the Hexagon specific directives
884bool HexagonAsmParser::ParseDirective(AsmToken DirectiveID) {
885 StringRef IDVal = DirectiveID.getIdentifier();
886 if ((IDVal.lower() == ".word") || (IDVal.lower() == ".4byte"))
887 return ParseDirectiveValue(4, DirectiveID.getLoc());
888 if (IDVal.lower() == ".short" || IDVal.lower() == ".hword" ||
889 IDVal.lower() == ".half")
890 return ParseDirectiveValue(2, DirectiveID.getLoc());
891 if (IDVal.lower() == ".falign")
892 return ParseDirectiveFalign(256, DirectiveID.getLoc());
893 if ((IDVal.lower() == ".lcomm") || (IDVal.lower() == ".lcommon"))
894 return ParseDirectiveComm(true, DirectiveID.getLoc());
895 if ((IDVal.lower() == ".comm") || (IDVal.lower() == ".common"))
896 return ParseDirectiveComm(false, DirectiveID.getLoc());
897 if (IDVal.lower() == ".subsection")
898 return ParseDirectiveSubsection(DirectiveID.getLoc());
899
900 return true;
901}
902bool HexagonAsmParser::ParseDirectiveSubsection(SMLoc L) {
903 const MCExpr *Subsection = 0;
904 int64_t Res;
905
906 assert((getLexer().isNot(AsmToken::EndOfStatement)) &&
907 "Invalid subsection directive");
908 getParser().parseExpression(Subsection);
909
910 if (!Subsection->evaluateAsAbsolute(Res))
911 return Error(L, "Cannot evaluate subsection number");
912
913 if (getLexer().isNot(AsmToken::EndOfStatement))
914 return TokError("unexpected token in directive");
915
916 // 0-8192 is the hard-coded range in MCObjectStreamper.cpp, this keeps the
917 // negative subsections together and in the same order but at the opposite
918 // end of the section. Only legacy hexagon-gcc created assembly code
919 // used negative subsections.
920 if ((Res < 0) && (Res > -8193))
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000921 Subsection = HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000922 MCConstantExpr::create(8192 + Res, getContext()), getContext());
Colin LeMahieu7cd08922015-11-09 04:07:48 +0000923
924 getStreamer().SubSection(Subsection);
925 return false;
926}
927
928/// ::= .falign [expression]
929bool HexagonAsmParser::ParseDirectiveFalign(unsigned Size, SMLoc L) {
930
931 int64_t MaxBytesToFill = 15;
932
933 // if there is an arguement
934 if (getLexer().isNot(AsmToken::EndOfStatement)) {
935 const MCExpr *Value;
936 SMLoc ExprLoc = L;
937
938 // Make sure we have a number (false is returned if expression is a number)
939 if (getParser().parseExpression(Value) == false) {
940 // Make sure this is a number that is in range
941 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(Value);
942 uint64_t IntValue = MCE->getValue();
943 if (!isUIntN(Size, IntValue) && !isIntN(Size, IntValue))
944 return Error(ExprLoc, "literal value out of range (256) for falign");
945 MaxBytesToFill = IntValue;
946 Lex();
947 } else {
948 return Error(ExprLoc, "not a valid expression for falign directive");
949 }
950 }
951
952 getTargetStreamer().emitFAlign(16, MaxBytesToFill);
953 Lex();
954
955 return false;
956}
957
958/// ::= .word [ expression (, expression)* ]
959bool HexagonAsmParser::ParseDirectiveValue(unsigned Size, SMLoc L) {
960 if (getLexer().isNot(AsmToken::EndOfStatement)) {
961
962 for (;;) {
963 const MCExpr *Value;
964 SMLoc ExprLoc = L;
965 if (getParser().parseExpression(Value))
966 return true;
967
968 // Special case constant expressions to match code generator.
969 if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(Value)) {
970 assert(Size <= 8 && "Invalid size");
971 uint64_t IntValue = MCE->getValue();
972 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
973 return Error(ExprLoc, "literal value out of range for directive");
974 getStreamer().EmitIntValue(IntValue, Size);
975 } else
976 getStreamer().EmitValue(Value, Size);
977
978 if (getLexer().is(AsmToken::EndOfStatement))
979 break;
980
981 // FIXME: Improve diagnostic.
982 if (getLexer().isNot(AsmToken::Comma))
983 return TokError("unexpected token in directive");
984 Lex();
985 }
986 }
987
988 Lex();
989 return false;
990}
991
992// This is largely a copy of AsmParser's ParseDirectiveComm extended to
993// accept a 3rd argument, AccessAlignment which indicates the smallest
994// memory access made to the symbol, expressed in bytes. If no
995// AccessAlignment is specified it defaults to the Alignment Value.
996// Hexagon's .lcomm:
997// .lcomm Symbol, Length, Alignment, AccessAlignment
998bool HexagonAsmParser::ParseDirectiveComm(bool IsLocal, SMLoc Loc) {
999 // FIXME: need better way to detect if AsmStreamer (upstream removed
1000 // getKind())
1001 if (getStreamer().hasRawTextSupport())
1002 return true; // Only object file output requires special treatment.
1003
1004 StringRef Name;
1005 if (getParser().parseIdentifier(Name))
1006 return TokError("expected identifier in directive");
1007 // Handle the identifier as the key symbol.
1008 MCSymbol *Sym = getContext().getOrCreateSymbol(Name);
1009
1010 if (getLexer().isNot(AsmToken::Comma))
1011 return TokError("unexpected token in directive");
1012 Lex();
1013
1014 int64_t Size;
1015 SMLoc SizeLoc = getLexer().getLoc();
1016 if (getParser().parseAbsoluteExpression(Size))
1017 return true;
1018
1019 int64_t ByteAlignment = 1;
1020 SMLoc ByteAlignmentLoc;
1021 if (getLexer().is(AsmToken::Comma)) {
1022 Lex();
1023 ByteAlignmentLoc = getLexer().getLoc();
1024 if (getParser().parseAbsoluteExpression(ByteAlignment))
1025 return true;
1026 if (!isPowerOf2_64(ByteAlignment))
1027 return Error(ByteAlignmentLoc, "alignment must be a power of 2");
1028 }
1029
1030 int64_t AccessAlignment = 0;
1031 if (getLexer().is(AsmToken::Comma)) {
1032 // The optional access argument specifies the size of the smallest memory
1033 // access to be made to the symbol, expressed in bytes.
1034 SMLoc AccessAlignmentLoc;
1035 Lex();
1036 AccessAlignmentLoc = getLexer().getLoc();
1037 if (getParser().parseAbsoluteExpression(AccessAlignment))
1038 return true;
1039
1040 if (!isPowerOf2_64(AccessAlignment))
1041 return Error(AccessAlignmentLoc, "access alignment must be a power of 2");
1042 }
1043
1044 if (getLexer().isNot(AsmToken::EndOfStatement))
1045 return TokError("unexpected token in '.comm' or '.lcomm' directive");
1046
1047 Lex();
1048
1049 // NOTE: a size of zero for a .comm should create a undefined symbol
1050 // but a size of .lcomm creates a bss symbol of size zero.
1051 if (Size < 0)
1052 return Error(SizeLoc, "invalid '.comm' or '.lcomm' directive size, can't "
1053 "be less than zero");
1054
1055 // NOTE: The alignment in the directive is a power of 2 value, the assembler
1056 // may internally end up wanting an alignment in bytes.
1057 // FIXME: Diagnose overflow.
1058 if (ByteAlignment < 0)
1059 return Error(ByteAlignmentLoc, "invalid '.comm' or '.lcomm' directive "
1060 "alignment, can't be less than zero");
1061
1062 if (!Sym->isUndefined())
1063 return Error(Loc, "invalid symbol redefinition");
1064
1065 HexagonMCELFStreamer &HexagonELFStreamer =
1066 static_cast<HexagonMCELFStreamer &>(getStreamer());
1067 if (IsLocal) {
1068 HexagonELFStreamer.HexagonMCEmitLocalCommonSymbol(Sym, Size, ByteAlignment,
1069 AccessAlignment);
1070 return false;
1071 }
1072
1073 HexagonELFStreamer.HexagonMCEmitCommonSymbol(Sym, Size, ByteAlignment,
1074 AccessAlignment);
1075 return false;
1076}
1077
1078// validate register against architecture
1079bool HexagonAsmParser::RegisterMatchesArch(unsigned MatchNum) const {
1080 return true;
1081}
1082
1083// extern "C" void LLVMInitializeHexagonAsmLexer();
1084
1085/// Force static initialization.
1086extern "C" void LLVMInitializeHexagonAsmParser() {
1087 RegisterMCAsmParser<HexagonAsmParser> X(TheHexagonTarget);
1088}
1089
1090#define GET_MATCHER_IMPLEMENTATION
1091#define GET_REGISTER_MATCHER
1092#include "HexagonGenAsmMatcher.inc"
1093
1094namespace {
1095bool previousEqual(OperandVector &Operands, size_t Index, StringRef String) {
1096 if (Index >= Operands.size())
1097 return false;
1098 MCParsedAsmOperand &Operand = *Operands[Operands.size() - Index - 1];
1099 if (!Operand.isToken())
1100 return false;
1101 return static_cast<HexagonOperand &>(Operand).getToken().equals_lower(String);
1102}
1103bool previousIsLoop(OperandVector &Operands, size_t Index) {
1104 return previousEqual(Operands, Index, "loop0") ||
1105 previousEqual(Operands, Index, "loop1") ||
1106 previousEqual(Operands, Index, "sp1loop0") ||
1107 previousEqual(Operands, Index, "sp2loop0") ||
1108 previousEqual(Operands, Index, "sp3loop0");
1109}
1110}
1111
1112bool HexagonAsmParser::splitIdentifier(OperandVector &Operands) {
1113 AsmToken const &Token = getParser().getTok();
1114 StringRef String = Token.getString();
1115 SMLoc Loc = Token.getLoc();
1116 getLexer().Lex();
1117 do {
1118 std::pair<StringRef, StringRef> HeadTail = String.split('.');
1119 if (!HeadTail.first.empty())
1120 Operands.push_back(HexagonOperand::CreateToken(HeadTail.first, Loc));
1121 if (!HeadTail.second.empty())
1122 Operands.push_back(HexagonOperand::CreateToken(
1123 String.substr(HeadTail.first.size(), 1), Loc));
1124 String = HeadTail.second;
1125 } while (!String.empty());
1126 return false;
1127}
1128
1129bool HexagonAsmParser::parseOperand(OperandVector &Operands) {
1130 unsigned Register;
1131 SMLoc Begin;
1132 SMLoc End;
1133 MCAsmLexer &Lexer = getLexer();
1134 if (!ParseRegister(Register, Begin, End)) {
1135 if (!ErrorMissingParenthesis)
1136 switch (Register) {
1137 default:
1138 break;
1139 case Hexagon::P0:
1140 case Hexagon::P1:
1141 case Hexagon::P2:
1142 case Hexagon::P3:
1143 if (previousEqual(Operands, 0, "if")) {
1144 if (WarnMissingParenthesis)
1145 Warning (Begin, "Missing parenthesis around predicate register");
1146 static char const *LParen = "(";
1147 static char const *RParen = ")";
1148 Operands.push_back(HexagonOperand::CreateToken(LParen, Begin));
1149 Operands.push_back(HexagonOperand::CreateReg(Register, Begin, End));
1150 AsmToken MaybeDotNew = Lexer.getTok();
1151 if (MaybeDotNew.is(AsmToken::TokenKind::Identifier) &&
1152 MaybeDotNew.getString().equals_lower(".new"))
1153 splitIdentifier(Operands);
1154 Operands.push_back(HexagonOperand::CreateToken(RParen, Begin));
1155 return false;
1156 }
1157 if (previousEqual(Operands, 0, "!") &&
1158 previousEqual(Operands, 1, "if")) {
1159 if (WarnMissingParenthesis)
1160 Warning (Begin, "Missing parenthesis around predicate register");
1161 static char const *LParen = "(";
1162 static char const *RParen = ")";
1163 Operands.insert(Operands.end () - 1,
1164 HexagonOperand::CreateToken(LParen, Begin));
1165 Operands.push_back(HexagonOperand::CreateReg(Register, Begin, End));
1166 AsmToken MaybeDotNew = Lexer.getTok();
1167 if (MaybeDotNew.is(AsmToken::TokenKind::Identifier) &&
1168 MaybeDotNew.getString().equals_lower(".new"))
1169 splitIdentifier(Operands);
1170 Operands.push_back(HexagonOperand::CreateToken(RParen, Begin));
1171 return false;
1172 }
1173 break;
1174 }
1175 Operands.push_back(HexagonOperand::CreateReg(
1176 Register, Begin, End));
1177 return false;
1178 }
1179 return splitIdentifier(Operands);
1180}
1181
1182bool HexagonAsmParser::isLabel(AsmToken &Token) {
1183 MCAsmLexer &Lexer = getLexer();
1184 AsmToken const &Second = Lexer.getTok();
1185 AsmToken Third = Lexer.peekTok();
1186 StringRef String = Token.getString();
1187 if (Token.is(AsmToken::TokenKind::LCurly) ||
1188 Token.is(AsmToken::TokenKind::RCurly))
1189 return false;
1190 if (!Token.is(AsmToken::TokenKind::Identifier))
1191 return true;
1192 if (!MatchRegisterName(String.lower()))
1193 return true;
Colin LeMahieu9d851f02015-11-09 21:06:28 +00001194 (void)Second;
1195 assert(Second.is(AsmToken::Colon));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001196 StringRef Raw (String.data(), Third.getString().data() - String.data() +
1197 Third.getString().size());
1198 std::string Collapsed = Raw;
1199 Collapsed.erase(std::remove_if(Collapsed.begin(), Collapsed.end(), isspace),
1200 Collapsed.end());
1201 StringRef Whole = Collapsed;
1202 std::pair<StringRef, StringRef> DotSplit = Whole.split('.');
1203 if (!MatchRegisterName(DotSplit.first.lower()))
1204 return true;
1205 return false;
1206}
1207
1208bool HexagonAsmParser::handleNoncontigiousRegister(bool Contigious, SMLoc &Loc) {
1209 if (!Contigious && ErrorNoncontigiousRegister) {
1210 Error(Loc, "Register name is not contigious");
1211 return true;
1212 }
1213 if (!Contigious && WarnNoncontigiousRegister)
1214 Warning(Loc, "Register name is not contigious");
1215 return false;
1216}
1217
1218bool HexagonAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
1219 MCAsmLexer &Lexer = getLexer();
1220 StartLoc = getLexer().getLoc();
1221 SmallVector<AsmToken, 5> Lookahead;
1222 StringRef RawString(Lexer.getTok().getString().data(), 0);
1223 bool Again = Lexer.is(AsmToken::Identifier);
1224 bool NeededWorkaround = false;
1225 while (Again) {
1226 AsmToken const &Token = Lexer.getTok();
1227 RawString = StringRef(RawString.data(),
1228 Token.getString().data() - RawString.data () +
1229 Token.getString().size());
1230 Lookahead.push_back(Token);
1231 Lexer.Lex();
1232 bool Contigious = Lexer.getTok().getString().data() ==
1233 Lookahead.back().getString().data() +
1234 Lookahead.back().getString().size();
1235 bool Type = Lexer.is(AsmToken::Identifier) || Lexer.is(AsmToken::Dot) ||
1236 Lexer.is(AsmToken::Integer) || Lexer.is(AsmToken::Real) ||
1237 Lexer.is(AsmToken::Colon);
1238 bool Workaround = Lexer.is(AsmToken::Colon) ||
1239 Lookahead.back().is(AsmToken::Colon);
1240 Again = (Contigious && Type) || (Workaround && Type);
1241 NeededWorkaround = NeededWorkaround || (Again && !(Contigious && Type));
1242 }
1243 std::string Collapsed = RawString;
1244 Collapsed.erase(std::remove_if(Collapsed.begin(), Collapsed.end(), isspace),
1245 Collapsed.end());
1246 StringRef FullString = Collapsed;
1247 std::pair<StringRef, StringRef> DotSplit = FullString.split('.');
1248 unsigned DotReg = MatchRegisterName(DotSplit.first.lower());
1249 if (DotReg != Hexagon::NoRegister && RegisterMatchesArch(DotReg)) {
1250 if (DotSplit.second.empty()) {
1251 RegNo = DotReg;
1252 EndLoc = Lexer.getLoc();
1253 if (handleNoncontigiousRegister(!NeededWorkaround, StartLoc))
1254 return true;
1255 return false;
1256 } else {
1257 RegNo = DotReg;
1258 size_t First = RawString.find('.');
1259 StringRef DotString (RawString.data() + First, RawString.size() - First);
1260 Lexer.UnLex(AsmToken(AsmToken::Identifier, DotString));
1261 EndLoc = Lexer.getLoc();
1262 if (handleNoncontigiousRegister(!NeededWorkaround, StartLoc))
1263 return true;
1264 return false;
1265 }
1266 }
1267 std::pair<StringRef, StringRef> ColonSplit = StringRef(FullString).split(':');
1268 unsigned ColonReg = MatchRegisterName(ColonSplit.first.lower());
1269 if (ColonReg != Hexagon::NoRegister && RegisterMatchesArch(DotReg)) {
1270 Lexer.UnLex(Lookahead.back());
1271 Lookahead.pop_back();
1272 Lexer.UnLex(Lookahead.back());
1273 Lookahead.pop_back();
1274 RegNo = ColonReg;
1275 EndLoc = Lexer.getLoc();
1276 if (handleNoncontigiousRegister(!NeededWorkaround, StartLoc))
1277 return true;
1278 return false;
1279 }
1280 while (!Lookahead.empty()) {
1281 Lexer.UnLex(Lookahead.back());
1282 Lookahead.pop_back();
1283 }
1284 return true;
1285}
1286
1287bool HexagonAsmParser::implicitExpressionLocation(OperandVector &Operands) {
1288 if (previousEqual(Operands, 0, "call"))
1289 return true;
1290 if (previousEqual(Operands, 0, "jump"))
1291 if (!getLexer().getTok().is(AsmToken::Colon))
1292 return true;
1293 if (previousEqual(Operands, 0, "(") && previousIsLoop(Operands, 1))
1294 return true;
1295 if (previousEqual(Operands, 1, ":") && previousEqual(Operands, 2, "jump") &&
1296 (previousEqual(Operands, 0, "nt") || previousEqual(Operands, 0, "t")))
1297 return true;
1298 return false;
1299}
1300
1301bool HexagonAsmParser::parseExpression(MCExpr const *& Expr) {
1302 llvm::SmallVector<AsmToken, 4> Tokens;
1303 MCAsmLexer &Lexer = getLexer();
1304 bool Done = false;
1305 static char const * Comma = ",";
1306 do {
1307 Tokens.emplace_back (Lexer.getTok());
1308 Lexer.Lex();
1309 switch (Tokens.back().getKind())
1310 {
1311 case AsmToken::TokenKind::Hash:
1312 if (Tokens.size () > 1)
1313 if ((Tokens.end () - 2)->getKind() == AsmToken::TokenKind::Plus) {
1314 Tokens.insert(Tokens.end() - 2,
1315 AsmToken(AsmToken::TokenKind::Comma, Comma));
1316 Done = true;
1317 }
1318 break;
1319 case AsmToken::TokenKind::RCurly:
1320 case AsmToken::TokenKind::EndOfStatement:
1321 case AsmToken::TokenKind::Eof:
1322 Done = true;
1323 break;
1324 default:
1325 break;
1326 }
1327 } while (!Done);
1328 while (!Tokens.empty()) {
1329 Lexer.UnLex(Tokens.back());
1330 Tokens.pop_back();
1331 }
1332 return getParser().parseExpression(Expr);
1333}
1334
1335bool HexagonAsmParser::parseExpressionOrOperand(OperandVector &Operands) {
1336 if (implicitExpressionLocation(Operands)) {
1337 MCAsmParser &Parser = getParser();
1338 SMLoc Loc = Parser.getLexer().getLoc();
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001339 MCExpr const *Expr = nullptr;
1340 bool Error = parseExpression(Expr);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001341 Expr = HexagonMCExpr::create(Expr, getContext());
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001342 if (!Error)
1343 Operands.push_back(HexagonOperand::CreateImm(Expr, Loc, Loc));
1344 return Error;
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001345 }
1346 return parseOperand(Operands);
1347}
1348
1349/// Parse an instruction.
1350bool HexagonAsmParser::parseInstruction(OperandVector &Operands) {
1351 MCAsmParser &Parser = getParser();
1352 MCAsmLexer &Lexer = getLexer();
1353 while (true) {
1354 AsmToken const &Token = Parser.getTok();
1355 switch (Token.getKind()) {
1356 case AsmToken::EndOfStatement: {
1357 Lexer.Lex();
1358 return false;
1359 }
1360 case AsmToken::LCurly: {
1361 if (!Operands.empty())
1362 return true;
1363 Operands.push_back(
1364 HexagonOperand::CreateToken(Token.getString(), Token.getLoc()));
1365 Lexer.Lex();
1366 return false;
1367 }
1368 case AsmToken::RCurly: {
1369 if (Operands.empty()) {
1370 Operands.push_back(
1371 HexagonOperand::CreateToken(Token.getString(), Token.getLoc()));
1372 Lexer.Lex();
1373 }
1374 return false;
1375 }
1376 case AsmToken::Comma: {
1377 Lexer.Lex();
1378 continue;
1379 }
1380 case AsmToken::EqualEqual:
1381 case AsmToken::ExclaimEqual:
1382 case AsmToken::GreaterEqual:
1383 case AsmToken::GreaterGreater:
1384 case AsmToken::LessEqual:
1385 case AsmToken::LessLess: {
1386 Operands.push_back(HexagonOperand::CreateToken(
1387 Token.getString().substr(0, 1), Token.getLoc()));
1388 Operands.push_back(HexagonOperand::CreateToken(
1389 Token.getString().substr(1, 1), Token.getLoc()));
1390 Lexer.Lex();
1391 continue;
1392 }
1393 case AsmToken::Hash: {
1394 bool MustNotExtend = false;
1395 bool ImplicitExpression = implicitExpressionLocation(Operands);
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001396 SMLoc ExprLoc = Lexer.getLoc();
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001397 if (!ImplicitExpression)
1398 Operands.push_back(
1399 HexagonOperand::CreateToken(Token.getString(), Token.getLoc()));
1400 Lexer.Lex();
1401 bool MustExtend = false;
1402 bool HiOnly = false;
1403 bool LoOnly = false;
1404 if (Lexer.is(AsmToken::Hash)) {
1405 Lexer.Lex();
1406 MustExtend = true;
1407 } else if (ImplicitExpression)
1408 MustNotExtend = true;
1409 AsmToken const &Token = Parser.getTok();
1410 if (Token.is(AsmToken::Identifier)) {
1411 StringRef String = Token.getString();
1412 AsmToken IDToken = Token;
1413 if (String.lower() == "hi") {
1414 HiOnly = true;
1415 } else if (String.lower() == "lo") {
1416 LoOnly = true;
1417 }
1418 if (HiOnly || LoOnly) {
1419 AsmToken LParen = Lexer.peekTok();
1420 if (!LParen.is(AsmToken::LParen)) {
1421 HiOnly = false;
1422 LoOnly = false;
1423 } else {
1424 Lexer.Lex();
1425 }
1426 }
1427 }
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001428 MCExpr const *Expr = nullptr;
1429 if (parseExpression(Expr))
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001430 return true;
1431 int64_t Value;
1432 MCContext &Context = Parser.getContext();
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001433 assert(Expr != nullptr);
1434 if (Expr->evaluateAsAbsolute(Value)) {
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001435 if (HiOnly)
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001436 Expr = MCBinaryExpr::createLShr(
1437 Expr, MCConstantExpr::create(16, Context), Context);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001438 if (HiOnly || LoOnly)
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001439 Expr = MCBinaryExpr::createAnd(Expr,
1440 MCConstantExpr::create(0xffff, Context),
1441 Context);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001442 }
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001443 Expr = HexagonMCExpr::create(Expr, Context);
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001444 HexagonMCInstrInfo::setMustNotExtend(*Expr, MustNotExtend);
1445 std::unique_ptr<HexagonOperand> Operand =
1446 HexagonOperand::CreateImm(Expr, ExprLoc, ExprLoc);
1447 Operand->Imm.MustExtend = MustExtend;
1448 Operands.push_back(std::move(Operand));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001449 continue;
1450 }
1451 default:
1452 break;
1453 }
1454 if (parseExpressionOrOperand(Operands))
1455 return true;
1456 }
1457}
1458
1459bool HexagonAsmParser::ParseInstruction(ParseInstructionInfo &Info,
1460 StringRef Name,
1461 AsmToken ID,
1462 OperandVector &Operands) {
1463 getLexer().UnLex(ID);
1464 return parseInstruction(Operands);
1465}
1466
1467namespace {
1468MCInst makeCombineInst(int opCode, MCOperand &Rdd,
1469 MCOperand &MO1, MCOperand &MO2) {
1470 MCInst TmpInst;
1471 TmpInst.setOpcode(opCode);
1472 TmpInst.addOperand(Rdd);
1473 TmpInst.addOperand(MO1);
1474 TmpInst.addOperand(MO2);
1475
1476 return TmpInst;
1477}
1478}
1479
1480// Define this matcher function after the auto-generated include so we
1481// have the match class enum definitions.
1482unsigned HexagonAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
1483 unsigned Kind) {
1484 HexagonOperand *Op = static_cast<HexagonOperand *>(&AsmOp);
1485
1486 switch (Kind) {
1487 case MCK_0: {
1488 int64_t Value;
1489 return Op->isImm() && Op->Imm.Val->evaluateAsAbsolute(Value) && Value == 0
1490 ? Match_Success
1491 : Match_InvalidOperand;
1492 }
1493 case MCK_1: {
1494 int64_t Value;
1495 return Op->isImm() && Op->Imm.Val->evaluateAsAbsolute(Value) && Value == 1
1496 ? Match_Success
1497 : Match_InvalidOperand;
1498 }
1499 case MCK__MINUS_1: {
1500 int64_t Value;
1501 return Op->isImm() && Op->Imm.Val->evaluateAsAbsolute(Value) && Value == -1
1502 ? Match_Success
1503 : Match_InvalidOperand;
1504 }
1505 }
1506 if (Op->Kind == HexagonOperand::Token && Kind != InvalidMatchClass) {
1507 StringRef myStringRef = StringRef(Op->Tok.Data, Op->Tok.Length);
1508 if (matchTokenString(myStringRef.lower()) == (MatchClassKind)Kind)
1509 return Match_Success;
1510 if (matchTokenString(myStringRef.upper()) == (MatchClassKind)Kind)
1511 return Match_Success;
1512 }
1513
1514 DEBUG(dbgs() << "Unmatched Operand:");
1515 DEBUG(Op->dump());
1516 DEBUG(dbgs() << "\n");
1517
1518 return Match_InvalidOperand;
1519}
1520
1521void HexagonAsmParser::OutOfRange(SMLoc IDLoc, long long Val, long long Max) {
Alexey Samsonovbcfabaa2015-12-02 21:13:43 +00001522 std::string errStr;
1523 raw_string_ostream ES(errStr);
Alexey Samsonov44ff2042015-12-02 22:59:22 +00001524 ES << "value " << Val << "(" << format_hex(Val, 0) << ") out of range: ";
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001525 if (Max >= 0)
Alexey Samsonovbcfabaa2015-12-02 21:13:43 +00001526 ES << "0-" << Max;
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001527 else
Alexey Samsonovbcfabaa2015-12-02 21:13:43 +00001528 ES << Max << "-" << (-Max - 1);
1529 Error(IDLoc, ES.str().c_str());
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001530}
1531
1532int HexagonAsmParser::processInstruction(MCInst &Inst,
1533 OperandVector const &Operands,
1534 SMLoc IDLoc, bool &MustExtend) {
1535 MCContext &Context = getParser().getContext();
1536 const MCRegisterInfo *RI = getContext().getRegisterInfo();
1537 std::string r = "r";
1538 std::string v = "v";
1539 std::string Colon = ":";
1540
1541 bool is32bit = false; // used to distinguish between CONST32 and CONST64
1542 switch (Inst.getOpcode()) {
1543 default:
1544 break;
1545
1546 case Hexagon::M4_mpyrr_addr:
1547 case Hexagon::S4_addi_asl_ri:
1548 case Hexagon::S4_addi_lsr_ri:
1549 case Hexagon::S4_andi_asl_ri:
1550 case Hexagon::S4_andi_lsr_ri:
1551 case Hexagon::S4_ori_asl_ri:
1552 case Hexagon::S4_ori_lsr_ri:
1553 case Hexagon::S4_or_andix:
1554 case Hexagon::S4_subi_asl_ri:
1555 case Hexagon::S4_subi_lsr_ri: {
1556 MCOperand &Ry = Inst.getOperand(0);
1557 MCOperand &src = Inst.getOperand(2);
1558 if (RI->getEncodingValue(Ry.getReg()) != RI->getEncodingValue(src.getReg()))
1559 return Match_InvalidOperand;
1560 break;
1561 }
1562
1563 case Hexagon::C2_cmpgei: {
1564 MCOperand &MO = Inst.getOperand(2);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001565 MO.setExpr(HexagonMCExpr::create(MCBinaryExpr::createSub(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001566 MO.getExpr(), MCConstantExpr::create(1, Context), Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001567 Inst.setOpcode(Hexagon::C2_cmpgti);
1568 break;
1569 }
1570
1571 case Hexagon::C2_cmpgeui: {
1572 MCOperand &MO = Inst.getOperand(2);
1573 int64_t Value;
1574 bool Success = MO.getExpr()->evaluateAsAbsolute(Value);
Colin LeMahieu9d851f02015-11-09 21:06:28 +00001575 (void)Success;
1576 assert(Success && "Assured by matcher");
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001577 if (Value == 0) {
1578 MCInst TmpInst;
1579 MCOperand &Pd = Inst.getOperand(0);
1580 MCOperand &Rt = Inst.getOperand(1);
1581 TmpInst.setOpcode(Hexagon::C2_cmpeq);
1582 TmpInst.addOperand(Pd);
1583 TmpInst.addOperand(Rt);
1584 TmpInst.addOperand(Rt);
1585 Inst = TmpInst;
1586 } else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001587 MO.setExpr(HexagonMCExpr::create(MCBinaryExpr::createSub(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001588 MO.getExpr(), MCConstantExpr::create(1, Context), Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001589 Inst.setOpcode(Hexagon::C2_cmpgtui);
1590 }
1591 break;
1592 }
1593 case Hexagon::J2_loop1r:
1594 case Hexagon::J2_loop1i:
1595 case Hexagon::J2_loop0r:
1596 case Hexagon::J2_loop0i: {
1597 MCOperand &MO = Inst.getOperand(0);
1598 // Loop has different opcodes for extended vs not extended, but we should
1599 // not use the other opcode as it is a legacy artifact of TD files.
1600 int64_t Value;
1601 if (MO.getExpr()->evaluateAsAbsolute(Value)) {
Sanjay Patele4b9f502015-12-07 19:21:39 +00001602 // if the operand can fit within a 7:2 field
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001603 if (Value < (1 << 8) && Value >= -(1 << 8)) {
1604 SMLoc myLoc = Operands[2]->getStartLoc();
1605 // # is left in startLoc in the case of ##
1606 // If '##' found then force extension.
1607 if (*myLoc.getPointer() == '#') {
1608 MustExtend = true;
1609 break;
1610 }
1611 } else {
1612 // If immediate and out of 7:2 range.
1613 MustExtend = true;
1614 }
1615 }
1616 break;
1617 }
1618
1619 // Translate a "$Rdd = $Rss" to "$Rdd = combine($Rs, $Rt)"
1620 case Hexagon::A2_tfrp: {
1621 MCOperand &MO = Inst.getOperand(1);
1622 unsigned int RegPairNum = RI->getEncodingValue(MO.getReg());
Craig Topper3ef74f52016-01-31 20:00:24 +00001623 std::string R1 = r + llvm::utostr(RegPairNum + 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001624 StringRef Reg1(R1);
1625 MO.setReg(MatchRegisterName(Reg1));
1626 // Add a new operand for the second register in the pair.
Craig Topper3ef74f52016-01-31 20:00:24 +00001627 std::string R2 = r + llvm::utostr(RegPairNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001628 StringRef Reg2(R2);
1629 Inst.addOperand(MCOperand::createReg(MatchRegisterName(Reg2)));
1630 Inst.setOpcode(Hexagon::A2_combinew);
1631 break;
1632 }
1633
1634 case Hexagon::A2_tfrpt:
1635 case Hexagon::A2_tfrpf: {
1636 MCOperand &MO = Inst.getOperand(2);
1637 unsigned int RegPairNum = RI->getEncodingValue(MO.getReg());
Craig Topper3ef74f52016-01-31 20:00:24 +00001638 std::string R1 = r + llvm::utostr(RegPairNum + 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001639 StringRef Reg1(R1);
1640 MO.setReg(MatchRegisterName(Reg1));
1641 // Add a new operand for the second register in the pair.
Craig Topper3ef74f52016-01-31 20:00:24 +00001642 std::string R2 = r + llvm::utostr(RegPairNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001643 StringRef Reg2(R2);
1644 Inst.addOperand(MCOperand::createReg(MatchRegisterName(Reg2)));
1645 Inst.setOpcode((Inst.getOpcode() == Hexagon::A2_tfrpt)
1646 ? Hexagon::C2_ccombinewt
1647 : Hexagon::C2_ccombinewf);
1648 break;
1649 }
1650 case Hexagon::A2_tfrptnew:
1651 case Hexagon::A2_tfrpfnew: {
1652 MCOperand &MO = Inst.getOperand(2);
1653 unsigned int RegPairNum = RI->getEncodingValue(MO.getReg());
Craig Topper3ef74f52016-01-31 20:00:24 +00001654 std::string R1 = r + llvm::utostr(RegPairNum + 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001655 StringRef Reg1(R1);
1656 MO.setReg(MatchRegisterName(Reg1));
1657 // Add a new operand for the second register in the pair.
Craig Topper3ef74f52016-01-31 20:00:24 +00001658 std::string R2 = r + llvm::utostr(RegPairNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001659 StringRef Reg2(R2);
1660 Inst.addOperand(MCOperand::createReg(MatchRegisterName(Reg2)));
1661 Inst.setOpcode((Inst.getOpcode() == Hexagon::A2_tfrptnew)
1662 ? Hexagon::C2_ccombinewnewt
1663 : Hexagon::C2_ccombinewnewf);
1664 break;
1665 }
1666
1667 // Translate a "$Rx = CONST32(#imm)" to "$Rx = memw(gp+#LABEL) "
1668 case Hexagon::CONST32:
1669 case Hexagon::CONST32_Float_Real:
1670 case Hexagon::CONST32_Int_Real:
1671 case Hexagon::FCONST32_nsdata:
1672 is32bit = true;
1673 // Translate a "$Rx:y = CONST64(#imm)" to "$Rx:y = memd(gp+#LABEL) "
1674 case Hexagon::CONST64_Float_Real:
1675 case Hexagon::CONST64_Int_Real:
1676
1677 // FIXME: need better way to detect AsmStreamer (upstream removed getKind())
1678 if (!Parser.getStreamer().hasRawTextSupport()) {
1679 MCELFStreamer *MES = static_cast<MCELFStreamer *>(&Parser.getStreamer());
1680 MCOperand &MO_1 = Inst.getOperand(1);
1681 MCOperand &MO_0 = Inst.getOperand(0);
1682
1683 // push section onto section stack
1684 MES->PushSection();
1685
1686 std::string myCharStr;
1687 MCSectionELF *mySection;
1688
1689 // check if this as an immediate or a symbol
1690 int64_t Value;
1691 bool Absolute = MO_1.getExpr()->evaluateAsAbsolute(Value);
1692 if (Absolute) {
1693 // Create a new section - one for each constant
1694 // Some or all of the zeros are replaced with the given immediate.
1695 if (is32bit) {
1696 std::string myImmStr = utohexstr(static_cast<uint32_t>(Value));
1697 myCharStr = StringRef(".gnu.linkonce.l4.CONST_00000000")
1698 .drop_back(myImmStr.size())
1699 .str() +
1700 myImmStr;
1701 } else {
1702 std::string myImmStr = utohexstr(Value);
1703 myCharStr = StringRef(".gnu.linkonce.l8.CONST_0000000000000000")
1704 .drop_back(myImmStr.size())
1705 .str() +
1706 myImmStr;
1707 }
1708
1709 mySection = getContext().getELFSection(myCharStr, ELF::SHT_PROGBITS,
1710 ELF::SHF_ALLOC | ELF::SHF_WRITE);
1711 } else if (MO_1.isExpr()) {
1712 // .lita - for expressions
1713 myCharStr = ".lita";
1714 mySection = getContext().getELFSection(myCharStr, ELF::SHT_PROGBITS,
1715 ELF::SHF_ALLOC | ELF::SHF_WRITE);
1716 } else
1717 llvm_unreachable("unexpected type of machine operand!");
1718
1719 MES->SwitchSection(mySection);
1720 unsigned byteSize = is32bit ? 4 : 8;
1721 getStreamer().EmitCodeAlignment(byteSize, byteSize);
1722
1723 MCSymbol *Sym;
1724
1725 // for symbols, get rid of prepended ".gnu.linkonce.lx."
1726
1727 // emit symbol if needed
1728 if (Absolute) {
1729 Sym = getContext().getOrCreateSymbol(StringRef(myCharStr.c_str() + 16));
1730 if (Sym->isUndefined()) {
1731 getStreamer().EmitLabel(Sym);
1732 getStreamer().EmitSymbolAttribute(Sym, MCSA_Global);
1733 getStreamer().EmitIntValue(Value, byteSize);
1734 }
1735 } else if (MO_1.isExpr()) {
1736 const char *StringStart = 0;
1737 const char *StringEnd = 0;
1738 if (*Operands[4]->getStartLoc().getPointer() == '#') {
1739 StringStart = Operands[5]->getStartLoc().getPointer();
1740 StringEnd = Operands[6]->getStartLoc().getPointer();
1741 } else { // no pound
1742 StringStart = Operands[4]->getStartLoc().getPointer();
1743 StringEnd = Operands[5]->getStartLoc().getPointer();
1744 }
1745
1746 unsigned size = StringEnd - StringStart;
1747 std::string DotConst = ".CONST_";
1748 Sym = getContext().getOrCreateSymbol(DotConst +
1749 StringRef(StringStart, size));
1750
1751 if (Sym->isUndefined()) {
1752 // case where symbol is not yet defined: emit symbol
1753 getStreamer().EmitLabel(Sym);
1754 getStreamer().EmitSymbolAttribute(Sym, MCSA_Local);
1755 getStreamer().EmitValue(MO_1.getExpr(), 4);
1756 }
1757 } else
1758 llvm_unreachable("unexpected type of machine operand!");
1759
1760 MES->PopSection();
1761
1762 if (Sym) {
1763 MCInst TmpInst;
1764 if (is32bit) // 32 bit
1765 TmpInst.setOpcode(Hexagon::L2_loadrigp);
1766 else // 64 bit
1767 TmpInst.setOpcode(Hexagon::L2_loadrdgp);
1768
1769 TmpInst.addOperand(MO_0);
1770 TmpInst.addOperand(
1771 MCOperand::createExpr(MCSymbolRefExpr::create(Sym, getContext())));
1772 Inst = TmpInst;
1773 }
1774 }
1775 break;
1776
1777 // Translate a "$Rdd = #-imm" to "$Rdd = combine(#[-1,0], #-imm)"
1778 case Hexagon::A2_tfrpi: {
1779 MCOperand &Rdd = Inst.getOperand(0);
1780 MCOperand &MO = Inst.getOperand(1);
1781 int64_t Value;
1782 int sVal = (MO.getExpr()->evaluateAsAbsolute(Value) && Value < 0) ? -1 : 0;
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001783 MCOperand imm(MCOperand::createExpr(
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001784 HexagonMCExpr::create(MCConstantExpr::create(sVal, Context), Context)));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001785 Inst = makeCombineInst(Hexagon::A2_combineii, Rdd, imm, MO);
1786 break;
1787 }
1788
1789 // Translate a "$Rdd = [#]#imm" to "$Rdd = combine(#, [#]#imm)"
1790 case Hexagon::TFRI64_V4: {
1791 MCOperand &Rdd = Inst.getOperand(0);
1792 MCOperand &MO = Inst.getOperand(1);
1793 int64_t Value;
1794 if (MO.getExpr()->evaluateAsAbsolute(Value)) {
1795 unsigned long long u64 = Value;
1796 signed int s8 = (u64 >> 32) & 0xFFFFFFFF;
1797 if (s8 < -128 || s8 > 127)
1798 OutOfRange(IDLoc, s8, -128);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001799 MCOperand imm(MCOperand::createExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001800 MCConstantExpr::create(s8, Context), Context))); // upper 32
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001801 MCOperand imm2(MCOperand::createExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001802 MCConstantExpr::create(u64 & 0xFFFFFFFF, Context),
1803 Context))); // lower 32
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001804 Inst = makeCombineInst(Hexagon::A4_combineii, Rdd, imm, imm2);
1805 } else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001806 MCOperand imm(MCOperand::createExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001807 MCConstantExpr::create(0, Context), Context))); // upper 32
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001808 Inst = makeCombineInst(Hexagon::A4_combineii, Rdd, imm, MO);
1809 }
1810 break;
1811 }
1812
1813 // Handle $Rdd = combine(##imm, #imm)"
1814 case Hexagon::TFRI64_V2_ext: {
1815 MCOperand &Rdd = Inst.getOperand(0);
1816 MCOperand &MO1 = Inst.getOperand(1);
1817 MCOperand &MO2 = Inst.getOperand(2);
1818 int64_t Value;
1819 if (MO2.getExpr()->evaluateAsAbsolute(Value)) {
1820 int s8 = Value;
1821 if (s8 < -128 || s8 > 127)
1822 OutOfRange(IDLoc, s8, -128);
1823 }
1824 Inst = makeCombineInst(Hexagon::A2_combineii, Rdd, MO1, MO2);
1825 break;
1826 }
1827
1828 // Handle $Rdd = combine(#imm, ##imm)"
1829 case Hexagon::A4_combineii: {
1830 MCOperand &Rdd = Inst.getOperand(0);
1831 MCOperand &MO1 = Inst.getOperand(1);
1832 int64_t Value;
1833 if (MO1.getExpr()->evaluateAsAbsolute(Value)) {
1834 int s8 = Value;
1835 if (s8 < -128 || s8 > 127)
1836 OutOfRange(IDLoc, s8, -128);
1837 }
1838 MCOperand &MO2 = Inst.getOperand(2);
1839 Inst = makeCombineInst(Hexagon::A4_combineii, Rdd, MO1, MO2);
1840 break;
1841 }
1842
1843 case Hexagon::S2_tableidxb_goodsyntax: {
1844 Inst.setOpcode(Hexagon::S2_tableidxb);
1845 break;
1846 }
1847
1848 case Hexagon::S2_tableidxh_goodsyntax: {
1849 MCInst TmpInst;
1850 MCOperand &Rx = Inst.getOperand(0);
1851 MCOperand &_dst_ = Inst.getOperand(1);
1852 MCOperand &Rs = Inst.getOperand(2);
1853 MCOperand &Imm4 = Inst.getOperand(3);
1854 MCOperand &Imm6 = Inst.getOperand(4);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001855 Imm6.setExpr(HexagonMCExpr::create(MCBinaryExpr::createSub(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001856 Imm6.getExpr(), MCConstantExpr::create(1, Context), Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001857 TmpInst.setOpcode(Hexagon::S2_tableidxh);
1858 TmpInst.addOperand(Rx);
1859 TmpInst.addOperand(_dst_);
1860 TmpInst.addOperand(Rs);
1861 TmpInst.addOperand(Imm4);
1862 TmpInst.addOperand(Imm6);
1863 Inst = TmpInst;
1864 break;
1865 }
1866
1867 case Hexagon::S2_tableidxw_goodsyntax: {
1868 MCInst TmpInst;
1869 MCOperand &Rx = Inst.getOperand(0);
1870 MCOperand &_dst_ = Inst.getOperand(1);
1871 MCOperand &Rs = Inst.getOperand(2);
1872 MCOperand &Imm4 = Inst.getOperand(3);
1873 MCOperand &Imm6 = Inst.getOperand(4);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001874 Imm6.setExpr(HexagonMCExpr::create(MCBinaryExpr::createSub(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001875 Imm6.getExpr(), MCConstantExpr::create(2, Context), Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001876 TmpInst.setOpcode(Hexagon::S2_tableidxw);
1877 TmpInst.addOperand(Rx);
1878 TmpInst.addOperand(_dst_);
1879 TmpInst.addOperand(Rs);
1880 TmpInst.addOperand(Imm4);
1881 TmpInst.addOperand(Imm6);
1882 Inst = TmpInst;
1883 break;
1884 }
1885
1886 case Hexagon::S2_tableidxd_goodsyntax: {
1887 MCInst TmpInst;
1888 MCOperand &Rx = Inst.getOperand(0);
1889 MCOperand &_dst_ = Inst.getOperand(1);
1890 MCOperand &Rs = Inst.getOperand(2);
1891 MCOperand &Imm4 = Inst.getOperand(3);
1892 MCOperand &Imm6 = Inst.getOperand(4);
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001893 Imm6.setExpr(HexagonMCExpr::create(MCBinaryExpr::createSub(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001894 Imm6.getExpr(), MCConstantExpr::create(3, Context), Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001895 TmpInst.setOpcode(Hexagon::S2_tableidxd);
1896 TmpInst.addOperand(Rx);
1897 TmpInst.addOperand(_dst_);
1898 TmpInst.addOperand(Rs);
1899 TmpInst.addOperand(Imm4);
1900 TmpInst.addOperand(Imm6);
1901 Inst = TmpInst;
1902 break;
1903 }
1904
1905 case Hexagon::M2_mpyui: {
1906 Inst.setOpcode(Hexagon::M2_mpyi);
1907 break;
1908 }
1909 case Hexagon::M2_mpysmi: {
1910 MCInst TmpInst;
1911 MCOperand &Rd = Inst.getOperand(0);
1912 MCOperand &Rs = Inst.getOperand(1);
1913 MCOperand &Imm = Inst.getOperand(2);
1914 int64_t Value;
1915 bool Absolute = Imm.getExpr()->evaluateAsAbsolute(Value);
1916 assert(Absolute);
1917 (void)Absolute;
1918 if (!MustExtend) {
1919 if (Value < 0 && Value > -256) {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001920 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001921 MCConstantExpr::create(Value * -1, Context), Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001922 TmpInst.setOpcode(Hexagon::M2_mpysin);
1923 } else if (Value < 256 && Value >= 0)
1924 TmpInst.setOpcode(Hexagon::M2_mpysip);
1925 else
1926 return Match_InvalidOperand;
1927 } else {
1928 if (Value >= 0)
1929 TmpInst.setOpcode(Hexagon::M2_mpysip);
1930 else
1931 return Match_InvalidOperand;
1932 }
1933 TmpInst.addOperand(Rd);
1934 TmpInst.addOperand(Rs);
1935 TmpInst.addOperand(Imm);
1936 Inst = TmpInst;
1937 break;
1938 }
1939
1940 case Hexagon::S2_asr_i_r_rnd_goodsyntax: {
1941 MCOperand &Imm = Inst.getOperand(2);
1942 MCInst TmpInst;
1943 int64_t Value;
1944 bool Absolute = Imm.getExpr()->evaluateAsAbsolute(Value);
1945 assert(Absolute);
1946 (void)Absolute;
1947 if (Value == 0) { // convert to $Rd = $Rs
1948 TmpInst.setOpcode(Hexagon::A2_tfr);
1949 MCOperand &Rd = Inst.getOperand(0);
1950 MCOperand &Rs = Inst.getOperand(1);
1951 TmpInst.addOperand(Rd);
1952 TmpInst.addOperand(Rs);
1953 } else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001954 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001955 MCBinaryExpr::createSub(Imm.getExpr(),
1956 MCConstantExpr::create(1, Context), Context),
1957 Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001958 TmpInst.setOpcode(Hexagon::S2_asr_i_r_rnd);
1959 MCOperand &Rd = Inst.getOperand(0);
1960 MCOperand &Rs = Inst.getOperand(1);
1961 TmpInst.addOperand(Rd);
1962 TmpInst.addOperand(Rs);
1963 TmpInst.addOperand(Imm);
1964 }
1965 Inst = TmpInst;
1966 break;
1967 }
1968
1969 case Hexagon::S2_asr_i_p_rnd_goodsyntax: {
1970 MCOperand &Rdd = Inst.getOperand(0);
1971 MCOperand &Rss = Inst.getOperand(1);
1972 MCOperand &Imm = Inst.getOperand(2);
1973 int64_t Value;
1974 bool Absolute = Imm.getExpr()->evaluateAsAbsolute(Value);
1975 assert(Absolute);
1976 (void)Absolute;
1977 if (Value == 0) { // convert to $Rdd = combine ($Rs[0], $Rs[1])
1978 MCInst TmpInst;
1979 unsigned int RegPairNum = RI->getEncodingValue(Rss.getReg());
Craig Topper3ef74f52016-01-31 20:00:24 +00001980 std::string R1 = r + llvm::utostr(RegPairNum + 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001981 StringRef Reg1(R1);
1982 Rss.setReg(MatchRegisterName(Reg1));
1983 // Add a new operand for the second register in the pair.
Craig Topper3ef74f52016-01-31 20:00:24 +00001984 std::string R2 = r + llvm::utostr(RegPairNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001985 StringRef Reg2(R2);
1986 TmpInst.setOpcode(Hexagon::A2_combinew);
1987 TmpInst.addOperand(Rdd);
1988 TmpInst.addOperand(Rss);
1989 TmpInst.addOperand(MCOperand::createReg(MatchRegisterName(Reg2)));
1990 Inst = TmpInst;
1991 } else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00001992 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00001993 MCBinaryExpr::createSub(Imm.getExpr(),
1994 MCConstantExpr::create(1, Context), Context),
1995 Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00001996 Inst.setOpcode(Hexagon::S2_asr_i_p_rnd);
1997 }
1998 break;
1999 }
2000
2001 case Hexagon::A4_boundscheck: {
2002 MCOperand &Rs = Inst.getOperand(1);
2003 unsigned int RegNum = RI->getEncodingValue(Rs.getReg());
2004 if (RegNum & 1) { // Odd mapped to raw:hi, regpair is rodd:odd-1, like r3:2
2005 Inst.setOpcode(Hexagon::A4_boundscheck_hi);
2006 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002007 r + llvm::utostr(RegNum) + Colon + llvm::utostr(RegNum - 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002008 StringRef RegPair = Name;
2009 Rs.setReg(MatchRegisterName(RegPair));
2010 } else { // raw:lo
2011 Inst.setOpcode(Hexagon::A4_boundscheck_lo);
2012 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002013 r + llvm::utostr(RegNum + 1) + Colon + llvm::utostr(RegNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002014 StringRef RegPair = Name;
2015 Rs.setReg(MatchRegisterName(RegPair));
2016 }
2017 break;
2018 }
2019
2020 case Hexagon::A2_addsp: {
2021 MCOperand &Rs = Inst.getOperand(1);
2022 unsigned int RegNum = RI->getEncodingValue(Rs.getReg());
2023 if (RegNum & 1) { // Odd mapped to raw:hi
2024 Inst.setOpcode(Hexagon::A2_addsph);
2025 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002026 r + llvm::utostr(RegNum) + Colon + llvm::utostr(RegNum - 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002027 StringRef RegPair = Name;
2028 Rs.setReg(MatchRegisterName(RegPair));
2029 } else { // Even mapped raw:lo
2030 Inst.setOpcode(Hexagon::A2_addspl);
2031 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002032 r + llvm::utostr(RegNum + 1) + Colon + llvm::utostr(RegNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002033 StringRef RegPair = Name;
2034 Rs.setReg(MatchRegisterName(RegPair));
2035 }
2036 break;
2037 }
2038
2039 case Hexagon::M2_vrcmpys_s1: {
2040 MCOperand &Rt = Inst.getOperand(2);
2041 unsigned int RegNum = RI->getEncodingValue(Rt.getReg());
2042 if (RegNum & 1) { // Odd mapped to sat:raw:hi
2043 Inst.setOpcode(Hexagon::M2_vrcmpys_s1_h);
2044 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002045 r + llvm::utostr(RegNum) + Colon + llvm::utostr(RegNum - 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002046 StringRef RegPair = Name;
2047 Rt.setReg(MatchRegisterName(RegPair));
2048 } else { // Even mapped sat:raw:lo
2049 Inst.setOpcode(Hexagon::M2_vrcmpys_s1_l);
2050 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002051 r + llvm::utostr(RegNum + 1) + Colon + llvm::utostr(RegNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002052 StringRef RegPair = Name;
2053 Rt.setReg(MatchRegisterName(RegPair));
2054 }
2055 break;
2056 }
2057
2058 case Hexagon::M2_vrcmpys_acc_s1: {
2059 MCInst TmpInst;
2060 MCOperand &Rxx = Inst.getOperand(0);
2061 MCOperand &Rss = Inst.getOperand(2);
2062 MCOperand &Rt = Inst.getOperand(3);
2063 unsigned int RegNum = RI->getEncodingValue(Rt.getReg());
2064 if (RegNum & 1) { // Odd mapped to sat:raw:hi
2065 TmpInst.setOpcode(Hexagon::M2_vrcmpys_acc_s1_h);
2066 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002067 r + llvm::utostr(RegNum) + Colon + llvm::utostr(RegNum - 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002068 StringRef RegPair = Name;
2069 Rt.setReg(MatchRegisterName(RegPair));
2070 } else { // Even mapped sat:raw:lo
2071 TmpInst.setOpcode(Hexagon::M2_vrcmpys_acc_s1_l);
2072 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002073 r + llvm::utostr(RegNum + 1) + Colon + llvm::utostr(RegNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002074 StringRef RegPair = Name;
2075 Rt.setReg(MatchRegisterName(RegPair));
2076 }
2077 // Registers are in different positions
2078 TmpInst.addOperand(Rxx);
2079 TmpInst.addOperand(Rxx);
2080 TmpInst.addOperand(Rss);
2081 TmpInst.addOperand(Rt);
2082 Inst = TmpInst;
2083 break;
2084 }
2085
2086 case Hexagon::M2_vrcmpys_s1rp: {
2087 MCOperand &Rt = Inst.getOperand(2);
2088 unsigned int RegNum = RI->getEncodingValue(Rt.getReg());
2089 if (RegNum & 1) { // Odd mapped to rnd:sat:raw:hi
2090 Inst.setOpcode(Hexagon::M2_vrcmpys_s1rp_h);
2091 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002092 r + llvm::utostr(RegNum) + Colon + llvm::utostr(RegNum - 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002093 StringRef RegPair = Name;
2094 Rt.setReg(MatchRegisterName(RegPair));
2095 } else { // Even mapped rnd:sat:raw:lo
2096 Inst.setOpcode(Hexagon::M2_vrcmpys_s1rp_l);
2097 std::string Name =
Craig Topper3ef74f52016-01-31 20:00:24 +00002098 r + llvm::utostr(RegNum + 1) + Colon + llvm::utostr(RegNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002099 StringRef RegPair = Name;
2100 Rt.setReg(MatchRegisterName(RegPair));
2101 }
2102 break;
2103 }
2104
2105 case Hexagon::S5_asrhub_rnd_sat_goodsyntax: {
2106 MCOperand &Imm = Inst.getOperand(2);
2107 int64_t Value;
2108 bool Absolute = Imm.getExpr()->evaluateAsAbsolute(Value);
2109 assert(Absolute);
2110 (void)Absolute;
2111 if (Value == 0)
2112 Inst.setOpcode(Hexagon::S2_vsathub);
2113 else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00002114 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00002115 MCBinaryExpr::createSub(Imm.getExpr(),
2116 MCConstantExpr::create(1, Context), Context),
2117 Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002118 Inst.setOpcode(Hexagon::S5_asrhub_rnd_sat);
2119 }
2120 break;
2121 }
2122
2123 case Hexagon::S5_vasrhrnd_goodsyntax: {
2124 MCOperand &Rdd = Inst.getOperand(0);
2125 MCOperand &Rss = Inst.getOperand(1);
2126 MCOperand &Imm = Inst.getOperand(2);
2127 int64_t Value;
2128 bool Absolute = Imm.getExpr()->evaluateAsAbsolute(Value);
2129 assert(Absolute);
2130 (void)Absolute;
2131 if (Value == 0) {
2132 MCInst TmpInst;
2133 unsigned int RegPairNum = RI->getEncodingValue(Rss.getReg());
Craig Topper3ef74f52016-01-31 20:00:24 +00002134 std::string R1 = r + llvm::utostr(RegPairNum + 1);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002135 StringRef Reg1(R1);
2136 Rss.setReg(MatchRegisterName(Reg1));
2137 // Add a new operand for the second register in the pair.
Craig Topper3ef74f52016-01-31 20:00:24 +00002138 std::string R2 = r + llvm::utostr(RegPairNum);
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002139 StringRef Reg2(R2);
2140 TmpInst.setOpcode(Hexagon::A2_combinew);
2141 TmpInst.addOperand(Rdd);
2142 TmpInst.addOperand(Rss);
2143 TmpInst.addOperand(MCOperand::createReg(MatchRegisterName(Reg2)));
2144 Inst = TmpInst;
2145 } else {
Colin LeMahieuc7b21242016-02-15 18:47:55 +00002146 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +00002147 MCBinaryExpr::createSub(Imm.getExpr(),
2148 MCConstantExpr::create(1, Context), Context),
2149 Context));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002150 Inst.setOpcode(Hexagon::S5_vasrhrnd);
2151 }
2152 break;
2153 }
2154
2155 case Hexagon::A2_not: {
2156 MCInst TmpInst;
2157 MCOperand &Rd = Inst.getOperand(0);
2158 MCOperand &Rs = Inst.getOperand(1);
2159 TmpInst.setOpcode(Hexagon::A2_subri);
2160 TmpInst.addOperand(Rd);
Colin LeMahieu98c8e072016-02-15 18:42:07 +00002161 TmpInst.addOperand(MCOperand::createExpr(
Colin LeMahieuc7b21242016-02-15 18:47:55 +00002162 HexagonMCExpr::create(MCConstantExpr::create(-1, Context), Context)));
Colin LeMahieu7cd08922015-11-09 04:07:48 +00002163 TmpInst.addOperand(Rs);
2164 Inst = TmpInst;
2165 break;
2166 }
2167 } // switch
2168
2169 return Match_Success;
2170}