blob: fc25d7281ac088f2fcdbea32747a42310e703f0a [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000018#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Bill Wendlinge38859d2012-06-28 00:05:13 +000037#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
41#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Support/CommandLine.h"
51#include "llvm/Support/Debug.h"
52#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/MathExtras.h"
54#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000055#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000056#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000057#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000058#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000061#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000065/// LimitFloatPrecision - Generate low-precision inline sequences for
66/// some float libcalls (6, 8 or 12 bits).
67static unsigned LimitFloatPrecision;
68
69static cl::opt<unsigned, true>
70LimitFPPrecision("limit-float-precision",
71 cl::desc("Generate low-precision inline sequences "
72 "for some float libcalls"),
73 cl::location(LimitFloatPrecision),
74 cl::init(0));
75
Andrew Trick116efac2010-11-12 17:50:46 +000076// Limit the width of DAG chains. This is important in general to prevent
77// prevent DAG-based analysis from blowing up. For example, alias analysis and
78// load clustering may not complete in reasonable time. It is difficult to
79// recognize and avoid this situation within each individual analysis, and
80// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000081// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000082//
83// MaxParallelChains default is arbitrarily high to avoid affecting
84// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000085// sequence over this should have been converted to llvm.memcpy by the
86// frontend. It easy to induce this behavior with .ll code such as:
87// %buffer = alloca [4096 x i8]
88// %data = load [4096 x i8]* %argPtr
89// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000090static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000091
Andrew Trickef9de2a2013-05-25 02:42:55 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000093 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000094 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000095
Dan Gohman575fad32008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000102 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000104 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000105 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000106 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
108 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000109
Dan Gohman575fad32008-09-03 16:12:24 +0000110 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000112 SDValue Val = Parts[0];
113
114 if (NumParts > 1) {
115 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000116 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000117 unsigned PartBits = PartVT.getSizeInBits();
118 unsigned ValueBits = ValueVT.getSizeInBits();
119
120 // Assemble the power of 2 part.
121 unsigned RoundParts = NumParts & (NumParts - 1) ?
122 1 << Log2_32(NumParts) : NumParts;
123 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000124 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000126 SDValue Lo, Hi;
127
Owen Anderson117c9e82009-08-12 00:36:31 +0000128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000129
Dan Gohman575fad32008-09-03 16:12:24 +0000130 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000132 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000138 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000139
Dan Gohman575fad32008-09-03 16:12:24 +0000140 if (TLI.isBigEndian())
141 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000142
Chris Lattner05bcb482010-08-24 23:20:40 +0000143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000144
145 if (RoundParts < NumParts) {
146 // Assemble the trailing non-power-of-2 part.
147 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000150 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000151
152 // Combine the round and odd parts.
153 Lo = Val;
154 if (TLI.isBigEndian())
155 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000159 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000160 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000163 }
Eli Friedman9030c352009-05-20 06:02:09 +0000164 } else if (PartVT.isFloatingPoint()) {
165 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000167 "Unexpected split");
168 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000171 if (TLI.isBigEndian())
172 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else {
175 // FP split into integer parts (soft fp)
176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
177 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000180 }
181 }
182
183 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000184 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000185
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000187 return Val;
188
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 if (PartEVT.isInteger() && ValueVT.isInteger()) {
190 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000191 // For a truncate, see if we have any information to
192 // indicate whether the truncated bits will always be
193 // zero or sign-extension.
194 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000196 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000198 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
201
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 // FP_ROUND's are always exact here.
204 if (ValueVT.bitsLT(Val.getValueType()))
205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000206 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000207
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000213
Torok Edwinfbcc6632009-07-14 16:55:14 +0000214 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000215}
216
Bill Wendling81406f62012-09-26 04:04:19 +0000217/// getCopyFromPartsVector - Create a value that contains the specified legal
218/// parts combined into the value they represent. If the parts combine to a
219/// type larger then ValueVT then AssertOp can be used to specify whether the
220/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
221/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000222static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000223 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000224 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000225 assert(ValueVT.isVector() && "Not a vector value");
226 assert(NumParts > 0 && "No parts to assemble!");
227 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
228 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000229
Chris Lattner05bcb482010-08-24 23:20:40 +0000230 // Handle a multi-element vector.
231 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000232 EVT IntermediateVT;
233 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000234 unsigned NumIntermediates;
235 unsigned NumRegs =
236 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
237 NumIntermediates, RegisterVT);
238 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
239 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000241 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000243
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 // Assemble the parts into intermediate operands.
245 SmallVector<SDValue, 8> Ops(NumIntermediates);
246 if (NumIntermediates == NumParts) {
247 // If the register was not expanded, truncate or copy the value,
248 // as appropriate.
249 for (unsigned i = 0; i != NumParts; ++i)
250 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000251 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000252 } else if (NumParts > 0) {
253 // If the intermediate type was expanded, build the intermediate
254 // operands from the parts.
255 assert(NumParts % NumIntermediates == 0 &&
256 "Must expand into a divisible number of parts!");
257 unsigned Factor = NumParts / NumIntermediates;
258 for (unsigned i = 0; i != NumIntermediates; ++i)
259 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000260 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
264 // intermediate operands.
265 Val = DAG.getNode(IntermediateVT.isVector() ?
266 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
267 ValueVT, &Ops[0], NumIntermediates);
268 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000271 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000272
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000273 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000274 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000275
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000276 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000277 // If the element type of the source/dest vectors are the same, but the
278 // parts vector has more elements than the value vector, then we have a
279 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
280 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000281 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
282 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000283 "Cannot narrow, it would be a lossy transformation");
284 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000285 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000286 }
287
Chris Lattner75ff0532010-08-25 22:49:25 +0000288 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000293 "Cannot handle this kind of promotion");
294 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000296 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
297 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000298
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000300
Eric Christopher690030c2011-06-01 19:55:10 +0000301 // Trivial bitcast if the types are the same size and the destination
302 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000304 TLI.isTypeLegal(ValueVT))
305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306
Nadav Rotem083837e2011-06-12 14:49:38 +0000307 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000308 if (ValueVT.getVectorNumElements() != 1) {
309 LLVMContext &Ctx = *DAG.getContext();
310 Twine ErrMsg("non-trivial scalar-to-vector conversion");
311 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
312 if (const CallInst *CI = dyn_cast<CallInst>(I))
313 if (isa<InlineAsm>(CI->getCalledValue()))
314 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
315 Ctx.emitError(I, ErrMsg);
316 } else {
317 Ctx.emitError(ErrMsg);
318 }
Chad Rosier8e4824f2013-05-01 19:49:26 +0000319 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000320 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000321
322 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 ValueVT.getVectorElementType() != PartEVT) {
324 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000325 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
326 DL, ValueVT.getScalarType(), Val);
327 }
328
Chris Lattner05bcb482010-08-24 23:20:40 +0000329 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
330}
331
Andrew Trickef9de2a2013-05-25 02:42:55 +0000332static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000333 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000335
Dan Gohman575fad32008-09-03 16:12:24 +0000336/// getCopyToParts - Create a series of nodes that contain the specified value
337/// split into legal parts. If the parts contain more bits than Val, then, for
338/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000342 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000343 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000344
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 // Handle the vector case separately.
346 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000347 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000348
Chris Lattner96a77eb2010-08-24 23:10:06 +0000349 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000350 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000351 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000352 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
353
Chris Lattner96a77eb2010-08-24 23:10:06 +0000354 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000355 return;
356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000358 EVT PartEVT = PartVT;
359 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000361 Parts[0] = Val;
362 return;
363 }
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
366 // If the parts cover more bits than the value has, promote the value.
367 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
368 assert(NumParts == 1 && "Do not know what to promote to!");
369 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
370 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000371 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
372 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000373 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000374 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
375 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000376 if (PartVT == MVT::x86mmx)
377 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000378 }
379 } else if (PartBits == ValueVT.getSizeInBits()) {
380 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000381 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000382 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000383 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
384 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
386 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000387 "Unknown mismatch!");
388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
389 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000390 if (PartVT == MVT::x86mmx)
391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000392 }
393
394 // The value may have changed - recompute ValueVT.
395 ValueVT = Val.getValueType();
396 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
397 "Failed to tile the value with PartVT!");
398
399 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 if (PartEVT != ValueVT) {
Bill Wendling5def8912012-09-26 06:16:18 +0000401 LLVMContext &Ctx = *DAG.getContext();
402 Twine ErrMsg("scalar-to-vector conversion failed");
403 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
404 if (const CallInst *CI = dyn_cast<CallInst>(I))
405 if (isa<InlineAsm>(CI->getCalledValue()))
406 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
407 Ctx.emitError(I, ErrMsg);
408 } else {
409 Ctx.emitError(ErrMsg);
410 }
411 }
412
Chris Lattner96a77eb2010-08-24 23:10:06 +0000413 Parts[0] = Val;
414 return;
415 }
416
417 // Expand the value into multiple parts.
418 if (NumParts & (NumParts - 1)) {
419 // The number of parts is not a power of 2. Split off and copy the tail.
420 assert(PartVT.isInteger() && ValueVT.isInteger() &&
421 "Do not know what to expand to!");
422 unsigned RoundParts = 1 << Log2_32(NumParts);
423 unsigned RoundBits = RoundParts * PartBits;
424 unsigned OddParts = NumParts - RoundParts;
425 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
426 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000427 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000428
429 if (TLI.isBigEndian())
430 // The odd parts were reversed by getCopyToParts - unreverse them.
431 std::reverse(Parts + RoundParts, Parts + NumParts);
432
433 NumParts = RoundParts;
434 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
435 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
436 }
437
438 // The number of parts is a power of 2. Repeatedly bisect the value using
439 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000441 EVT::getIntegerVT(*DAG.getContext(),
442 ValueVT.getSizeInBits()),
443 Val);
444
445 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
446 for (unsigned i = 0; i < NumParts; i += StepSize) {
447 unsigned ThisBits = StepSize * PartBits / 2;
448 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
449 SDValue &Part0 = Parts[i];
450 SDValue &Part1 = Parts[i+StepSize/2];
451
452 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(1));
454 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(0));
456
457 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000458 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
459 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 }
461 }
462 }
463
464 if (TLI.isBigEndian())
465 std::reverse(Parts, Parts + OrigNumParts);
466}
467
468
469/// getCopyToPartsVector - Create a series of nodes that contain the specified
470/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000471static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000473 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 EVT ValueVT = Val.getValueType();
475 assert(ValueVT.isVector() && "Not a vector");
476 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000477
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 EVT PartEVT = PartVT;
480 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000481 // Nothing to do.
482 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
483 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000484 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000485 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000486 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
487 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 EVT ElementVT = PartVT.getVectorElementType();
489 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
490 // undef elements.
491 SmallVector<SDValue, 16> Ops;
492 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
493 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000494 ElementVT, Val, DAG.getConstant(i,
495 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000496
Chris Lattner75ff0532010-08-25 22:49:25 +0000497 for (unsigned i = ValueVT.getVectorNumElements(),
498 e = PartVT.getVectorNumElements(); i != e; ++i)
499 Ops.push_back(DAG.getUNDEF(ElementVT));
500
501 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
502
503 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000504
Chris Lattner75ff0532010-08-25 22:49:25 +0000505 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
506 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000507 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000509 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000511
512 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000514 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
515 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000516 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000518 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 "Only trivial vector-to-scalar conversions should get here!");
520 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000521 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000522
523 bool Smaller = ValueVT.bitsLE(PartVT);
524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000527
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 Parts[0] = Val;
529 return;
530 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000531
Dan Gohman575fad32008-09-03 16:12:24 +0000532 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000533 EVT IntermediateVT;
534 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000535 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000536 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000537 IntermediateVT,
538 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000539 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000540
Dan Gohman575fad32008-09-03 16:12:24 +0000541 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
542 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000543 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000544
Dan Gohman575fad32008-09-03 16:12:24 +0000545 // Split the vector into intermediate operands.
546 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000547 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000548 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000549 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000550 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000551 DAG.getConstant(i * (NumElements / NumIntermediates),
552 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000553 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000554 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 IntermediateVT, Val,
556 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000558
Dan Gohman575fad32008-09-03 16:12:24 +0000559 // Split the intermediate operands into legal parts.
560 if (NumParts == NumIntermediates) {
561 // If the register was not expanded, promote or copy the value,
562 // as appropriate.
563 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000564 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000565 } else if (NumParts > 0) {
566 // If the intermediate type was expanded, split each the value into
567 // legal parts.
568 assert(NumParts % NumIntermediates == 0 &&
569 "Must expand into a divisible number of parts!");
570 unsigned Factor = NumParts / NumIntermediates;
571 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000572 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000573 }
574}
575
Dan Gohman4db93c92010-05-29 17:53:24 +0000576namespace {
577 /// RegsForValue - This struct represents the registers (physical or virtual)
578 /// that a particular set of values is assigned, and the type information
579 /// about the value. The most common situation is to represent one value at a
580 /// time, but struct or array values are handled element-wise as multiple
581 /// values. The splitting of aggregates is performed recursively, so that we
582 /// never have aggregate-typed registers. The values at this point do not
583 /// necessarily have legal types, so each value may require one or more
584 /// registers of some legal type.
585 ///
586 struct RegsForValue {
587 /// ValueVTs - The value types of the values, which may not be legal, and
588 /// may need be promoted or synthesized from one or more registers.
589 ///
590 SmallVector<EVT, 4> ValueVTs;
591
592 /// RegVTs - The value types of the registers. This is the same size as
593 /// ValueVTs and it records, for each value, what the type of the assigned
594 /// register or registers are. (Individual values are never synthesized
595 /// from more than one type of register.)
596 ///
597 /// With virtual registers, the contents of RegVTs is redundant with TLI's
598 /// getRegisterType member function, however when with physical registers
599 /// it is necessary to have a separate record of the types.
600 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000601 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000602
603 /// Regs - This list holds the registers assigned to the values.
604 /// Each legal or promoted value requires one register, and each
605 /// expanded value requires multiple registers.
606 ///
607 SmallVector<unsigned, 4> Regs;
608
609 RegsForValue() {}
610
611 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000612 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
614
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000616 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 ComputeValueVTs(tli, Ty, ValueVTs);
618
619 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 EVT ValueVT = ValueVTs[Value];
621 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000622 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000623 for (unsigned i = 0; i != NumRegs; ++i)
624 Regs.push_back(Reg + i);
625 RegVTs.push_back(RegisterVT);
626 Reg += NumRegs;
627 }
628 }
629
630 /// areValueTypesLegal - Return true if types of all the values are legal.
631 bool areValueTypesLegal(const TargetLowering &TLI) {
632 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000633 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 if (!TLI.isTypeLegal(RegisterVT))
635 return false;
636 }
637 return true;
638 }
639
640 /// append - Add the specified values to this one.
641 void append(const RegsForValue &RHS) {
642 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
643 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
644 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
645 }
646
647 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
648 /// this value and returns the result as a ValueVTs value. This uses
649 /// Chain/Flag as the input and updates them for the output Chain/Flag.
650 /// If the Flag pointer is NULL, no flag is used.
651 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000653 SDValue &Chain, SDValue *Flag,
654 const Value *V = 0) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000655
656 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
657 /// specified value into the registers specified by this object. This uses
658 /// Chain/Flag as the input and updates them for the output Chain/Flag.
659 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000660 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000661 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000662
663 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
664 /// operand list. This adds the code marker, matching input operand index
665 /// (if applicable), and includes the number of values added into it.
666 void AddInlineAsmOperands(unsigned Kind,
667 bool HasMatching, unsigned MatchingIdx,
668 SelectionDAG &DAG,
669 std::vector<SDValue> &Ops) const;
670 };
671}
672
673/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
674/// this value and returns the result as a ValueVT value. This uses
675/// Chain/Flag as the input and updates them for the output Chain/Flag.
676/// If the Flag pointer is NULL, no flag is used.
677SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
678 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000679 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000680 SDValue &Chain, SDValue *Flag,
681 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000682 // A Value with type {} or [0 x %t] needs no registers.
683 if (ValueVTs.empty())
684 return SDValue();
685
Dan Gohman4db93c92010-05-29 17:53:24 +0000686 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
687
688 // Assemble the legal parts into the final values.
689 SmallVector<SDValue, 4> Values(ValueVTs.size());
690 SmallVector<SDValue, 8> Parts;
691 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
692 // Copy the legal parts from the registers.
693 EVT ValueVT = ValueVTs[Value];
694 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000695 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000696
697 Parts.resize(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue P;
700 if (Flag == 0) {
701 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
702 } else {
703 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
704 *Flag = P.getValue(2);
705 }
706
707 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000708 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000709
710 // If the source register was virtual and if we know something about it,
711 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000712 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000714 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000715
716 const FunctionLoweringInfo::LiveOutInfo *LOI =
717 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
718 if (!LOI)
719 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000722 unsigned NumSignBits = LOI->NumSignBits;
723 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000724
Quentin Colombetb51a6862013-06-18 20:14:39 +0000725 if (NumZeroBits == RegSize) {
726 // The current value is a zero.
727 // Explicitly express that as it would be easier for
728 // optimizations to kick in.
729 Parts[i] = DAG.getConstant(0, RegisterVT);
730 continue;
731 }
732
Chris Lattnercb404362010-12-13 01:11:17 +0000733 // FIXME: We capture more information than the dag can represent. For
734 // now, just use the tightest assertzext/assertsext possible.
735 bool isSExt = true;
736 EVT FromVT(MVT::Other);
737 if (NumSignBits == RegSize)
738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
739 else if (NumZeroBits >= RegSize-1)
740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
741 else if (NumSignBits > RegSize-8)
742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
743 else if (NumZeroBits >= RegSize-8)
744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
745 else if (NumSignBits > RegSize-16)
746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
747 else if (NumZeroBits >= RegSize-16)
748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
749 else if (NumSignBits > RegSize-32)
750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
751 else if (NumZeroBits >= RegSize-32)
752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
753 else
754 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000755
Chris Lattnercb404362010-12-13 01:11:17 +0000756 // Add an assertion node.
757 assert(FromVT != MVT::Other);
758 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
759 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 }
761
762 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000763 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764 Part += NumRegs;
765 Parts.clear();
766 }
767
768 return DAG.getNode(ISD::MERGE_VALUES, dl,
769 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
770 &Values[0], ValueVTs.size());
771}
772
773/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
774/// specified value into the registers specified by this object. This uses
775/// Chain/Flag as the input and updates them for the output Chain/Flag.
776/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000777void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000778 SDValue &Chain, SDValue *Flag,
779 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
781
782 // Get the list of the values's legal parts.
783 unsigned NumRegs = Regs.size();
784 SmallVector<SDValue, 8> Parts(NumRegs);
785 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
786 EVT ValueVT = ValueVTs[Value];
787 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000788 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 ISD::NodeType ExtendKind =
790 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000791
Chris Lattner05bcb482010-08-24 23:20:40 +0000792 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000793 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 Part += NumParts;
795 }
796
797 // Copy the parts into the registers.
798 SmallVector<SDValue, 8> Chains(NumRegs);
799 for (unsigned i = 0; i != NumRegs; ++i) {
800 SDValue Part;
801 if (Flag == 0) {
802 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
803 } else {
804 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
805 *Flag = Part.getValue(1);
806 }
807
808 Chains[i] = Part.getValue(0);
809 }
810
811 if (NumRegs == 1 || Flag)
812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
813 // flagged to it. That is the CopyToReg nodes and the user are considered
814 // a single scheduling unit. If we create a TokenFactor and return it as
815 // chain, then the TokenFactor is both a predecessor (operand) of the
816 // user as well as a successor (the TF operands are flagged to the user).
817 // c1, f1 = CopyToReg
818 // c2, f2 = CopyToReg
819 // c3 = TokenFactor c1, c2
820 // ...
821 // = op c3, ..., f2
822 Chain = Chains[NumRegs-1];
823 else
824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
825}
826
827/// AddInlineAsmOperands - Add this value to the specified inlineasm node
828/// operand list. This adds the code marker and includes the number of
829/// values added into it.
830void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
831 unsigned MatchingIdx,
832 SelectionDAG &DAG,
833 std::vector<SDValue> &Ops) const {
834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
835
836 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
837 if (HasMatching)
838 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000839 else if (!Regs.empty() &&
840 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
841 // Put the register class of the virtual registers in the flag word. That
842 // way, later passes can recompute register class constraints for inline
843 // assembly as well as normal instructions.
844 // Don't do this for tied operands that can use the regclass information
845 // from the def.
846 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
847 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
848 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
849 }
850
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
852 Ops.push_back(Res);
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000855 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
856 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000857 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000858 for (unsigned i = 0; i != NumRegs; ++i) {
859 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000860 unsigned TheReg = Regs[Reg++];
861 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
862
863 // Notice if we clobbered the stack pointer. Yes, inline asm can do this.
864 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
866 MFI->setHasInlineAsmWithSPAdjust(true);
867 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000868 }
869 }
870}
Dan Gohman575fad32008-09-03 16:12:24 +0000871
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
873 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 AA = &aa;
875 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000876 LibInfo = li;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000877 TD = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000878 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000879 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000880}
881
Dan Gohmanf5cca352010-04-14 18:24:06 +0000882/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000884/// for a new block. This doesn't clear out information about
885/// additional blocks that are needed to complete switch lowering
886/// or PHI node updating; that information is cleared out as it is
887/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000888void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000889 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000890 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000891 PendingLoads.clear();
892 PendingExports.clear();
Andrew Trick175143b2013-05-25 02:20:36 +0000893 CurInst = NULL;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000894 HasTailCall = false;
Dan Gohman575fad32008-09-03 16:12:24 +0000895}
896
Devang Patel799288382011-05-23 17:44:13 +0000897/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000898/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000899/// information that is dangling in a basic block can be properly
900/// resolved in a different basic block. This allows the
901/// SelectionDAG to resolve dangling debug information attached
902/// to PHI nodes.
903void SelectionDAGBuilder::clearDanglingDebugInfo() {
904 DanglingDebugInfoMap.clear();
905}
906
Dan Gohman575fad32008-09-03 16:12:24 +0000907/// getRoot - Return the current virtual root of the Selection DAG,
908/// flushing any PendingLoad items. This must be done before emitting
909/// a store or any other node that may need to be ordered after any
910/// prior load instructions.
911///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000912SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000913 if (PendingLoads.empty())
914 return DAG.getRoot();
915
916 if (PendingLoads.size() == 1) {
917 SDValue Root = PendingLoads[0];
918 DAG.setRoot(Root);
919 PendingLoads.clear();
920 return Root;
921 }
922
923 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000924 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000925 &PendingLoads[0], PendingLoads.size());
926 PendingLoads.clear();
927 DAG.setRoot(Root);
928 return Root;
929}
930
931/// getControlRoot - Similar to getRoot, but instead of flushing all the
932/// PendingLoad items, flush all the PendingExports items. It is necessary
933/// to do this before emitting a terminator instruction.
934///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000935SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000936 SDValue Root = DAG.getRoot();
937
938 if (PendingExports.empty())
939 return Root;
940
941 // Turn all of the CopyToReg chains into one factored node.
942 if (Root.getOpcode() != ISD::EntryToken) {
943 unsigned i = 0, e = PendingExports.size();
944 for (; i != e; ++i) {
945 assert(PendingExports[i].getNode()->getNumOperands() > 1);
946 if (PendingExports[i].getNode()->getOperand(0) == Root)
947 break; // Don't add the root if we already indirectly depend on it.
948 }
949
950 if (i == e)
951 PendingExports.push_back(Root);
952 }
953
Andrew Trickef9de2a2013-05-25 02:42:55 +0000954 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000955 &PendingExports[0],
956 PendingExports.size());
957 PendingExports.clear();
958 DAG.setRoot(Root);
959 return Root;
960}
961
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000962void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000963 // Set up outgoing PHI node register values before emitting the terminator.
964 if (isa<TerminatorInst>(&I))
965 HandlePHINodesInSuccessorBlocks(I.getParent());
966
Andrew Tricke2431c62013-05-25 03:08:10 +0000967 ++SDNodeOrder;
968
Andrew Trick175143b2013-05-25 02:20:36 +0000969 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000970
Dan Gohman575fad32008-09-03 16:12:24 +0000971 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000972
Dan Gohman950fe782010-04-20 15:03:56 +0000973 if (!isa<TerminatorInst>(&I) && !HasTailCall)
974 CopyToExportRegsIfNeeded(&I);
975
Andrew Trick175143b2013-05-25 02:20:36 +0000976 CurInst = NULL;
Dan Gohman575fad32008-09-03 16:12:24 +0000977}
978
Dan Gohmanf41ad472010-04-20 15:00:41 +0000979void SelectionDAGBuilder::visitPHI(const PHINode &) {
980 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
981}
982
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000983void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000984 // Note: this doesn't use InstVisitor, because it has to work with
985 // ConstantExpr's in addition to instructions.
986 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000987 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000988 // Build the switch statement using the Instruction.def file.
989#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000990 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000991#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000992 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000993}
Dan Gohman575fad32008-09-03 16:12:24 +0000994
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000995// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
996// generate the debug data structures now that we've seen its definition.
997void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
998 SDValue Val) {
999 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +00001000 if (DDI.getDI()) {
1001 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001002 DebugLoc dl = DDI.getdl();
1003 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001004 MDNode *Variable = DI->getVariable();
1005 uint64_t Offset = DI->getOffset();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001006 SDDbgValue *SDV;
1007 if (Val.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00001008 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001009 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1010 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1011 DAG.AddDbgValue(SDV, Val.getNode(), false);
1012 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001013 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001014 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001015 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1016 }
1017}
1018
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001019/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001020SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001021 // If we already have an SDValue for this value, use it. It's important
1022 // to do this first, so that we don't create a CopyFromReg if we already
1023 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001024 SDValue &N = NodeMap[V];
1025 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001026
Dan Gohmand4322232010-07-01 01:59:43 +00001027 // If there's a virtual register allocated and initialized for this
1028 // value, use it.
1029 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1030 if (It != FuncInfo.ValueMap.end()) {
1031 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001032 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1033 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001034 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001035 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001036 resolveDanglingDebugInfo(V, N);
1037 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001038 }
1039
1040 // Otherwise create a new SDValue and remember it.
1041 SDValue Val = getValueImpl(V);
1042 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001043 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001044 return Val;
1045}
1046
1047/// getNonRegisterValue - Return an SDValue for the given Value, but
1048/// don't look in FuncInfo.ValueMap for a virtual register.
1049SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1050 // If we already have an SDValue for this value, use it.
1051 SDValue &N = NodeMap[V];
1052 if (N.getNode()) return N;
1053
1054 // Otherwise create a new SDValue and remember it.
1055 SDValue Val = getValueImpl(V);
1056 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001057 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001058 return Val;
1059}
1060
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001061/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001062/// Create an SDValue for the given value.
1063SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001064 const TargetLowering *TLI = TM.getTargetLowering();
1065
Dan Gohman8422e572010-04-17 15:32:28 +00001066 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001067 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001068
Dan Gohman8422e572010-04-17 15:32:28 +00001069 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001070 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001071
Dan Gohman8422e572010-04-17 15:32:28 +00001072 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001073 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001074
Matt Arsenault19231e62013-11-16 20:24:41 +00001075 if (isa<ConstantPointerNull>(C)) {
1076 unsigned AS = V->getType()->getPointerAddressSpace();
1077 return DAG.getConstant(0, TLI->getPointerTy(AS));
1078 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001079
Dan Gohman8422e572010-04-17 15:32:28 +00001080 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001081 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001082
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001083 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001084 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001085
Dan Gohman8422e572010-04-17 15:32:28 +00001086 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001087 visit(CE->getOpcode(), *CE);
1088 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001089 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001090 return N1;
1091 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001092
Dan Gohman575fad32008-09-03 16:12:24 +00001093 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1094 SmallVector<SDValue, 4> Constants;
1095 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1096 OI != OE; ++OI) {
1097 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001098 // If the operand is an empty aggregate, there are no values.
1099 if (!Val) continue;
1100 // Add each leaf value from the operand to the Constants list
1101 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001102 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1103 Constants.push_back(SDValue(Val, i));
1104 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001105
Bill Wendling954cb182010-01-28 21:51:40 +00001106 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001107 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001108 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001109
Chris Lattner00245f42012-01-24 13:41:11 +00001110 if (const ConstantDataSequential *CDS =
1111 dyn_cast<ConstantDataSequential>(C)) {
1112 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001113 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001114 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1115 // Add each leaf value from the operand to the Constants list
1116 // to form a flattened list of all the values.
1117 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1118 Ops.push_back(SDValue(Val, i));
1119 }
1120
1121 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001122 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1123 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001124 VT, &Ops[0], Ops.size());
1125 }
Dan Gohman575fad32008-09-03 16:12:24 +00001126
Duncan Sands19d0b472010-02-16 11:11:14 +00001127 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001128 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1129 "Unknown struct or array constant!");
1130
Owen Anderson53aa7a92009-08-10 22:56:29 +00001131 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001132 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001133 unsigned NumElts = ValueVTs.size();
1134 if (NumElts == 0)
1135 return SDValue(); // empty struct
1136 SmallVector<SDValue, 4> Constants(NumElts);
1137 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001138 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001139 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001140 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001141 else if (EltVT.isFloatingPoint())
1142 Constants[i] = DAG.getConstantFP(0, EltVT);
1143 else
1144 Constants[i] = DAG.getConstant(0, EltVT);
1145 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001146
Bill Wendling954cb182010-01-28 21:51:40 +00001147 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001148 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001149 }
1150
Dan Gohman8422e572010-04-17 15:32:28 +00001151 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001152 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001153
Chris Lattner229907c2011-07-18 04:54:35 +00001154 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001155 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001156
Dan Gohman575fad32008-09-03 16:12:24 +00001157 // Now that we know the number and type of the elements, get that number of
1158 // elements into the Ops array based on what kind of constant it is.
1159 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001160 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001161 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001162 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001163 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001164 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001165 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001166
1167 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001168 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001169 Op = DAG.getConstantFP(0, EltVT);
1170 else
1171 Op = DAG.getConstant(0, EltVT);
1172 Ops.assign(NumElements, Op);
1173 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001174
Dan Gohman575fad32008-09-03 16:12:24 +00001175 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001176 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001177 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001178 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001179
Dan Gohman575fad32008-09-03 16:12:24 +00001180 // If this is a static alloca, generate it as the frameindex instead of
1181 // computation.
1182 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1183 DenseMap<const AllocaInst*, int>::iterator SI =
1184 FuncInfo.StaticAllocaMap.find(AI);
1185 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001186 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohmand4322232010-07-01 01:59:43 +00001189 // If this is an instruction which fast-isel has deferred, select it now.
1190 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001191 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001192 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001193 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001194 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001195 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001196
Dan Gohmand4322232010-07-01 01:59:43 +00001197 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001198}
1199
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001200void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001201 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001202 SDValue Chain = getControlRoot();
1203 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001204 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001205
Dan Gohmand16aa542010-05-29 17:03:36 +00001206 if (!FuncInfo.CanLowerReturn) {
1207 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001208 const Function *F = I.getParent()->getParent();
1209
1210 // Emit a store of the return value through the virtual register.
1211 // Leave Outs empty so that LowerReturn won't try to load return
1212 // registers the usual way.
1213 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001214 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001215 PtrValueVTs);
1216
1217 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1218 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001219
Owen Anderson53aa7a92009-08-10 22:56:29 +00001220 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001222 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001223 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001224
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001225 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001226 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001227 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001228 RetPtr.getValueType(), RetPtr,
1229 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001230 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001231 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001232 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001233 // FIXME: better loc info would be nice.
1234 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001235 }
1236
Andrew Trickef9de2a2013-05-25 02:42:55 +00001237 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001238 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001239 } else if (I.getNumOperands() != 0) {
1240 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001241 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001242 unsigned NumValues = ValueVTs.size();
1243 if (NumValues) {
1244 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1246 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001247
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001249
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001250 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001251 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1252 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001253 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001254 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1255 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001256 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001257
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001258 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001259 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001260
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001261 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1262 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001263 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001264 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001265 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001266 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001267
1268 // 'inreg' on function refers to return value
1269 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001270 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1271 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001272 Flags.setInReg();
1273
1274 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001275 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001276 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001277 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001278 Flags.setZExt();
1279
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001280 for (unsigned i = 0; i < NumParts; ++i) {
1281 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001282 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001283 OutVals.push_back(Parts[i]);
1284 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001285 }
Dan Gohman575fad32008-09-03 16:12:24 +00001286 }
1287 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001288
1289 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001290 CallingConv::ID CallConv =
1291 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001292 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1293 Outs, OutVals, getCurSDLoc(),
1294 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001295
1296 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001297 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001298 "LowerReturn didn't return a valid chain!");
1299
1300 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001301 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001302}
1303
Dan Gohman9478c3f2009-04-23 23:13:24 +00001304/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1305/// created for it, emit nodes to copy the value into the virtual
1306/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001307void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001308 // Skip empty types
1309 if (V->getType()->isEmptyTy())
1310 return;
1311
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001312 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1313 if (VMI != FuncInfo.ValueMap.end()) {
1314 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1315 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001316 }
1317}
1318
Dan Gohman575fad32008-09-03 16:12:24 +00001319/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1320/// the current basic block, add it to ValueMap now so that we'll get a
1321/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001322void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001323 // No need to export constants.
1324 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001325
Dan Gohman575fad32008-09-03 16:12:24 +00001326 // Already exported?
1327 if (FuncInfo.isExportedInst(V)) return;
1328
1329 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1330 CopyValueToVirtualRegister(V, Reg);
1331}
1332
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001333bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001334 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001335 // The operands of the setcc have to be in this block. We don't know
1336 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001337 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // Can export from current BB.
1339 if (VI->getParent() == FromBB)
1340 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001341
Dan Gohman575fad32008-09-03 16:12:24 +00001342 // Is already exported, noop.
1343 return FuncInfo.isExportedInst(V);
1344 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001345
Dan Gohman575fad32008-09-03 16:12:24 +00001346 // If this is an argument, we can export it if the BB is the entry block or
1347 // if it is already exported.
1348 if (isa<Argument>(V)) {
1349 if (FromBB == &FromBB->getParent()->getEntryBlock())
1350 return true;
1351
1352 // Otherwise, can only export this if it is already exported.
1353 return FuncInfo.isExportedInst(V);
1354 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001355
Dan Gohman575fad32008-09-03 16:12:24 +00001356 // Otherwise, constants can always be exported.
1357 return true;
1358}
1359
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001360/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001361uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1362 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001363 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1364 if (!BPI)
1365 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001366 const BasicBlock *SrcBB = Src->getBasicBlock();
1367 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001368 return BPI->getEdgeWeight(SrcBB, DstBB);
1369}
1370
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001371void SelectionDAGBuilder::
1372addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1373 uint32_t Weight /* = 0 */) {
1374 if (!Weight)
1375 Weight = getEdgeWeight(Src, Dst);
1376 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001377}
1378
1379
Dan Gohman575fad32008-09-03 16:12:24 +00001380static bool InBlock(const Value *V, const BasicBlock *BB) {
1381 if (const Instruction *I = dyn_cast<Instruction>(V))
1382 return I->getParent() == BB;
1383 return true;
1384}
1385
Dan Gohmand01ddb52008-10-17 21:16:08 +00001386/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1387/// This function emits a branch and is used at the leaves of an OR or an
1388/// AND operator tree.
1389///
1390void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001391SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001392 MachineBasicBlock *TBB,
1393 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001394 MachineBasicBlock *CurBB,
1395 MachineBasicBlock *SwitchBB) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001396 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001397
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 // If the leaf of the tree is a comparison, merge the condition into
1399 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001400 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001401 // The operands of the cmp have to be in this block. We don't know
1402 // how to export them from some other block. If this is the first block
1403 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001404 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001405 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1406 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001407 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001408 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001409 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001410 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001411 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001412 if (TM.Options.NoNaNsFPMath)
1413 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001414 } else {
1415 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001416 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001417 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418
1419 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohman575fad32008-09-03 16:12:24 +00001420 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1421 SwitchCases.push_back(CB);
1422 return;
1423 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001424 }
1425
1426 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001427 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmand01ddb52008-10-17 21:16:08 +00001428 NULL, TBB, FBB, CurBB);
1429 SwitchCases.push_back(CB);
1430}
1431
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001432/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001433void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001434 MachineBasicBlock *TBB,
1435 MachineBasicBlock *FBB,
1436 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001437 MachineBasicBlock *SwitchBB,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001438 unsigned Opc) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001439 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001440 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001441 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001442 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1443 BOp->getParent() != CurBB->getBasicBlock() ||
1444 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1445 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001446 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001447 return;
1448 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001449
Dan Gohman575fad32008-09-03 16:12:24 +00001450 // Create TmpBB after CurBB.
1451 MachineFunction::iterator BBI = CurBB;
1452 MachineFunction &MF = DAG.getMachineFunction();
1453 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1454 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001455
Dan Gohman575fad32008-09-03 16:12:24 +00001456 if (Opc == Instruction::Or) {
1457 // Codegen X | Y as:
1458 // jmp_if_X TBB
1459 // jmp TmpBB
1460 // TmpBB:
1461 // jmp_if_Y TBB
1462 // jmp FBB
1463 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001464
Dan Gohman575fad32008-09-03 16:12:24 +00001465 // Emit the LHS condition.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001466 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001467
Dan Gohman575fad32008-09-03 16:12:24 +00001468 // Emit the RHS condition into TmpBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001469 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohman575fad32008-09-03 16:12:24 +00001470 } else {
1471 assert(Opc == Instruction::And && "Unknown merge op!");
1472 // Codegen X & Y as:
1473 // jmp_if_X TmpBB
1474 // jmp FBB
1475 // TmpBB:
1476 // jmp_if_Y TBB
1477 // jmp FBB
1478 //
1479 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001480
Dan Gohman575fad32008-09-03 16:12:24 +00001481 // Emit the LHS condition.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001482 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001483
Dan Gohman575fad32008-09-03 16:12:24 +00001484 // Emit the RHS condition into TmpBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001485 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohman575fad32008-09-03 16:12:24 +00001486 }
1487}
1488
1489/// If the set of cases should be emitted as a series of branches, return true.
1490/// If we should emit this as a bunch of and/or'd together conditions, return
1491/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001492bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001493SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001494 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001495
Dan Gohman575fad32008-09-03 16:12:24 +00001496 // If this is two comparisons of the same values or'd or and'd together, they
1497 // will get folded into a single comparison, so don't emit two blocks.
1498 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1499 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1500 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1501 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1502 return false;
1503 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001504
Chris Lattner1eea3b02010-01-02 00:00:03 +00001505 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1506 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1507 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1508 Cases[0].CC == Cases[1].CC &&
1509 isa<Constant>(Cases[0].CmpRHS) &&
1510 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1511 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1512 return false;
1513 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1514 return false;
1515 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001516
Dan Gohman575fad32008-09-03 16:12:24 +00001517 return true;
1518}
1519
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001520void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001521 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001522
Dan Gohman575fad32008-09-03 16:12:24 +00001523 // Update machine-CFG edges.
1524 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1525
1526 // Figure out which block is immediately after the current one.
1527 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001528 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001529 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001530 NextBlock = BBI;
1531
1532 if (I.isUnconditional()) {
1533 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001534 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001535
Dan Gohman575fad32008-09-03 16:12:24 +00001536 // If this is not a fall-through branch, emit the branch.
Bill Wendling954cb182010-01-28 21:51:40 +00001537 if (Succ0MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001538 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001539 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001540 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001541
Dan Gohman575fad32008-09-03 16:12:24 +00001542 return;
1543 }
1544
1545 // If this condition is one of the special cases we handle, do special stuff
1546 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001547 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001548 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1549
1550 // If this is a series of conditions that are or'd or and'd together, emit
1551 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001552 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001553 // For example, instead of something like:
1554 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001555 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001556 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001557 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001558 // or C, F
1559 // jnz foo
1560 // Emit:
1561 // cmp A, B
1562 // je foo
1563 // cmp D, E
1564 // jle foo
1565 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001566 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001567 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001568 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001569 (BOp->getOpcode() == Instruction::And ||
1570 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001571 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1572 BOp->getOpcode());
Dan Gohman575fad32008-09-03 16:12:24 +00001573 // If the compares in later blocks need to use values not currently
1574 // exported from this block, export them now. This block should always
1575 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001576 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001577
Dan Gohman575fad32008-09-03 16:12:24 +00001578 // Allow some cases to be rejected.
1579 if (ShouldEmitAsBranches(SwitchCases)) {
1580 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1581 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1582 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1583 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001584
Dan Gohman575fad32008-09-03 16:12:24 +00001585 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001586 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001587 SwitchCases.erase(SwitchCases.begin());
1588 return;
1589 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001590
Dan Gohman575fad32008-09-03 16:12:24 +00001591 // Okay, we decided not to do this, remove any inserted MBB's and clear
1592 // SwitchCases.
1593 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001594 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001595
Dan Gohman575fad32008-09-03 16:12:24 +00001596 SwitchCases.clear();
1597 }
1598 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001599
Dan Gohman575fad32008-09-03 16:12:24 +00001600 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001601 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman7c0303a2010-04-19 22:41:47 +00001602 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001603
Dan Gohman575fad32008-09-03 16:12:24 +00001604 // Use visitSwitchCase to actually insert the fast branch sequence for this
1605 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001606 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001607}
1608
1609/// visitSwitchCase - Emits the necessary code to represent a single node in
1610/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001611void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1612 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001613 SDValue Cond;
1614 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001615 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001616
1617 // Build the setcc now.
Dan Gohman575fad32008-09-03 16:12:24 +00001618 if (CB.CmpMHS == NULL) {
1619 // Fold "(X == true)" to X and "(X == false)" to !X to
1620 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001621 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001622 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001623 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001624 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001625 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001626 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001627 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001628 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001629 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001630 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001631 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001632
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001633 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1634 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001635
1636 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001637 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001638
Bob Wilsone4077362013-09-09 19:14:35 +00001639 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001640 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001641 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001642 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001643 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001644 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001645 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001646 DAG.getConstant(High-Low, VT), ISD::SETULE);
1647 }
1648 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001649
Dan Gohman575fad32008-09-03 16:12:24 +00001650 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001651 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001652 // TrueBB and FalseBB are always different unless the incoming IR is
1653 // degenerate. This only happens when running llc on weird IR.
1654 if (CB.TrueBB != CB.FalseBB)
1655 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001656
Dan Gohman575fad32008-09-03 16:12:24 +00001657 // Set NextBlock to be the MBB immediately after the current one, if any.
1658 // This is used to avoid emitting unnecessary branches to the next block.
1659 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001660 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001661 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001662 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001663
Dan Gohman575fad32008-09-03 16:12:24 +00001664 // If the lhs block is the next block, invert the condition so that we can
1665 // fall through to the lhs instead of the rhs block.
1666 if (CB.TrueBB == NextBlock) {
1667 std::swap(CB.TrueBB, CB.FalseBB);
1668 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001669 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001670 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001671
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001672 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001673 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001674 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001675
Evan Cheng79687dd2010-09-23 06:51:55 +00001676 // Insert the false branch. Do this even if it's a fall through branch,
1677 // this makes it easier to do DAG optimizations which require inverting
1678 // the branch condition.
1679 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1680 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001681
1682 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001683}
1684
1685/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001686void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001687 // Emit the code for the jump table
1688 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001689 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001690 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001691 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001692 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001693 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001694 MVT::Other, Index.getValue(1),
1695 Table, Index);
1696 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001697}
1698
1699/// visitJumpTableHeader - This function emits necessary code to produce index
1700/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001701void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001702 JumpTableHeader &JTH,
1703 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001704 // Subtract the lowest switch case value from the value being switched on and
1705 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001706 // difference between smallest and largest cases.
1707 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001708 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001709 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001710 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001711
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001712 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001713 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001714 // can be used as an index into the jump table in a subsequent basic block.
1715 // This value may be smaller or larger than the target's pointer type, and
1716 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001717 const TargetLowering *TLI = TM.getTargetLowering();
1718 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001719
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001720 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001721 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001722 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001723 JT.Reg = JumpTableReg;
1724
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001725 // Emit the range check for the jump table, and branch to the default block
1726 // for the switch statement if the value being switched on exceeds the largest
1727 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001728 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001729 TLI->getSetCCResultType(*DAG.getContext(),
1730 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001731 Sub,
1732 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001733 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001734
1735 // Set NextBlock to be the MBB immediately after the current one, if any.
1736 // This is used to avoid emitting unnecessary branches to the next block.
1737 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001738 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001739
Dan Gohmane8c913e2009-08-15 02:06:22 +00001740 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001741 NextBlock = BBI;
1742
Andrew Trickef9de2a2013-05-25 02:42:55 +00001743 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001744 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001745 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001746
Bill Wendling954cb182010-01-28 21:51:40 +00001747 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001748 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001749 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001750
Bill Wendlingc6b47342009-12-21 23:47:40 +00001751 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001752}
1753
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001754/// Codegen a new tail for a stack protector check ParentMBB which has had its
1755/// tail spliced into a stack protector check success bb.
1756///
1757/// For a high level explanation of how this fits into the stack protector
1758/// generation see the comment on the declaration of class
1759/// StackProtectorDescriptor.
1760void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1761 MachineBasicBlock *ParentBB) {
1762
1763 // First create the loads to the guard/stack slot for the comparison.
1764 const TargetLowering *TLI = TM.getTargetLowering();
1765 EVT PtrTy = TLI->getPointerTy();
1766
1767 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1768 int FI = MFI->getStackProtectorIndex();
1769
1770 const Value *IRGuard = SPD.getGuard();
1771 SDValue GuardPtr = getValue(IRGuard);
1772 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1773
1774 unsigned Align =
1775 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1776 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1777 GuardPtr, MachinePointerInfo(IRGuard, 0),
1778 true, false, false, Align);
1779
1780 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1781 StackSlotPtr,
1782 MachinePointerInfo::getFixedStack(FI),
1783 true, false, false, Align);
1784
1785 // Perform the comparison via a subtract/getsetcc.
1786 EVT VT = Guard.getValueType();
1787 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1788
1789 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1790 TLI->getSetCCResultType(*DAG.getContext(),
1791 Sub.getValueType()),
1792 Sub, DAG.getConstant(0, VT),
1793 ISD::SETNE);
1794
1795 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1796 // branch to failure MBB.
1797 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1798 MVT::Other, StackSlot.getOperand(0),
1799 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1800 // Otherwise branch to success MBB.
1801 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1802 MVT::Other, BrCond,
1803 DAG.getBasicBlock(SPD.getSuccessMBB()));
1804
1805 DAG.setRoot(Br);
1806}
1807
1808/// Codegen the failure basic block for a stack protector check.
1809///
1810/// A failure stack protector machine basic block consists simply of a call to
1811/// __stack_chk_fail().
1812///
1813/// For a high level explanation of how this fits into the stack protector
1814/// generation see the comment on the declaration of class
1815/// StackProtectorDescriptor.
1816void
1817SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1818 const TargetLowering *TLI = TM.getTargetLowering();
1819 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
1820 MVT::isVoid, 0, 0, false, getCurSDLoc(),
Michael Gottesman20f25eb2013-08-22 23:45:24 +00001821 false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001822 DAG.setRoot(Chain);
1823}
1824
Dan Gohman575fad32008-09-03 16:12:24 +00001825/// visitBitTestHeader - This function emits necessary code to produce value
1826/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001827void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1828 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001829 // Subtract the minimum value
1830 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001831 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001832 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001833 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001834
1835 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001836 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001837 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001838 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001839 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001840 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001841 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001842
Evan Chengac730dd2011-01-06 01:02:44 +00001843 // Determine the type of the test operands.
1844 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001845 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001846 UsePtrType = true;
1847 else {
1848 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001849 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001850 // Switch table case range are encoded into series of masks.
1851 // Just use pointer type, it's guaranteed to fit.
1852 UsePtrType = true;
1853 break;
1854 }
1855 }
1856 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001857 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001858 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001859 }
Dan Gohman575fad32008-09-03 16:12:24 +00001860
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001861 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001862 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001863 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001864 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001865
1866 // Set NextBlock to be the MBB immediately after the current one, if any.
1867 // This is used to avoid emitting unnecessary branches to the next block.
1868 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001869 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001870 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001871 NextBlock = BBI;
1872
1873 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1874
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001875 addSuccessorWithWeight(SwitchBB, B.Default);
1876 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001877
Andrew Trickef9de2a2013-05-25 02:42:55 +00001878 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001879 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001880 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001881
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001882 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001883 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001884 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001885
Bill Wendlingc6b47342009-12-21 23:47:40 +00001886 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001887}
1888
1889/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001890void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1891 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001892 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001893 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001894 BitTestCase &B,
1895 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001896 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001897 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001898 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001899 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001900 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001901 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001902 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001903 // Testing for a single bit; just compare the shift count with what it
1904 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001905 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001906 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001907 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001908 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001909 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001910 } else if (PopCount == BB.Range) {
1911 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001912 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001913 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001914 ShiftOp,
1915 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1916 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001917 } else {
1918 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001919 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001920 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001921
Dan Gohman0695e092010-06-24 02:06:24 +00001922 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001923 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001924 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001925 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001926 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001927 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001928 ISD::SETNE);
1929 }
Dan Gohman575fad32008-09-03 16:12:24 +00001930
Manman Rencf104462012-08-24 18:14:27 +00001931 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1932 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1933 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1934 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001935
Andrew Trickef9de2a2013-05-25 02:42:55 +00001936 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001937 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001938 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001939
1940 // Set NextBlock to be the MBB immediately after the current one, if any.
1941 // This is used to avoid emitting unnecessary branches to the next block.
1942 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001943 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001944 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001945 NextBlock = BBI;
1946
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001947 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001948 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001949 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001950
Bill Wendlingc6b47342009-12-21 23:47:40 +00001951 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001952}
1953
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001954void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001955 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001956
Dan Gohman575fad32008-09-03 16:12:24 +00001957 // Retrieve successors.
1958 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1959 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1960
Gabor Greif08a4c282009-01-15 11:10:44 +00001961 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001962 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001963 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001964 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001965 else if (Fn && Fn->isIntrinsic()) {
1966 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00001967 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00001968 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001969 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001970
1971 // If the value of the invoke is used outside of its defining block, make it
1972 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00001973 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00001974
1975 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001976 addSuccessorWithWeight(InvokeMBB, Return);
1977 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001978
1979 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001980 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001981 MVT::Other, getControlRoot(),
1982 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001983}
1984
Bill Wendlingf891bf82011-07-31 06:30:59 +00001985void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1986 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1987}
1988
Bill Wendling247fd3b2011-08-17 21:56:44 +00001989void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1990 assert(FuncInfo.MBB->isLandingPad() &&
1991 "Call to landingpad not in landing pad!");
1992
1993 MachineBasicBlock *MBB = FuncInfo.MBB;
1994 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1995 AddLandingPadInfo(LP, MMI, MBB);
1996
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001997 // If there aren't registers to copy the values into (e.g., during SjLj
1998 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001999 const TargetLowering *TLI = TM.getTargetLowering();
2000 if (TLI->getExceptionPointerRegister() == 0 &&
2001 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002002 return;
2003
Bill Wendling247fd3b2011-08-17 21:56:44 +00002004 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002005 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002006 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002007
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002008 // Get the two live-in registers as SDValues. The physregs have already been
2009 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002010 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002011 Ops[0] = DAG.getZExtOrTrunc(
2012 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2013 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2014 getCurSDLoc(), ValueVTs[0]);
2015 Ops[1] = DAG.getZExtOrTrunc(
2016 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2017 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2018 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002019
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002020 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002021 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002022 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
2023 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002024 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002025}
2026
Dan Gohman575fad32008-09-03 16:12:24 +00002027/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2028/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002029bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2030 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002031 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002032 MachineBasicBlock *Default,
2033 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002034 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002035 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002036 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002037 return false;
2038
Dan Gohman575fad32008-09-03 16:12:24 +00002039 // Get the MachineFunction which holds the current MBB. This is used when
2040 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002041 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002042
2043 // Figure out which block is immediately after the current one.
2044 MachineBasicBlock *NextBlock = 0;
2045 MachineFunction::iterator BBI = CR.CaseBB;
2046
Dan Gohmane8c913e2009-08-15 02:06:22 +00002047 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002048 NextBlock = BBI;
2049
Manman Rencf104462012-08-24 18:14:27 +00002050 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002051 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002052 // is the same as the other, but has one bit unset that the other has set,
2053 // use bit manipulation to do two compares at once. For example:
2054 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002055 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2056 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2057 if (Size == 2 && CR.CaseBB == SwitchBB) {
2058 Case &Small = *CR.Range.first;
2059 Case &Big = *(CR.Range.second-1);
2060
2061 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2062 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2063 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2064
2065 // Check that there is only one bit different.
2066 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2067 (SmallValue | BigValue) == BigValue) {
2068 // Isolate the common bit.
2069 APInt CommonBit = BigValue & ~SmallValue;
2070 assert((SmallValue | CommonBit) == BigValue &&
2071 CommonBit.countPopulation() == 1 && "Not a common bit?");
2072
2073 SDValue CondLHS = getValue(SV);
2074 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002075 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002076
2077 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2078 DAG.getConstant(CommonBit, VT));
2079 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2080 Or, DAG.getConstant(BigValue, VT),
2081 ISD::SETEQ);
2082
2083 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002084 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2085 addSuccessorWithWeight(SwitchBB, Small.BB,
2086 Small.ExtraWeight + Big.ExtraWeight);
2087 addSuccessorWithWeight(SwitchBB, Default,
2088 // The default destination is the first successor in IR.
2089 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002090
2091 // Insert the true branch.
2092 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2093 getControlRoot(), Cond,
2094 DAG.getBasicBlock(Small.BB));
2095
2096 // Insert the false branch.
2097 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2098 DAG.getBasicBlock(Default));
2099
2100 DAG.setRoot(BrCond);
2101 return true;
2102 }
2103 }
2104 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002105
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002106 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002107 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002108 if (BPI) {
2109 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002110 uint32_t IWeight = I->ExtraWeight;
2111 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002112 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002113 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002114 if (IWeight > JWeight)
2115 std::swap(*I, *J);
2116 }
2117 }
2118 }
Dan Gohman575fad32008-09-03 16:12:24 +00002119 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002120 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002121 if (Size > 1 &&
2122 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002123 // The last case block won't fall through into 'NextBlock' if we emit the
2124 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002125 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002126 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002127 if (I->BB == NextBlock) {
2128 std::swap(*I, BackCase);
2129 break;
2130 }
Dan Gohman575fad32008-09-03 16:12:24 +00002131 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002132
Dan Gohman575fad32008-09-03 16:12:24 +00002133 // Create a CaseBlock record representing a conditional branch to
2134 // the Case's target mbb if the value being switched on SV is equal
2135 // to C.
2136 MachineBasicBlock *CurBlock = CR.CaseBB;
2137 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2138 MachineBasicBlock *FallThrough;
2139 if (I != E-1) {
2140 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2141 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002142
2143 // Put SV in a virtual register to make it available from the new blocks.
2144 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002145 } else {
2146 // If the last case doesn't match, go to the default block.
2147 FallThrough = Default;
2148 }
2149
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002150 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002151 ISD::CondCode CC;
2152 if (I->High == I->Low) {
2153 // This is just small small case range :) containing exactly 1 case
2154 CC = ISD::SETEQ;
2155 LHS = SV; RHS = I->High; MHS = NULL;
2156 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002157 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002158 LHS = I->Low; MHS = SV; RHS = I->High;
2159 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002160
Manman Rencf104462012-08-24 18:14:27 +00002161 // The false weight should be sum of all un-handled cases.
2162 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002163 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2164 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002165 /* trueweight */ I->ExtraWeight,
2166 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002167
Dan Gohman575fad32008-09-03 16:12:24 +00002168 // If emitting the first comparison, just call visitSwitchCase to emit the
2169 // code into the current block. Otherwise, push the CaseBlock onto the
2170 // vector to be later processed by SDISel, and insert the node's MBB
2171 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002172 if (CurBlock == SwitchBB)
2173 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002174 else
2175 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002176
Dan Gohman575fad32008-09-03 16:12:24 +00002177 CurBlock = FallThrough;
2178 }
2179
2180 return true;
2181}
2182
2183static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002184 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002185 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2186 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002187}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002188
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002189static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002190 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002191 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002192 return (LastExt - FirstExt + 1ULL);
2193}
2194
Dan Gohman575fad32008-09-03 16:12:24 +00002195/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002196bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2197 CaseRecVector &WorkList,
2198 const Value *SV,
2199 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002200 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002201 Case& FrontCase = *CR.Range.first;
2202 Case& BackCase = *(CR.Range.second-1);
2203
Chris Lattner8e1d7222009-11-07 07:50:34 +00002204 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2205 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002206
Chris Lattner8e1d7222009-11-07 07:50:34 +00002207 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002208 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002209 TSize += I->size();
2210
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002211 const TargetLowering *TLI = TM.getTargetLowering();
2212 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002213 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002214
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002215 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002216 // The density is TSize / Range. Require at least 40%.
2217 // It should not be possible for IntTSize to saturate for sane code, but make
2218 // sure we handle Range saturation correctly.
2219 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2220 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2221 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002222 return false;
2223
David Greene5730f202010-01-05 01:24:57 +00002224 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002225 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002226 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002227
2228 // Get the MachineFunction which holds the current MBB. This is used when
2229 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002230 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002231
2232 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002233 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002234 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002235
2236 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2237
2238 // Create a new basic block to hold the code for loading the address
2239 // of the jump table, and jumping to it. Update successor information;
2240 // we will either branch to the default case for the switch, or the jump
2241 // table.
2242 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2243 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002244
2245 addSuccessorWithWeight(CR.CaseBB, Default);
2246 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002247
Dan Gohman575fad32008-09-03 16:12:24 +00002248 // Build a vector of destination BBs, corresponding to each target
2249 // of the jump table. If the value of the jump table slot corresponds to
2250 // a case statement, push the case's BB onto the vector, otherwise, push
2251 // the default BB.
2252 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002253 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002254 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002255 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2256 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002257
Bob Wilsone4077362013-09-09 19:14:35 +00002258 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002259 DestBBs.push_back(I->BB);
2260 if (TEI==High)
2261 ++I;
2262 } else {
2263 DestBBs.push_back(Default);
2264 }
2265 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002266
Manman Rencf104462012-08-24 18:14:27 +00002267 // Calculate weight for each unique destination in CR.
2268 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2269 if (FuncInfo.BPI)
2270 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2271 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2272 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002273 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002274 Itr->second += I->ExtraWeight;
2275 else
2276 DestWeights[I->BB] = I->ExtraWeight;
2277 }
2278
Dan Gohman575fad32008-09-03 16:12:24 +00002279 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002280 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2281 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002282 E = DestBBs.end(); I != E; ++I) {
2283 if (!SuccsHandled[(*I)->getNumber()]) {
2284 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002285 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2286 DestWeights.find(*I);
2287 addSuccessorWithWeight(JumpTableBB, *I,
2288 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002289 }
2290 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002291
Bob Wilson3c7cde42010-03-18 18:42:41 +00002292 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002293 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002294 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002295 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002296
Dan Gohman575fad32008-09-03 16:12:24 +00002297 // Set the jump table information so that we can codegen it as a second
2298 // MachineBasicBlock
2299 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002300 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2301 if (CR.CaseBB == SwitchBB)
2302 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002303
Dan Gohman575fad32008-09-03 16:12:24 +00002304 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002305 return true;
2306}
2307
2308/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2309/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002310bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2311 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002312 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002313 MachineBasicBlock* Default,
2314 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002315 // Get the MachineFunction which holds the current MBB. This is used when
2316 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002317 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002318
2319 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002320 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002321 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002322
2323 Case& FrontCase = *CR.Range.first;
2324 Case& BackCase = *(CR.Range.second-1);
2325 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2326
2327 // Size is the number of Cases represented by this range.
2328 unsigned Size = CR.Range.second - CR.Range.first;
2329
Chris Lattner8e1d7222009-11-07 07:50:34 +00002330 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2331 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002332 double FMetric = 0;
2333 CaseItr Pivot = CR.Range.first + Size/2;
2334
2335 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2336 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002337 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002338 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2339 I!=E; ++I)
2340 TSize += I->size();
2341
Chris Lattner8e1d7222009-11-07 07:50:34 +00002342 APInt LSize = FrontCase.size();
2343 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002344 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002345 << "First: " << First << ", Last: " << Last <<'\n'
2346 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002347 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2348 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002349 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2350 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002351 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002352 assert((Range - 2ULL).isNonNegative() &&
2353 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002354 // Use volatile double here to avoid excess precision issues on some hosts,
2355 // e.g. that use 80-bit X87 registers.
2356 volatile double LDensity =
2357 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002358 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002359 volatile double RDensity =
2360 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002361 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002362 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002363 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002364 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002365 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2366 << "LDensity: " << LDensity
2367 << ", RDensity: " << RDensity << '\n'
2368 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002369 if (FMetric < Metric) {
2370 Pivot = J;
2371 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002372 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002373 }
2374
2375 LSize += J->size();
2376 RSize -= J->size();
2377 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002378
2379 const TargetLowering *TLI = TM.getTargetLowering();
2380 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002381 // If our case is dense we *really* should handle it earlier!
2382 assert((FMetric > 0) && "Should handle dense range earlier!");
2383 } else {
2384 Pivot = CR.Range.first + Size/2;
2385 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002386
Dan Gohman575fad32008-09-03 16:12:24 +00002387 CaseRange LHSR(CR.Range.first, Pivot);
2388 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002389 const Constant *C = Pivot->Low;
Dan Gohman575fad32008-09-03 16:12:24 +00002390 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002391
Dan Gohman575fad32008-09-03 16:12:24 +00002392 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002393 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002394 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002395 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002396 // Pivot's Value, then we can branch directly to the LHS's Target,
2397 // rather than creating a leaf node for it.
2398 if ((LHSR.second - LHSR.first) == 1 &&
2399 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002400 cast<ConstantInt>(C)->getValue() ==
2401 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002402 TrueBB = LHSR.first->BB;
2403 } else {
2404 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2405 CurMF->insert(BBI, TrueBB);
2406 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002407
2408 // Put SV in a virtual register to make it available from the new blocks.
2409 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002410 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002411
Dan Gohman575fad32008-09-03 16:12:24 +00002412 // Similar to the optimization above, if the Value being switched on is
2413 // known to be less than the Constant CR.LT, and the current Case Value
2414 // is CR.LT - 1, then we can branch directly to the target block for
2415 // the current Case Value, rather than emitting a RHS leaf node for it.
2416 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002417 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2418 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002419 FalseBB = RHSR.first->BB;
2420 } else {
2421 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2422 CurMF->insert(BBI, FalseBB);
2423 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002424
2425 // Put SV in a virtual register to make it available from the new blocks.
2426 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002427 }
2428
2429 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002430 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002431 // Otherwise, branch to LHS.
Bob Wilsone4077362013-09-09 19:14:35 +00002432 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002433
Dan Gohman7c0303a2010-04-19 22:41:47 +00002434 if (CR.CaseBB == SwitchBB)
2435 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002436 else
2437 SwitchCases.push_back(CB);
2438
2439 return true;
2440}
2441
2442/// handleBitTestsSwitchCase - if current case range has few destination and
2443/// range span less, than machine word bitwidth, encode case range into series
2444/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002445bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2446 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002447 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002448 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002449 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002450 const TargetLowering *TLI = TM.getTargetLowering();
2451 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002452 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002453
2454 Case& FrontCase = *CR.Range.first;
2455 Case& BackCase = *(CR.Range.second-1);
2456
2457 // Get the MachineFunction which holds the current MBB. This is used when
2458 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002459 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002460
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002461 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002462 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002463 return false;
2464
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002465 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002466 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2467 I!=E; ++I) {
2468 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002469 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002470 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002471
Dan Gohman575fad32008-09-03 16:12:24 +00002472 // Count unique destinations
2473 SmallSet<MachineBasicBlock*, 4> Dests;
2474 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2475 Dests.insert(I->BB);
2476 if (Dests.size() > 3)
2477 // Don't bother the code below, if there are too much unique destinations
2478 return false;
2479 }
David Greene5730f202010-01-05 01:24:57 +00002480 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002481 << Dests.size() << '\n'
2482 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002483
Dan Gohman575fad32008-09-03 16:12:24 +00002484 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002485 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2486 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002487 APInt cmpRange = maxValue - minValue;
2488
David Greene5730f202010-01-05 01:24:57 +00002489 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002490 << "Low bound: " << minValue << '\n'
2491 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002492
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002493 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002494 (!(Dests.size() == 1 && numCmps >= 3) &&
2495 !(Dests.size() == 2 && numCmps >= 5) &&
2496 !(Dests.size() >= 3 && numCmps >= 6)))
2497 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002498
David Greene5730f202010-01-05 01:24:57 +00002499 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002500 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2501
Dan Gohman575fad32008-09-03 16:12:24 +00002502 // Optimize the case where all the case values fit in a
2503 // word without having to subtract minValue. In this case,
2504 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002505 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002506 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002507 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002508 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002509 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002510
Dan Gohman575fad32008-09-03 16:12:24 +00002511 CaseBitsVector CasesBits;
2512 unsigned i, count = 0;
2513
2514 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2515 MachineBasicBlock* Dest = I->BB;
2516 for (i = 0; i < count; ++i)
2517 if (Dest == CasesBits[i].BB)
2518 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002519
Dan Gohman575fad32008-09-03 16:12:24 +00002520 if (i == count) {
2521 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002522 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002523 count++;
2524 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002525
2526 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2527 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2528
2529 uint64_t lo = (lowValue - lowBound).getZExtValue();
2530 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002531 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002532
Dan Gohman575fad32008-09-03 16:12:24 +00002533 for (uint64_t j = lo; j <= hi; j++) {
2534 CasesBits[i].Mask |= 1ULL << j;
2535 CasesBits[i].Bits++;
2536 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002537
Dan Gohman575fad32008-09-03 16:12:24 +00002538 }
2539 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002540
Dan Gohman575fad32008-09-03 16:12:24 +00002541 BitTestInfo BTC;
2542
2543 // Figure out which block is immediately after the current one.
2544 MachineFunction::iterator BBI = CR.CaseBB;
2545 ++BBI;
2546
2547 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2548
David Greene5730f202010-01-05 01:24:57 +00002549 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002550 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002551 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002552 << ", Bits: " << CasesBits[i].Bits
2553 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002554
2555 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2556 CurMF->insert(BBI, CaseBB);
2557 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2558 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002559 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002560
2561 // Put SV in a virtual register to make it available from the new blocks.
2562 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002563 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002564
2565 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002566 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002567 CR.CaseBB, Default, BTC);
2568
Dan Gohman7c0303a2010-04-19 22:41:47 +00002569 if (CR.CaseBB == SwitchBB)
2570 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002571
Dan Gohman575fad32008-09-03 16:12:24 +00002572 BitTestCases.push_back(BTB);
2573
2574 return true;
2575}
2576
Dan Gohman575fad32008-09-03 16:12:24 +00002577/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002578size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2579 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002580 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002581
Manman Rencf104462012-08-24 18:14:27 +00002582 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002583 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002584 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002585 i != e; ++i) {
2586 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002587 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2588
Bob Wilsone4077362013-09-09 19:14:35 +00002589 uint32_t ExtraWeight =
2590 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2591
2592 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2593 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002594 }
Bob Wilsone4077362013-09-09 19:14:35 +00002595 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002596
Bob Wilsone4077362013-09-09 19:14:35 +00002597 // Merge case into clusters
2598 if (Cases.size() >= 2)
2599 // Must recompute end() each iteration because it may be
2600 // invalidated by erase if we hold on to it
2601 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2602 J != Cases.end(); ) {
2603 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2604 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2605 MachineBasicBlock* nextBB = J->BB;
2606 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002607
Bob Wilsone4077362013-09-09 19:14:35 +00002608 // If the two neighboring cases go to the same destination, merge them
2609 // into a single case.
2610 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2611 I->High = J->High;
2612 I->ExtraWeight += J->ExtraWeight;
2613 J = Cases.erase(J);
2614 } else {
2615 I = J++;
2616 }
2617 }
Dan Gohman575fad32008-09-03 16:12:24 +00002618
Bob Wilsone4077362013-09-09 19:14:35 +00002619 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2620 if (I->Low != I->High)
2621 // A range counts double, since it requires two compares.
2622 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002623 }
2624
2625 return numCmps;
2626}
2627
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002628void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2629 MachineBasicBlock *Last) {
2630 // Update JTCases.
2631 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2632 if (JTCases[i].first.HeaderBB == First)
2633 JTCases[i].first.HeaderBB = Last;
2634
2635 // Update BitTestCases.
2636 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2637 if (BitTestCases[i].Parent == First)
2638 BitTestCases[i].Parent = Last;
2639}
2640
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002641void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002642 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002643
Dan Gohman575fad32008-09-03 16:12:24 +00002644 // Figure out which block is immediately after the current one.
2645 MachineBasicBlock *NextBlock = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002646 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2647
2648 // If there is only the default destination, branch to it if it is not the
2649 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002650 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002651 // Update machine-CFG edges.
2652
2653 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002654 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002655 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002656 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002657 MVT::Other, getControlRoot(),
2658 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002659
Dan Gohman575fad32008-09-03 16:12:24 +00002660 return;
2661 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002662
Dan Gohman575fad32008-09-03 16:12:24 +00002663 // If there are any non-default case statements, create a vector of Cases
2664 // representing each one, and sort the vector so that we can efficiently
2665 // create a binary search tree from them.
2666 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002667 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002668 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002669 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002670 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002671
2672 // Get the Value to be switched on and default basic blocks, which will be
2673 // inserted into CaseBlock records, representing basic blocks in the binary
2674 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002675 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002676
2677 // Push the initial CaseRec onto the worklist
2678 CaseRecVector WorkList;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002679 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2680 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002681
2682 while (!WorkList.empty()) {
2683 // Grab a record representing a case range to process off the worklist
2684 CaseRec CR = WorkList.back();
2685 WorkList.pop_back();
2686
Dan Gohman7c0303a2010-04-19 22:41:47 +00002687 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002688 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002689
Dan Gohman575fad32008-09-03 16:12:24 +00002690 // If the range has few cases (two or less) emit a series of specific
2691 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002692 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002693 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002694
Sebastian Popedb31fa2012-09-25 20:35:36 +00002695 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002696 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002697 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002698 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002699 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002700 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002701
Dan Gohman575fad32008-09-03 16:12:24 +00002702 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2703 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002704 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002705 }
2706}
2707
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002709 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002710
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002711 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002712 SmallSet<BasicBlock*, 32> Done;
2713 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2714 BasicBlock *BB = I.getSuccessor(i);
2715 bool Inserted = Done.insert(BB);
2716 if (!Inserted)
2717 continue;
2718
2719 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002720 addSuccessorWithWeight(IndirectBrMBB, Succ);
2721 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002722
Andrew Trickef9de2a2013-05-25 02:42:55 +00002723 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002724 MVT::Other, getControlRoot(),
2725 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002726}
Dan Gohman575fad32008-09-03 16:12:24 +00002727
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002728void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002729 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002730 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002731 if (isa<Constant>(I.getOperand(0)) &&
2732 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2733 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002734 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002735 Op2.getValueType(), Op2));
2736 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002737 }
Bill Wendling443d0722009-12-21 22:30:11 +00002738
Dan Gohmana5b96452009-06-04 22:49:04 +00002739 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002740}
2741
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002742void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002743 SDValue Op1 = getValue(I.getOperand(0));
2744 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002745 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002746 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002747}
2748
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002749void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002750 SDValue Op1 = getValue(I.getOperand(0));
2751 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002752
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002753 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002754
Chris Lattner2a720d92011-02-13 09:02:52 +00002755 // Coerce the shift amount to the right type if we can.
2756 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002757 unsigned ShiftSize = ShiftTy.getSizeInBits();
2758 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002759 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002760
Dan Gohman0e8d1992009-04-09 03:51:29 +00002761 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002762 if (ShiftSize > Op2Size)
2763 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002764
Dan Gohman0e8d1992009-04-09 03:51:29 +00002765 // If the operand is larger than the shift count type but the shift
2766 // count type has enough bits to represent any shift value, truncate
2767 // it now. This is a common case and it exposes the truncate to
2768 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002769 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2770 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2771 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002772 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002773 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002774 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002775 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002776
Andrew Trickef9de2a2013-05-25 02:42:55 +00002777 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002778 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002779}
2780
Benjamin Kramer9960a252011-07-08 10:31:30 +00002781void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002782 SDValue Op1 = getValue(I.getOperand(0));
2783 SDValue Op2 = getValue(I.getOperand(1));
2784
2785 // Turn exact SDivs into multiplications.
2786 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2787 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002788 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2789 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002790 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002791 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2792 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002793 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002795 Op1, Op2));
2796}
2797
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002798void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002799 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002800 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002801 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002802 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002803 predicate = ICmpInst::Predicate(IC->getPredicate());
2804 SDValue Op1 = getValue(I.getOperand(0));
2805 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002806 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002807
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002808 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002809 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002810}
2811
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002812void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002813 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002814 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002815 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002816 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002817 predicate = FCmpInst::Predicate(FC->getPredicate());
2818 SDValue Op1 = getValue(I.getOperand(0));
2819 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002820 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002821 if (TM.Options.NoNaNsFPMath)
2822 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002823 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002824 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002825}
2826
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002827void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002828 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002829 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002830 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002831 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002832
Bill Wendling443d0722009-12-21 22:30:11 +00002833 SmallVector<SDValue, 4> Values(NumValues);
2834 SDValue Cond = getValue(I.getOperand(0));
2835 SDValue TrueVal = getValue(I.getOperand(1));
2836 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002837 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2838 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002839
Bill Wendling954cb182010-01-28 21:51:40 +00002840 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002841 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002842 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002843 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002844 SDValue(TrueVal.getNode(),
2845 TrueVal.getResNo() + i),
2846 SDValue(FalseVal.getNode(),
2847 FalseVal.getResNo() + i));
2848
Andrew Trickef9de2a2013-05-25 02:42:55 +00002849 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002850 DAG.getVTList(&ValueVTs[0], NumValues),
2851 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002852}
Dan Gohman575fad32008-09-03 16:12:24 +00002853
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002854void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002855 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2856 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002857 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002858 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002859}
2860
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002861void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002862 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2863 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2864 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002865 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002866 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002867}
2868
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002869void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002870 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2871 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2872 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002873 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002874 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002875}
2876
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002877void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002878 // FPTrunc is never a no-op cast, no need to check
2879 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002880 const TargetLowering *TLI = TM.getTargetLowering();
2881 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002882 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002883 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002884 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002885}
2886
Stephen Lin6d715e82013-07-06 21:44:25 +00002887void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002888 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002889 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002890 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002891 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002892}
2893
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002894void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002895 // FPToUI is never a no-op cast, no need to check
2896 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002897 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002898 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002899}
2900
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002901void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002902 // FPToSI is never a no-op cast, no need to check
2903 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002904 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002905 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002906}
2907
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002908void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002909 // UIToFP is never a no-op cast, no need to check
2910 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002911 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002912 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002913}
2914
Stephen Lin6d715e82013-07-06 21:44:25 +00002915void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002916 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002917 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002918 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002919 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002920}
2921
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002922void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002923 // What to do depends on the size of the integer and the size of the pointer.
2924 // We can either truncate, zero extend, or no-op, accordingly.
2925 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002926 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002928}
2929
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002930void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002931 // What to do depends on the size of the integer and the size of the pointer.
2932 // We can either truncate, zero extend, or no-op, accordingly.
2933 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002934 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002935 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002936}
2937
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002938void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002939 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002940 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002941
Bill Wendling443d0722009-12-21 22:30:11 +00002942 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002943 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002944 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002945 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002946 DestVT, N)); // convert types.
2947 else
Bill Wendling443d0722009-12-21 22:30:11 +00002948 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002949}
2950
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002951void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2952 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2953 const Value *SV = I.getOperand(0);
2954 SDValue N = getValue(SV);
2955 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
2956
2957 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2958 unsigned DestAS = I.getType()->getPointerAddressSpace();
2959
2960 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2961 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2962
2963 setValue(&I, N);
2964}
2965
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002966void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002967 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002968 SDValue InVec = getValue(I.getOperand(0));
2969 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002970 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2971 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002972 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002973 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00002974 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002975}
2976
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002977void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002978 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002979 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002980 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2981 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002982 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002983 TM.getTargetLowering()->getValueType(I.getType()),
2984 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002985}
2986
Craig Topperf726e152012-01-04 09:23:09 +00002987// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002988// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002989// specified sequential range [L, L+Pos). or is undef.
2990static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002991 unsigned Pos, unsigned Size, int Low) {
2992 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002993 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002994 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002995 return true;
2996}
2997
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002998void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002999 SDValue Src1 = getValue(I.getOperand(0));
3000 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003001
Chris Lattnercf129702012-01-26 02:51:13 +00003002 SmallVector<int, 8> Mask;
3003 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3004 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003005
3006 const TargetLowering *TLI = TM.getTargetLowering();
3007 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003008 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003009 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003010
Mon P Wang7a824742008-11-16 05:06:27 +00003011 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003012 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003013 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003014 return;
3015 }
3016
3017 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003018 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3019 // Mask is longer than the source vectors and is a multiple of the source
3020 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003021 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003022 if (SrcNumElts*2 == MaskNumElts) {
3023 // First check for Src1 in low and Src2 in high
3024 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3025 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3026 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003027 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003028 VT, Src1, Src2));
3029 return;
3030 }
3031 // Then check for Src2 in low and Src1 in high
3032 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3033 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3034 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003035 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003036 VT, Src2, Src1));
3037 return;
3038 }
Mon P Wang25f01062008-11-10 04:46:22 +00003039 }
3040
Mon P Wang7a824742008-11-16 05:06:27 +00003041 // Pad both vectors with undefs to make them the same length as the mask.
3042 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003043 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3044 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003045 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003046
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003047 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3048 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003049 MOps1[0] = Src1;
3050 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003051
3052 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003053 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003054 &MOps1[0], NumConcat);
3055 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003056 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003057 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003058
Mon P Wang25f01062008-11-10 04:46:22 +00003059 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003060 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003061 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003062 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003063 if (Idx >= (int)SrcNumElts)
3064 Idx -= SrcNumElts - MaskNumElts;
3065 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003066 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003067
Andrew Trickef9de2a2013-05-25 02:42:55 +00003068 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003069 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003070 return;
3071 }
3072
Mon P Wang7a824742008-11-16 05:06:27 +00003073 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003074 // Analyze the access pattern of the vector to see if we can extract
3075 // two subvectors and do the shuffle. The analysis is done by calculating
3076 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003077 int MinRange[2] = { static_cast<int>(SrcNumElts),
3078 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003079 int MaxRange[2] = {-1, -1};
3080
Nate Begeman5f829d82009-04-29 05:20:52 +00003081 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003082 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003083 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003084 if (Idx < 0)
3085 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003086
Nate Begeman5f829d82009-04-29 05:20:52 +00003087 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003088 Input = 1;
3089 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003090 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003091 if (Idx > MaxRange[Input])
3092 MaxRange[Input] = Idx;
3093 if (Idx < MinRange[Input])
3094 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003095 }
Mon P Wang25f01062008-11-10 04:46:22 +00003096
Mon P Wang7a824742008-11-16 05:06:27 +00003097 // Check if the access is smaller than the vector size and can we find
3098 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003099 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3100 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003101 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003102 for (unsigned Input = 0; Input < 2; ++Input) {
3103 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003104 RangeUse[Input] = 0; // Unused
3105 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003106 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003107 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003108
3109 // Find a good start index that is a multiple of the mask length. Then
3110 // see if the rest of the elements are in range.
3111 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3112 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3113 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3114 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003115 }
3116
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003117 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003118 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003119 return;
3120 }
Craig Topper6148fe62012-04-08 23:15:04 +00003121 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003122 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003123 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003124 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003125 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003126 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003127 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003128 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003129 Src, DAG.getConstant(StartIdx[Input],
3130 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003131 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003132
Mon P Wang7a824742008-11-16 05:06:27 +00003133 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003134 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003135 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003136 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003137 if (Idx >= 0) {
3138 if (Idx < (int)SrcNumElts)
3139 Idx -= StartIdx[0];
3140 else
3141 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3142 }
3143 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003144 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003145
Andrew Trickef9de2a2013-05-25 02:42:55 +00003146 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003147 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003148 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003149 }
3150 }
3151
Mon P Wang7a824742008-11-16 05:06:27 +00003152 // We can't use either concat vectors or extract subvectors so fall back to
3153 // replacing the shuffle with extract and build vector.
3154 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003155 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003156 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003157 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003158 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003159 int Idx = Mask[i];
3160 SDValue Res;
3161
3162 if (Idx < 0) {
3163 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003164 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003165 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3166 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003167
Andrew Trickef9de2a2013-05-25 02:42:55 +00003168 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003169 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003170 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003171
3172 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003173 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003174
Andrew Trickef9de2a2013-05-25 02:42:55 +00003175 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003176 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003177}
3178
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003179void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003180 const Value *Op0 = I.getOperand(0);
3181 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003182 Type *AggTy = I.getType();
3183 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003184 bool IntoUndef = isa<UndefValue>(Op0);
3185 bool FromUndef = isa<UndefValue>(Op1);
3186
Jay Foad57aa6362011-07-13 10:26:04 +00003187 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003188
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003189 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003190 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003191 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003192 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003193 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003194
3195 unsigned NumAggValues = AggValueVTs.size();
3196 unsigned NumValValues = ValValueVTs.size();
3197 SmallVector<SDValue, 4> Values(NumAggValues);
3198
3199 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003200 unsigned i = 0;
3201 // Copy the beginning value(s) from the original aggregate.
3202 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003203 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003204 SDValue(Agg.getNode(), Agg.getResNo() + i);
3205 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003206 if (NumValValues) {
3207 SDValue Val = getValue(Op1);
3208 for (; i != LinearIndex + NumValValues; ++i)
3209 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3210 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3211 }
Dan Gohman575fad32008-09-03 16:12:24 +00003212 // Copy remaining value(s) from the original aggregate.
3213 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003214 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003215 SDValue(Agg.getNode(), Agg.getResNo() + i);
3216
Andrew Trickef9de2a2013-05-25 02:42:55 +00003217 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003218 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3219 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003220}
3221
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003222void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003223 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003224 Type *AggTy = Op0->getType();
3225 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003226 bool OutOfUndef = isa<UndefValue>(Op0);
3227
Jay Foad57aa6362011-07-13 10:26:04 +00003228 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003229
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003230 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003231 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003232 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003233
3234 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003235
3236 // Ignore a extractvalue that produces an empty object
3237 if (!NumValValues) {
3238 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3239 return;
3240 }
3241
Dan Gohman575fad32008-09-03 16:12:24 +00003242 SmallVector<SDValue, 4> Values(NumValValues);
3243
3244 SDValue Agg = getValue(Op0);
3245 // Copy out the selected value(s).
3246 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3247 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003248 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003249 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003250 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003251
Andrew Trickef9de2a2013-05-25 02:42:55 +00003252 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003253 DAG.getVTList(&ValValueVTs[0], NumValValues),
3254 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003255}
3256
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003257void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003258 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003259 // Note that the pointer operand may be a vector of pointers. Take the scalar
3260 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003261 Type *Ty = Op0->getType()->getScalarType();
3262 unsigned AS = Ty->getPointerAddressSpace();
3263 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003264
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003265 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003266 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003267 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003268 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003269 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003270 if (Field) {
3271 // N = N + Offset
3272 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003273 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003274 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003275 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003276
Dan Gohman575fad32008-09-03 16:12:24 +00003277 Ty = StTy->getElementType(Field);
3278 } else {
3279 Ty = cast<SequentialType>(Ty)->getElementType();
3280
3281 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003282 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003283 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003284 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003285 uint64_t Offs =
Duncan Sandsaf9eaa82009-05-09 07:06:46 +00003286 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003287 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003288 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003289 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003290 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003291 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003292 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003293 else
Tom Stellardfd155822013-08-26 15:05:36 +00003294 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003295
Andrew Trickef9de2a2013-05-25 02:42:55 +00003296 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003297 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003298 continue;
3299 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003300
Dan Gohman575fad32008-09-03 16:12:24 +00003301 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003302 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Dan Gohman4ef112b2009-10-23 17:57:43 +00003303 TD->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003304 SDValue IdxN = getValue(Idx);
3305
3306 // If the index is smaller or larger than intptr_t, truncate or extend
3307 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003308 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003309
3310 // If this is a multiply by a power of two, turn it into a shl
3311 // immediately. This is a very common case.
3312 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003313 if (ElementSize.isPowerOf2()) {
3314 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003315 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003316 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003317 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003318 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003319 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003320 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003321 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003322 }
3323 }
3324
Andrew Trickef9de2a2013-05-25 02:42:55 +00003325 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003326 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003327 }
3328 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003329
Dan Gohman575fad32008-09-03 16:12:24 +00003330 setValue(&I, N);
3331}
3332
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003333void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003334 // If this is a fixed sized alloca in the entry block of the function,
3335 // allocate it statically on the stack.
3336 if (FuncInfo.StaticAllocaMap.count(&I))
3337 return; // getValue will auto-populate this.
3338
Chris Lattner229907c2011-07-18 04:54:35 +00003339 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003340 const TargetLowering *TLI = TM.getTargetLowering();
3341 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003342 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003343 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003344 I.getAlignment());
3345
3346 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003347
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003348 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003349 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003350 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003351
Andrew Trickef9de2a2013-05-25 02:42:55 +00003352 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003353 AllocSize,
3354 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003355
Dan Gohman575fad32008-09-03 16:12:24 +00003356 // Handle alignment. If the requested alignment is less than or equal to
3357 // the stack alignment, ignore it. If the size is greater than or equal to
3358 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003359 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003360 if (Align <= StackAlign)
3361 Align = 0;
3362
3363 // Round the size of the allocation up to the stack alignment size
3364 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003365 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003366 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003367 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003368
Dan Gohman575fad32008-09-03 16:12:24 +00003369 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003370 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003371 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003372 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3373
3374 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003375 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003376 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003377 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003378 setValue(&I, DSA);
3379 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003380
Dan Gohman575fad32008-09-03 16:12:24 +00003381 // Inform the Frame Information that we have just allocated a variable-sized
3382 // object.
Bob Wilson67bbf3a2013-02-08 20:35:15 +00003383 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohman575fad32008-09-03 16:12:24 +00003384}
3385
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003386void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003387 if (I.isAtomic())
3388 return visitAtomicLoad(I);
3389
Dan Gohman575fad32008-09-03 16:12:24 +00003390 const Value *SV = I.getOperand(0);
3391 SDValue Ptr = getValue(SV);
3392
Chris Lattner229907c2011-07-18 04:54:35 +00003393 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003394
Dan Gohman575fad32008-09-03 16:12:24 +00003395 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003396 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooper82cd9e82011-11-08 18:42:53 +00003397 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003398 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003399 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003400 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003401
Owen Anderson53aa7a92009-08-10 22:56:29 +00003402 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003403 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003404 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003405 unsigned NumValues = ValueVTs.size();
3406 if (NumValues == 0)
3407 return;
3408
3409 SDValue Root;
3410 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003411 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003412 // Serialize volatile loads with other side effects.
3413 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003414 else if (AA->pointsToConstantMemory(
3415 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003416 // Do not serialize (non-volatile) loads of constant memory with anything.
3417 Root = DAG.getEntryNode();
3418 ConstantMemory = true;
3419 } else {
3420 // Do not serialize non-volatile loads against each other.
3421 Root = DAG.getRoot();
3422 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003423
Richard Sandiford9afe6132013-12-10 10:36:34 +00003424 const TargetLowering *TLI = TM.getTargetLowering();
3425 if (isVolatile)
3426 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3427
Dan Gohman575fad32008-09-03 16:12:24 +00003428 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003429 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3430 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003431 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003432 unsigned ChainI = 0;
3433 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3434 // Serializing loads here may result in excessive register pressure, and
3435 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3436 // could recover a bit by hoisting nodes upward in the chain by recognizing
3437 // they are side-effect free or do not alias. The optimizer should really
3438 // avoid this case by converting large object/array copies to llvm.memcpy
3439 // (MaxParallelChains should always remain as failsafe).
3440 if (ChainI == MaxParallelChains) {
3441 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003442 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003443 MVT::Other, &Chains[0], ChainI);
3444 Root = Chain;
3445 ChainI = 0;
3446 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003447 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003448 PtrVT, Ptr,
3449 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003450 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003451 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003452 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3453 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003454
Dan Gohman575fad32008-09-03 16:12:24 +00003455 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003456 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003457 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003458
Dan Gohman575fad32008-09-03 16:12:24 +00003459 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003460 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003461 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003462 if (isVolatile)
3463 DAG.setRoot(Chain);
3464 else
3465 PendingLoads.push_back(Chain);
3466 }
3467
Andrew Trickef9de2a2013-05-25 02:42:55 +00003468 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003469 DAG.getVTList(&ValueVTs[0], NumValues),
3470 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003471}
Dan Gohman575fad32008-09-03 16:12:24 +00003472
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003473void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003474 if (I.isAtomic())
3475 return visitAtomicStore(I);
3476
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003477 const Value *SrcV = I.getOperand(0);
3478 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003479
Owen Anderson53aa7a92009-08-10 22:56:29 +00003480 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003481 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003482 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003483 unsigned NumValues = ValueVTs.size();
3484 if (NumValues == 0)
3485 return;
3486
3487 // Get the lowered operands. Note that we do this after
3488 // checking if NumResults is zero, because with zero results
3489 // the operands won't have values in the map.
3490 SDValue Src = getValue(SrcV);
3491 SDValue Ptr = getValue(PtrV);
3492
3493 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003494 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3495 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003496 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003497 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003498 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003499 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003500 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003501
Andrew Trick116efac2010-11-12 17:50:46 +00003502 unsigned ChainI = 0;
3503 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3504 // See visitLoad comments.
3505 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003506 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003507 MVT::Other, &Chains[0], ChainI);
3508 Root = Chain;
3509 ChainI = 0;
3510 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003511 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003512 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003513 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003514 SDValue(Src.getNode(), Src.getResNo() + i),
3515 Add, MachinePointerInfo(PtrV, Offsets[i]),
3516 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3517 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003518 }
3519
Andrew Trickef9de2a2013-05-25 02:42:55 +00003520 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003521 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003522 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003523}
3524
Eli Friedman30a49e92011-08-03 21:06:02 +00003525static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003526 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003527 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003528 SelectionDAG &DAG,
3529 const TargetLowering &TLI) {
3530 // Fence, if necessary
3531 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003532 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003533 Order = Release;
3534 else if (Order == Acquire || Order == Monotonic)
3535 return Chain;
3536 } else {
3537 if (Order == AcquireRelease)
3538 Order = Acquire;
3539 else if (Order == Release || Order == Monotonic)
3540 return Chain;
3541 }
3542 SDValue Ops[3];
3543 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003544 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3545 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003546 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3547}
3548
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003549void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003550 SDLoc dl = getCurSDLoc();
Eli Friedman30a49e92011-08-03 21:06:02 +00003551 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003552 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003553
3554 SDValue InChain = getRoot();
3555
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003556 const TargetLowering *TLI = TM.getTargetLowering();
3557 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003558 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003559 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003560
Eli Friedmanadec5872011-07-29 03:05:32 +00003561 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003562 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003563 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003564 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003565 getValue(I.getPointerOperand()),
3566 getValue(I.getCompareOperand()),
3567 getValue(I.getNewValOperand()),
3568 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003569 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003570 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003571
3572 SDValue OutChain = L.getValue(1);
3573
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003574 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003575 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003576 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003577
Eli Friedmanadec5872011-07-29 03:05:32 +00003578 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003579 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003580}
3581
3582void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003583 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003584 ISD::NodeType NT;
3585 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003586 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003587 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3588 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3589 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3590 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3591 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3592 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3593 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3594 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3595 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3596 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3597 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3598 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003599 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003600 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003601
3602 SDValue InChain = getRoot();
3603
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003604 const TargetLowering *TLI = TM.getTargetLowering();
3605 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003606 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003607 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003608
Eli Friedmanadec5872011-07-29 03:05:32 +00003609 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003610 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003611 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003612 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003613 getValue(I.getPointerOperand()),
3614 getValue(I.getValOperand()),
3615 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003616 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003617 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003618
3619 SDValue OutChain = L.getValue(1);
3620
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003621 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003622 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003623 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003624
Eli Friedmanadec5872011-07-29 03:05:32 +00003625 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003626 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003627}
3628
Eli Friedmanfee02c62011-07-25 23:16:38 +00003629void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003630 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003631 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003632 SDValue Ops[3];
3633 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003634 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3635 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003636 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003637}
3638
Eli Friedman342e8df2011-08-24 20:50:09 +00003639void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003640 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003641 AtomicOrdering Order = I.getOrdering();
3642 SynchronizationScope Scope = I.getSynchScope();
3643
3644 SDValue InChain = getRoot();
3645
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003646 const TargetLowering *TLI = TM.getTargetLowering();
3647 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003648
Evan Chenga72b9702013-02-06 02:06:33 +00003649 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003650 report_fatal_error("Cannot generate unaligned atomic load");
3651
Richard Sandiford9afe6132013-12-10 10:36:34 +00003652 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003653 SDValue L =
3654 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3655 getValue(I.getPointerOperand()),
3656 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003657 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003658 Scope);
3659
3660 SDValue OutChain = L.getValue(1);
3661
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003662 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003663 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003664 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003665
3666 setValue(&I, L);
3667 DAG.setRoot(OutChain);
3668}
3669
3670void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003671 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003672
3673 AtomicOrdering Order = I.getOrdering();
3674 SynchronizationScope Scope = I.getSynchScope();
3675
3676 SDValue InChain = getRoot();
3677
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003678 const TargetLowering *TLI = TM.getTargetLowering();
3679 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003680
Evan Chenga72b9702013-02-06 02:06:33 +00003681 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003682 report_fatal_error("Cannot generate unaligned atomic store");
3683
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003684 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003685 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003686 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003687
3688 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003689 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003690 InChain,
3691 getValue(I.getPointerOperand()),
3692 getValue(I.getValueOperand()),
3693 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003694 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003695 Scope);
3696
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003697 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003698 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003699 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003700
3701 DAG.setRoot(OutChain);
3702}
3703
Dan Gohman575fad32008-09-03 16:12:24 +00003704/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3705/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003706void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003707 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003708 bool HasChain = !I.doesNotAccessMemory();
3709 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3710
3711 // Build the operand list.
3712 SmallVector<SDValue, 8> Ops;
3713 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3714 if (OnlyLoad) {
3715 // We don't need to serialize loads against other loads.
3716 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003717 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003718 Ops.push_back(getRoot());
3719 }
3720 }
Mon P Wang769134b2008-11-01 20:24:53 +00003721
3722 // Info is set by getTgtMemInstrinsic
3723 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003724 const TargetLowering *TLI = TM.getTargetLowering();
3725 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003726
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003727 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003728 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3729 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003730 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003731
3732 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003733 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3734 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003735 Ops.push_back(Op);
3736 }
3737
Owen Anderson53aa7a92009-08-10 22:56:29 +00003738 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003739 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003740
Dan Gohman575fad32008-09-03 16:12:24 +00003741 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003742 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003743
Bob Wilson84aa8552009-07-31 22:41:21 +00003744 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohman575fad32008-09-03 16:12:24 +00003745
3746 // Create the node.
3747 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003748 if (IsTgtIntrinsic) {
3749 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003750 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003751 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003752 Info.memVT,
3753 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003754 Info.align, Info.vol,
3755 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003756 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003757 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003758 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003759 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003760 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003761 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003762 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003763 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003764 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003765 }
3766
Dan Gohman575fad32008-09-03 16:12:24 +00003767 if (HasChain) {
3768 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3769 if (OnlyLoad)
3770 PendingLoads.push_back(Chain);
3771 else
3772 DAG.setRoot(Chain);
3773 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003774
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003775 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003776 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003777 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003778 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003779 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003780
Dan Gohman575fad32008-09-03 16:12:24 +00003781 setValue(&I, Result);
3782 }
3783}
3784
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003785/// GetSignificand - Get the significand and build it into a floating-point
3786/// number with exponent of 1:
3787///
3788/// Op = (Op & 0x007fffff) | 0x3f800000;
3789///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003790/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003791static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003792GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003793 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3794 DAG.getConstant(0x007fffff, MVT::i32));
3795 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3796 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003797 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003798}
3799
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003800/// GetExponent - Get the exponent:
3801///
Bill Wendling23959162009-01-20 21:17:57 +00003802/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003803///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003804/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003805static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003806GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003807 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003808 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3809 DAG.getConstant(0x7f800000, MVT::i32));
3810 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003811 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003812 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3813 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003814 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003815}
3816
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003817/// getF32Constant - Get 32-bit floating point constant.
3818static SDValue
3819getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003820 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3821 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003822}
3823
Craig Topperd2638c12012-11-24 18:52:06 +00003824/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003825/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003826static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003827 const TargetLowering &TLI) {
3828 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003829 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003830
3831 // Put the exponent in the right bit position for later addition to the
3832 // final result:
3833 //
3834 // #define LOG2OFe 1.4426950f
3835 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003836 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003837 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003838 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003839
3840 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003841 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3842 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003843
3844 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003845 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003846 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003847
Craig Topper4a981752012-11-24 08:22:37 +00003848 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003849 if (LimitFloatPrecision <= 6) {
3850 // For floating-point precision of 6:
3851 //
3852 // TwoToFractionalPartOfX =
3853 // 0.997535578f +
3854 // (0.735607626f + 0.252464424f * x) * x;
3855 //
3856 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003857 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003859 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003860 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003861 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003862 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3863 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003864 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003865 // For floating-point precision of 12:
3866 //
3867 // TwoToFractionalPartOfX =
3868 // 0.999892986f +
3869 // (0.696457318f +
3870 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3871 //
3872 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003873 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003874 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003875 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003876 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003877 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3878 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003880 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003881 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3882 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003883 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003884 // For floating-point precision of 18:
3885 //
3886 // TwoToFractionalPartOfX =
3887 // 0.999999982f +
3888 // (0.693148872f +
3889 // (0.240227044f +
3890 // (0.554906021e-1f +
3891 // (0.961591928e-2f +
3892 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3893 //
3894 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003895 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003896 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003897 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003898 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003899 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3900 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003902 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3903 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003904 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003905 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3906 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003908 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3909 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003911 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003912 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3913 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003914 }
Craig Topper4a981752012-11-24 08:22:37 +00003915
3916 // Add the exponent into the result in integer domain.
3917 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003918 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3919 DAG.getNode(ISD::ADD, dl, MVT::i32,
3920 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003921 }
3922
Craig Topperd2638c12012-11-24 18:52:06 +00003923 // No special expansion.
3924 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003925}
3926
Craig Topperbef254a2012-11-23 18:38:31 +00003927/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003928/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003929static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003930 const TargetLowering &TLI) {
3931 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003932 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003933 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003934
3935 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003936 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003937 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003939
3940 // Get the significand and build it into a floating-point number with
3941 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003942 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003943
Craig Topper3669de42012-11-16 19:08:44 +00003944 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003945 if (LimitFloatPrecision <= 6) {
3946 // For floating-point precision of 6:
3947 //
3948 // LogofMantissa =
3949 // -1.1609546f +
3950 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003951 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003952 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003953 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00003955 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003956 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00003957 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003958 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3959 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00003960 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003961 // For floating-point precision of 12:
3962 //
3963 // LogOfMantissa =
3964 // -1.7417939f +
3965 // (2.8212026f +
3966 // (-1.4699568f +
3967 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3968 //
3969 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003970 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00003972 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00003974 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3975 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00003977 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3978 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003979 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00003980 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003981 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3982 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00003983 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003984 // For floating-point precision of 18:
3985 //
3986 // LogOfMantissa =
3987 // -2.1072184f +
3988 // (4.2372794f +
3989 // (-3.7029485f +
3990 // (2.2781945f +
3991 // (-0.87823314f +
3992 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3993 //
3994 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003995 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003996 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00003997 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00003999 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4000 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004002 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4003 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004004 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004005 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4006 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004008 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4009 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004011 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004012 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4013 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004014 }
Craig Topper3669de42012-11-16 19:08:44 +00004015
Craig Topperbef254a2012-11-23 18:38:31 +00004016 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004017 }
4018
Craig Topperbef254a2012-11-23 18:38:31 +00004019 // No special expansion.
4020 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004021}
4022
Craig Topperbef254a2012-11-23 18:38:31 +00004023/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004024/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004025static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004026 const TargetLowering &TLI) {
4027 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004028 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004029 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004030
Bill Wendlinged3bb782008-09-09 20:39:27 +00004031 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004032 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004033
Bill Wendling48416782008-09-09 00:28:24 +00004034 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004035 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004036 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004037
Bill Wendling48416782008-09-09 00:28:24 +00004038 // Different possible minimax approximations of significand in
4039 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004040 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004041 if (LimitFloatPrecision <= 6) {
4042 // For floating-point precision of 6:
4043 //
4044 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4045 //
4046 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004047 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004048 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004049 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004050 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004051 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004052 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4053 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004054 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004055 // For floating-point precision of 12:
4056 //
4057 // Log2ofMantissa =
4058 // -2.51285454f +
4059 // (4.07009056f +
4060 // (-2.12067489f +
4061 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004062 //
Bill Wendling48416782008-09-09 00:28:24 +00004063 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004064 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004066 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004067 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004068 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4069 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004070 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004071 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4072 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004073 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004074 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004075 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4076 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004077 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004078 // For floating-point precision of 18:
4079 //
4080 // Log2ofMantissa =
4081 // -3.0400495f +
4082 // (6.1129976f +
4083 // (-5.3420409f +
4084 // (3.2865683f +
4085 // (-1.2669343f +
4086 // (0.27515199f -
4087 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4088 //
4089 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004090 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004091 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004092 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004093 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004094 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4095 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004096 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004097 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4098 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004099 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004100 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4101 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004103 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4104 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004105 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004106 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004107 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4108 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004109 }
Craig Topper3669de42012-11-16 19:08:44 +00004110
Craig Topperbef254a2012-11-23 18:38:31 +00004111 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004112 }
Bill Wendling48416782008-09-09 00:28:24 +00004113
Craig Topperbef254a2012-11-23 18:38:31 +00004114 // No special expansion.
4115 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004116}
4117
Craig Topperbef254a2012-11-23 18:38:31 +00004118/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004119/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004120static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004121 const TargetLowering &TLI) {
4122 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004123 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004124 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004125
Bill Wendlinged3bb782008-09-09 20:39:27 +00004126 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004127 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004128 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004130
4131 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004132 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004133 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004134
Craig Topper3669de42012-11-16 19:08:44 +00004135 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004136 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004137 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004138 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004139 // Log10ofMantissa =
4140 // -0.50419619f +
4141 // (0.60948995f - 0.10380950f * x) * x;
4142 //
4143 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004144 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004146 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004148 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004149 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4150 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004151 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004152 // For floating-point precision of 12:
4153 //
4154 // Log10ofMantissa =
4155 // -0.64831180f +
4156 // (0.91751397f +
4157 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4158 //
4159 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004160 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004161 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004162 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004163 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004164 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4165 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004167 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004168 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4169 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004170 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004171 // For floating-point precision of 18:
4172 //
4173 // Log10ofMantissa =
4174 // -0.84299375f +
4175 // (1.5327582f +
4176 // (-1.0688956f +
4177 // (0.49102474f +
4178 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4179 //
4180 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004181 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004183 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004185 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4186 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004187 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004188 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4189 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004191 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4192 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004194 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004195 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4196 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004197 }
Craig Topper3669de42012-11-16 19:08:44 +00004198
Craig Topperbef254a2012-11-23 18:38:31 +00004199 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004200 }
Bill Wendling48416782008-09-09 00:28:24 +00004201
Craig Topperbef254a2012-11-23 18:38:31 +00004202 // No special expansion.
4203 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004204}
4205
Craig Topperd2638c12012-11-24 18:52:06 +00004206/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004207/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004208static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004209 const TargetLowering &TLI) {
4210 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004211 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004212 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004213
4214 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004215 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4216 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004217
4218 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004219 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004220 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004221
Craig Topper4a981752012-11-24 08:22:37 +00004222 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004223 if (LimitFloatPrecision <= 6) {
4224 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004225 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004226 // TwoToFractionalPartOfX =
4227 // 0.997535578f +
4228 // (0.735607626f + 0.252464424f * x) * x;
4229 //
4230 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004231 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004233 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004234 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004235 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004236 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4237 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004238 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004239 // For floating-point precision of 12:
4240 //
4241 // TwoToFractionalPartOfX =
4242 // 0.999892986f +
4243 // (0.696457318f +
4244 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4245 //
4246 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004247 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004249 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004250 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004251 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4252 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004253 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004254 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004255 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4256 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004257 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004258 // For floating-point precision of 18:
4259 //
4260 // TwoToFractionalPartOfX =
4261 // 0.999999982f +
4262 // (0.693148872f +
4263 // (0.240227044f +
4264 // (0.554906021e-1f +
4265 // (0.961591928e-2f +
4266 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4267 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004268 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004269 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004270 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004271 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4273 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004274 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004275 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4276 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004278 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4279 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004281 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4282 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004283 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004284 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004285 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4286 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004287 }
Craig Topper4a981752012-11-24 08:22:37 +00004288
4289 // Add the exponent into the result in integer domain.
4290 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4291 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004292 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4293 DAG.getNode(ISD::ADD, dl, MVT::i32,
4294 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004295 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004296
Craig Topperd2638c12012-11-24 18:52:06 +00004297 // No special expansion.
4298 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004299}
4300
Bill Wendling648930b2008-09-10 00:20:20 +00004301/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4302/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004303static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004304 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004305 bool IsExp10 = false;
Craig Topper79bd2052012-11-25 08:08:58 +00004306 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004307 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004308 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4309 APFloat Ten(10.0f);
4310 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004311 }
4312 }
4313
Craig Topper268b6222012-11-25 00:48:58 +00004314 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004315 // Put the exponent in the right bit position for later addition to the
4316 // final result:
4317 //
4318 // #define LOG2OF10 3.3219281f
4319 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004320 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004321 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004322 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004323
4324 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004325 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4326 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004327
4328 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004329 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004330 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004331
Craig Topper85719442012-11-25 00:15:07 +00004332 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004333 if (LimitFloatPrecision <= 6) {
4334 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004335 //
Bill Wendling648930b2008-09-10 00:20:20 +00004336 // twoToFractionalPartOfX =
4337 // 0.997535578f +
4338 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004339 //
Bill Wendling648930b2008-09-10 00:20:20 +00004340 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004341 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004342 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004343 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004344 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004346 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4347 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004348 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004349 // For floating-point precision of 12:
4350 //
4351 // TwoToFractionalPartOfX =
4352 // 0.999892986f +
4353 // (0.696457318f +
4354 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4355 //
4356 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004357 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004358 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004359 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004360 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004361 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4362 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004363 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004364 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004365 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4366 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004367 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004368 // For floating-point precision of 18:
4369 //
4370 // TwoToFractionalPartOfX =
4371 // 0.999999982f +
4372 // (0.693148872f +
4373 // (0.240227044f +
4374 // (0.554906021e-1f +
4375 // (0.961591928e-2f +
4376 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4377 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004378 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004379 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004380 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004381 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004382 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4383 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004384 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004385 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4386 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004387 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004388 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4389 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004390 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004391 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4392 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004393 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004394 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004395 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4396 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004397 }
Craig Topper85719442012-11-25 00:15:07 +00004398
4399 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004400 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4401 DAG.getNode(ISD::ADD, dl, MVT::i32,
4402 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004403 }
4404
Craig Topper79bd2052012-11-25 08:08:58 +00004405 // No special expansion.
4406 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004407}
4408
Chris Lattner39f18e52010-01-01 03:32:16 +00004409
4410/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004411static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004412 SelectionDAG &DAG) {
4413 // If RHS is a constant, we can expand this out to a multiplication tree,
4414 // otherwise we end up lowering to a call to __powidf2 (for example). When
4415 // optimizing for size, we only want to do this if the expansion would produce
4416 // a small number of multiplies, otherwise we do the full expansion.
4417 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4418 // Get the exponent as a positive value.
4419 unsigned Val = RHSC->getSExtValue();
4420 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004421
Chris Lattner39f18e52010-01-01 03:32:16 +00004422 // powi(x, 0) -> 1.0
4423 if (Val == 0)
4424 return DAG.getConstantFP(1.0, LHS.getValueType());
4425
Dan Gohman913c9982010-04-15 04:33:49 +00004426 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004427 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4428 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004429 // If optimizing for size, don't insert too many multiplies. This
4430 // inserts up to 5 multiplies.
4431 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4432 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004433 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004434 // powi(x,15) generates one more multiply than it should), but this has
4435 // the benefit of being both really simple and much better than a libcall.
4436 SDValue Res; // Logically starts equal to 1.0
4437 SDValue CurSquare = LHS;
4438 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004439 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004440 if (Res.getNode())
4441 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4442 else
4443 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004444 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004445
Chris Lattner39f18e52010-01-01 03:32:16 +00004446 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4447 CurSquare, CurSquare);
4448 Val >>= 1;
4449 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004450
Chris Lattner39f18e52010-01-01 03:32:16 +00004451 // If the original was negative, invert the result, producing 1/(x*x*x).
4452 if (RHSC->getSExtValue() < 0)
4453 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4454 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4455 return Res;
4456 }
4457 }
4458
4459 // Otherwise, expand to a libcall.
4460 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4461}
4462
Devang Patel8e60ff12011-05-16 21:24:05 +00004463// getTruncatedArgReg - Find underlying register used for an truncated
4464// argument.
4465static unsigned getTruncatedArgReg(const SDValue &N) {
4466 if (N.getOpcode() != ISD::TRUNCATE)
4467 return 0;
4468
4469 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004470 if (Ext.getOpcode() == ISD::AssertZext ||
4471 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004472 const SDValue &CFR = Ext.getOperand(0);
4473 if (CFR.getOpcode() == ISD::CopyFromReg)
4474 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004475 if (CFR.getOpcode() == ISD::TRUNCATE)
4476 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004477 }
4478 return 0;
4479}
4480
Evan Cheng6e822452010-04-28 23:08:54 +00004481/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4482/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4483/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004484bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004485SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004486 int64_t Offset,
Dan Gohman63f31112010-05-01 00:33:16 +00004487 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004488 const Argument *Arg = dyn_cast<Argument>(V);
4489 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004490 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004491
Devang Patel03955532010-04-29 20:40:36 +00004492 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004493 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004494
Devang Patela46953d2010-04-29 18:50:36 +00004495 // Ignore inlined function arguments here.
4496 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004497 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004498 return false;
4499
David Blaikie0252265b2013-06-16 20:34:15 +00004500 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004501 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004502 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4503 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004504
David Blaikie0252265b2013-06-16 20:34:15 +00004505 if (!Op && N.getNode()) {
4506 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004507 if (N.getOpcode() == ISD::CopyFromReg)
4508 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4509 else
4510 Reg = getTruncatedArgReg(N);
4511 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004512 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4513 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4514 if (PR)
4515 Reg = PR;
4516 }
David Blaikie0252265b2013-06-16 20:34:15 +00004517 if (Reg)
4518 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004519 }
4520
David Blaikie0252265b2013-06-16 20:34:15 +00004521 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004522 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004523 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004524 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004525 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004526 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004527
David Blaikie0252265b2013-06-16 20:34:15 +00004528 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004529 // Check if frame index is available.
4530 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004531 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004532 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4533 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004534
David Blaikie0252265b2013-06-16 20:34:15 +00004535 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004536 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004537
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004538 // FIXME: This does not handle register-indirect values at offset 0.
4539 bool IsIndirect = Offset != 0;
David Blaikie0252265b2013-06-16 20:34:15 +00004540 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004541 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4542 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004543 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004544 Op->getReg(), Offset, Variable));
4545 else
4546 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004547 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4548 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004549
Evan Cheng5fb45a22010-04-29 01:40:30 +00004550 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004551}
Chris Lattner39f18e52010-01-01 03:32:16 +00004552
Douglas Gregor6739a892010-05-11 06:17:44 +00004553// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004554#if defined(_MSC_VER) && defined(setjmp) && \
4555 !defined(setjmp_undefined_for_msvc)
4556# pragma push_macro("setjmp")
4557# undef setjmp
4558# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004559#endif
4560
Dan Gohman575fad32008-09-03 16:12:24 +00004561/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4562/// we want to emit this as a call to a named external function, return the name
4563/// otherwise lower it and return null.
4564const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004565SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004566 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004567 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004568 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004569 SDValue Res;
4570
Dan Gohman575fad32008-09-03 16:12:24 +00004571 switch (Intrinsic) {
4572 default:
4573 // By default, turn this into a target intrinsic node.
4574 visitTargetIntrinsic(I, Intrinsic);
4575 return 0;
4576 case Intrinsic::vastart: visitVAStart(I); return 0;
4577 case Intrinsic::vaend: visitVAEnd(I); return 0;
4578 case Intrinsic::vacopy: visitVACopy(I); return 0;
4579 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004580 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004581 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004582 return 0;
Bill Wendlingc966a732008-09-26 22:10:44 +00004583 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004584 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004585 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004586 return 0;
4587 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004588 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004589 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004590 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004591 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004592 // Assert for address < 256 since we support only user defined address
4593 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004594 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004595 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004596 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004597 < 256 &&
4598 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004599 SDValue Op1 = getValue(I.getArgOperand(0));
4600 SDValue Op2 = getValue(I.getArgOperand(1));
4601 SDValue Op3 = getValue(I.getArgOperand(2));
4602 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004603 if (!Align)
4604 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004605 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004606 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004607 MachinePointerInfo(I.getArgOperand(0)),
4608 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004609 return 0;
4610 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004611 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004612 // Assert for address < 256 since we support only user defined address
4613 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004614 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004615 < 256 &&
4616 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004617 SDValue Op1 = getValue(I.getArgOperand(0));
4618 SDValue Op2 = getValue(I.getArgOperand(1));
4619 SDValue Op3 = getValue(I.getArgOperand(2));
4620 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004621 if (!Align)
4622 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004623 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004624 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004625 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004626 return 0;
4627 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004628 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004629 // Assert for address < 256 since we support only user defined address
4630 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004631 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004632 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004633 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004634 < 256 &&
4635 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004636 SDValue Op1 = getValue(I.getArgOperand(0));
4637 SDValue Op2 = getValue(I.getArgOperand(1));
4638 SDValue Op3 = getValue(I.getArgOperand(2));
4639 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004640 if (!Align)
4641 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004642 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004643 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004644 MachinePointerInfo(I.getArgOperand(0)),
4645 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004646 return 0;
4647 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004648 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004649 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004650 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004651 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004652 DIVariable DIVar(Variable);
4653 assert((!DIVar || DIVar.isVariable()) &&
4654 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4655 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004656 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen120cfe22010-02-08 21:53:27 +00004657 return 0;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004658 }
Dale Johannesene0983522010-04-26 20:06:49 +00004659
Devang Patel3bffd522010-09-02 21:29:42 +00004660 // Check if address has undef value.
4661 if (isa<UndefValue>(Address) ||
4662 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004663 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3bffd522010-09-02 21:29:42 +00004664 return 0;
4665 }
4666
Dale Johannesene0983522010-04-26 20:06:49 +00004667 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004668 if (!N.getNode() && isa<Argument>(Address))
4669 // Check unused arguments map.
4670 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004671 SDDbgValue *SDV;
4672 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004673 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4674 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004675 // Parameters are handled specially.
4676 bool isParameter =
4677 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4678 isa<Argument>(Address));
4679
Devang Patel98d3edf2010-09-02 21:02:27 +00004680 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4681
Dale Johannesene0983522010-04-26 20:06:49 +00004682 if (isParameter && !AI) {
4683 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4684 if (FINode)
4685 // Byval parameter. We have a frame index at this point.
4686 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4687 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004688 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004689 // Address is an argument, so try to emit its dbg value using
4690 // virtual register info from the FuncInfo.ValueMap.
4691 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesene0983522010-04-26 20:06:49 +00004692 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004693 }
Dale Johannesene0983522010-04-26 20:06:49 +00004694 } else if (AI)
4695 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4696 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004697 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004698 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004699 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004700 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4701 DEBUG(Address->dump());
Dale Johannesene0983522010-04-26 20:06:49 +00004702 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004703 }
Dale Johannesene0983522010-04-26 20:06:49 +00004704 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4705 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004706 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004707 // virtual register info from the FuncInfo.ValueMap.
Devang Patelea134f52010-08-26 22:53:27 +00004708 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004709 // If variable is pinned by a alloca in dominating bb then
4710 // use StaticAllocaMap.
4711 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004712 if (AI->getParent() != DI.getParent()) {
4713 DenseMap<const AllocaInst*, int>::iterator SI =
4714 FuncInfo.StaticAllocaMap.find(AI);
4715 if (SI != FuncInfo.StaticAllocaMap.end()) {
4716 SDV = DAG.getDbgValue(Variable, SI->second,
4717 0, dl, SDNodeOrder);
4718 DAG.AddDbgValue(SDV, 0, false);
4719 return 0;
4720 }
Devang Patelda25de82010-09-15 14:48:53 +00004721 }
4722 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004723 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004724 }
Dale Johannesene0983522010-04-26 20:06:49 +00004725 }
Dan Gohman575fad32008-09-03 16:12:24 +00004726 return 0;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004727 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004728 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004729 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004730 DIVariable DIVar(DI.getVariable());
4731 assert((!DIVar || DIVar.isVariable()) &&
4732 "Variable in DbgValueInst should be either null or a DIVariable.");
4733 if (!DIVar)
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004734 return 0;
4735
4736 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004737 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004738 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004739 if (!V)
4740 return 0;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004741
Dale Johannesene0983522010-04-26 20:06:49 +00004742 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004743 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesene0983522010-04-26 20:06:49 +00004744 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4745 DAG.AddDbgValue(SDV, 0, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004746 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004747 // Do not use getValue() in here; we don't want to generate code at
4748 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004749 SDValue N = NodeMap[V];
4750 if (!N.getNode() && isa<Argument>(V))
4751 // Check unused arguments map.
4752 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004753 if (N.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00004754 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004755 SDV = DAG.getDbgValue(Variable, N.getNode(),
4756 N.getResNo(), Offset, dl, SDNodeOrder);
4757 DAG.AddDbgValue(SDV, N.getNode(), false);
4758 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004759 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004760 // Do not call getValue(V) yet, as we don't want to generate code.
4761 // Remember it for later.
4762 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4763 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004764 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004765 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004766 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004767 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004768 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004769 }
4770
4771 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004772 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004773 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004774 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004775 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004776 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004777 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4778 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004779 return 0;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004780 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004781 DenseMap<const AllocaInst*, int>::iterator SI =
4782 FuncInfo.StaticAllocaMap.find(AI);
4783 if (SI == FuncInfo.StaticAllocaMap.end())
4784 return 0; // VLAs.
4785 int FI = SI->second;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004786
Chris Lattnerfb964e52010-04-05 06:19:28 +00004787 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4788 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4789 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004790 return 0;
4791 }
Dan Gohman575fad32008-09-03 16:12:24 +00004792
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004793 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004794 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004795 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004796 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4797 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004798 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00004799 return 0;
4800 }
4801
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004802 case Intrinsic::eh_return_i32:
4803 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004804 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004805 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004806 MVT::Other,
4807 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004808 getValue(I.getArgOperand(0)),
4809 getValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004810 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004811 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004812 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004813 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004814 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004815 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004816 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004817 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004818 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004819 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004820 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004821 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004822 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004823 TLI->getPointerTy(),
4824 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004825 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004826 FA, Offset));
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004827 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00004828 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004829 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004830 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004831 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004832 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004833 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004834
Chris Lattnerfb964e52010-04-05 06:19:28 +00004835 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbach54c05302010-01-28 01:45:32 +00004836 return 0;
4837 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004838 case Intrinsic::eh_sjlj_functioncontext: {
4839 // Get and store the index of the function context.
4840 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004841 AllocaInst *FnCtx =
4842 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004843 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4844 MFI->setFunctionContextIndex(FI);
4845 return 0;
4846 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004847 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004848 SDValue Ops[2];
4849 Ops[0] = getRoot();
4850 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004851 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004852 DAG.getVTList(MVT::i32, MVT::Other),
4853 Ops, 2);
4854 setValue(&I, Op.getValue(0));
4855 DAG.setRoot(Op.getValue(1));
Jim Grosbachc98892f2010-05-26 20:22:18 +00004856 return 0;
4857 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004858 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004859 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004860 getRoot(), getValue(I.getArgOperand(0))));
4861 return 0;
4862 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004863
Dale Johannesendd224d22010-09-30 23:57:10 +00004864 case Intrinsic::x86_mmx_pslli_w:
4865 case Intrinsic::x86_mmx_pslli_d:
4866 case Intrinsic::x86_mmx_pslli_q:
4867 case Intrinsic::x86_mmx_psrli_w:
4868 case Intrinsic::x86_mmx_psrli_d:
4869 case Intrinsic::x86_mmx_psrli_q:
4870 case Intrinsic::x86_mmx_psrai_w:
4871 case Intrinsic::x86_mmx_psrai_d: {
4872 SDValue ShAmt = getValue(I.getArgOperand(1));
4873 if (isa<ConstantSDNode>(ShAmt)) {
4874 visitTargetIntrinsic(I, Intrinsic);
4875 return 0;
4876 }
4877 unsigned NewIntrinsic = 0;
4878 EVT ShAmtVT = MVT::v2i32;
4879 switch (Intrinsic) {
4880 case Intrinsic::x86_mmx_pslli_w:
4881 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4882 break;
4883 case Intrinsic::x86_mmx_pslli_d:
4884 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4885 break;
4886 case Intrinsic::x86_mmx_pslli_q:
4887 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4888 break;
4889 case Intrinsic::x86_mmx_psrli_w:
4890 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4891 break;
4892 case Intrinsic::x86_mmx_psrli_d:
4893 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4894 break;
4895 case Intrinsic::x86_mmx_psrli_q:
4896 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4897 break;
4898 case Intrinsic::x86_mmx_psrai_w:
4899 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4900 break;
4901 case Intrinsic::x86_mmx_psrai_d:
4902 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4903 break;
4904 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4905 }
4906
4907 // The vector shift intrinsics with scalars uses 32b shift amounts but
4908 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4909 // to be zero.
4910 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004911 SDValue ShOps[2];
4912 ShOps[0] = ShAmt;
4913 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004914 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004915 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004916 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4917 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004918 DAG.getConstant(NewIntrinsic, MVT::i32),
4919 getValue(I.getArgOperand(0)), ShAmt);
4920 setValue(&I, Res);
4921 return 0;
4922 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004923 case Intrinsic::x86_avx_vinsertf128_pd_256:
4924 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004925 case Intrinsic::x86_avx_vinsertf128_si_256:
4926 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004927 EVT DestVT = TLI->getValueType(I.getType());
4928 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004929 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4930 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004931 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004932 getValue(I.getArgOperand(0)),
4933 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004934 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004935 setValue(&I, Res);
4936 return 0;
4937 }
4938 case Intrinsic::x86_avx_vextractf128_pd_256:
4939 case Intrinsic::x86_avx_vextractf128_ps_256:
4940 case Intrinsic::x86_avx_vextractf128_si_256:
4941 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004942 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00004943 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4944 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004945 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00004946 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004947 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00004948 setValue(&I, Res);
4949 return 0;
4950 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004951 case Intrinsic::convertff:
4952 case Intrinsic::convertfsi:
4953 case Intrinsic::convertfui:
4954 case Intrinsic::convertsif:
4955 case Intrinsic::convertuif:
4956 case Intrinsic::convertss:
4957 case Intrinsic::convertsu:
4958 case Intrinsic::convertus:
4959 case Intrinsic::convertuu: {
4960 ISD::CvtCode Code = ISD::CVT_INVALID;
4961 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004962 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004963 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4964 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4965 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4966 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4967 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4968 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4969 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4970 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4971 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4972 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004973 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004974 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004975 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004976 DAG.getValueType(DestVT),
4977 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004978 getValue(I.getArgOperand(1)),
4979 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004980 Code);
4981 setValue(&I, Res);
Mon P Wang58fb9132008-11-10 20:54:11 +00004982 return 0;
4983 }
Dan Gohman575fad32008-09-03 16:12:24 +00004984 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004985 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004986 getValue(I.getArgOperand(1)), DAG));
Dan Gohman575fad32008-09-03 16:12:24 +00004987 return 0;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004988 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004989 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004990 return 0;
4991 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004992 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004993 return 0;
4994 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004995 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004996 return 0;
4997 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004998 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004999 return 0;
5000 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005001 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005002 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005003 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005004 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005005 getValue(I.getArgOperand(1)), DAG, *TLI));
Dan Gohman575fad32008-09-03 16:12:24 +00005006 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005007 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005008 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005009 case Intrinsic::sin:
5010 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005011 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005012 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005013 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005014 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005015 case Intrinsic::nearbyint:
5016 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005017 unsigned Opcode;
5018 switch (Intrinsic) {
5019 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5020 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5021 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5022 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5023 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5024 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5025 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5026 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5027 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5028 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005029 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005030 }
5031
Andrew Trickef9de2a2013-05-25 02:42:55 +00005032 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005033 getValue(I.getArgOperand(0)).getValueType(),
5034 getValue(I.getArgOperand(0))));
5035 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005036 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005037 case Intrinsic::copysign:
5038 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5039 getValue(I.getArgOperand(0)).getValueType(),
5040 getValue(I.getArgOperand(0)),
5041 getValue(I.getArgOperand(1))));
5042 return 0;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005043 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005044 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005045 getValue(I.getArgOperand(0)).getValueType(),
5046 getValue(I.getArgOperand(0)),
5047 getValue(I.getArgOperand(1)),
5048 getValue(I.getArgOperand(2))));
5049 return 0;
Lang Hamesa59100c2012-06-05 19:07:46 +00005050 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005051 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005052 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005053 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005054 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005055 getValue(I.getArgOperand(0)).getValueType(),
5056 getValue(I.getArgOperand(0)),
5057 getValue(I.getArgOperand(1)),
5058 getValue(I.getArgOperand(2))));
5059 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005060 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005061 getValue(I.getArgOperand(0)).getValueType(),
5062 getValue(I.getArgOperand(0)),
5063 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005064 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005065 getValue(I.getArgOperand(0)).getValueType(),
5066 Mul,
5067 getValue(I.getArgOperand(2)));
5068 setValue(&I, Add);
5069 }
5070 return 0;
5071 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005072 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005073 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005074 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005075 return 0;
5076 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005077 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005078 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005079 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005080 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005081 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005082 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohman575fad32008-09-03 16:12:24 +00005083 return 0;
5084 }
5085 case Intrinsic::readcyclecounter: {
5086 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005087 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005088 DAG.getVTList(MVT::i64, MVT::Other),
5089 &Op, 1);
5090 setValue(&I, Res);
5091 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005092 return 0;
5093 }
Dan Gohman575fad32008-09-03 16:12:24 +00005094 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005095 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005096 getValue(I.getArgOperand(0)).getValueType(),
5097 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005098 return 0;
5099 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005100 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005101 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005102 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005103 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005104 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005105 return 0;
5106 }
5107 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005108 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005109 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005110 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005111 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005112 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005113 return 0;
5114 }
5115 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005116 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005117 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005118 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005119 return 0;
5120 }
5121 case Intrinsic::stacksave: {
5122 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005123 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005124 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005125 setValue(&I, Res);
5126 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005127 return 0;
5128 }
5129 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005130 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005131 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohman575fad32008-09-03 16:12:24 +00005132 return 0;
5133 }
Bill Wendling13020d22008-11-18 11:01:33 +00005134 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005135 // Emit code into the DAG to store the stack guard onto the stack.
5136 MachineFunction &MF = DAG.getMachineFunction();
5137 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005138 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005139
Gabor Greifeba0be72010-06-25 09:38:13 +00005140 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5141 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005142
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005143 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005144 MFI->setStackProtectorIndex(FI);
5145
5146 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5147
5148 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005149 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005150 MachinePointerInfo::getFixedStack(FI),
5151 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005152 setValue(&I, Res);
5153 DAG.setRoot(Res);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005154 return 0;
5155 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005156 case Intrinsic::objectsize: {
5157 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005158 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005159
5160 assert(CI && "Non-constant type in __builtin_object_size?");
5161
Gabor Greifeba0be72010-06-25 09:38:13 +00005162 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005163 EVT Ty = Arg.getValueType();
5164
Dan Gohmanf1d83042010-06-18 14:22:04 +00005165 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005166 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005167 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005168 Res = DAG.getConstant(0, Ty);
5169
5170 setValue(&I, Res);
Eric Christopher7a50b282009-10-27 00:52:25 +00005171 return 0;
5172 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005173 case Intrinsic::annotation:
5174 case Intrinsic::ptr_annotation:
5175 // Drop the intrinsic, but forward the value
5176 setValue(&I, getValue(I.getOperand(0)));
5177 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005178 case Intrinsic::var_annotation:
5179 // Discard annotate attributes
5180 return 0;
5181
5182 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005183 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005184
5185 SDValue Ops[6];
5186 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005187 Ops[1] = getValue(I.getArgOperand(0));
5188 Ops[2] = getValue(I.getArgOperand(1));
5189 Ops[3] = getValue(I.getArgOperand(2));
5190 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005191 Ops[5] = DAG.getSrcValue(F);
5192
Andrew Trickef9de2a2013-05-25 02:42:55 +00005193 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005194
Duncan Sandsa0984362011-09-06 13:37:06 +00005195 DAG.setRoot(Res);
5196 return 0;
5197 }
5198 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005199 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005200 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005201 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005202 return 0;
5203 }
Dan Gohman575fad32008-09-03 16:12:24 +00005204 case Intrinsic::gcroot:
5205 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005206 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005207 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005208
Dan Gohman575fad32008-09-03 16:12:24 +00005209 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5210 GFI->addStackRoot(FI->getIndex(), TypeMap);
5211 }
5212 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005213 case Intrinsic::gcread:
5214 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005215 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005216 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005217 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00005218 return 0;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005219
5220 case Intrinsic::expect: {
5221 // Just replace __builtin_expect(exp, c) with EXP.
5222 setValue(&I, getValue(I.getArgOperand(0)));
5223 return 0;
5224 }
5225
Shuxin Yangcdde0592012-10-19 20:11:16 +00005226 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005227 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005228 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005229 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005230 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005231 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005232 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng74d92c12011-04-08 21:37:21 +00005233 return 0;
5234 }
5235 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005236 TargetLowering::
5237 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005238 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005239 /*isTailCall=*/false,
5240 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005241 DAG.getExternalSymbol(TrapFuncName.data(),
5242 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005243 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005244 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005245 DAG.setRoot(Result.second);
Dan Gohman575fad32008-09-03 16:12:24 +00005246 return 0;
Evan Cheng74d92c12011-04-08 21:37:21 +00005247 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005248
Bill Wendling5eee7442008-11-21 02:38:44 +00005249 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005250 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005251 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005252 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005253 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005254 case Intrinsic::smul_with_overflow: {
5255 ISD::NodeType Op;
5256 switch (Intrinsic) {
5257 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5258 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5259 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5260 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5261 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5262 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5263 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5264 }
5265 SDValue Op1 = getValue(I.getArgOperand(0));
5266 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005267
Craig Topperbc680062012-04-11 04:34:11 +00005268 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005269 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperbc680062012-04-11 04:34:11 +00005270 return 0;
5271 }
Dan Gohman575fad32008-09-03 16:12:24 +00005272 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005273 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005274 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005275 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005276 Ops[1] = getValue(I.getArgOperand(0));
5277 Ops[2] = getValue(I.getArgOperand(1));
5278 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005279 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005280 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005281 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005282 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005283 EVT::getIntegerVT(*Context, 8),
5284 MachinePointerInfo(I.getArgOperand(0)),
5285 0, /* align */
5286 false, /* volatile */
5287 rw==0, /* read */
5288 rw==1)); /* write */
Dan Gohman575fad32008-09-03 16:12:24 +00005289 return 0;
5290 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005291 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005292 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005293 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005294 // Stack coloring is not enabled in O0, discard region information.
5295 if (TM.getOptLevel() == CodeGenOpt::None)
5296 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005297
Nadav Rotemd753a952012-09-10 08:43:23 +00005298 SmallVector<Value *, 4> Allocas;
5299 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5300
Craig Toppere1c1d362013-07-03 05:11:49 +00005301 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5302 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005303 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5304
5305 // Could not find an Alloca.
5306 if (!LifetimeObject)
5307 continue;
5308
5309 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5310
5311 SDValue Ops[2];
5312 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005313 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005314 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5315
Andrew Trickef9de2a2013-05-25 02:42:55 +00005316 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005317 DAG.setRoot(Res);
5318 }
Nadav Rotemf04cbeb2013-02-01 19:25:23 +00005319 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005320 }
5321 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005322 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005323 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Duncan Sandsdca0c282009-11-10 09:08:09 +00005324 return 0;
5325 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005326 // Discard region information.
5327 return 0;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005328 case Intrinsic::stackprotectorcheck: {
5329 // Do not actually emit anything for this basic block. Instead we initialize
5330 // the stack protector descriptor and export the guard variable so we can
5331 // access it in FinishBasicBlock.
5332 const BasicBlock *BB = I.getParent();
5333 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5334 ExportFromCurrentBlock(SPDescriptor.getGuard());
5335
5336 // Flush our exports since we are going to process a terminator.
5337 (void)getControlRoot();
5338 return 0;
5339 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00005340 case Intrinsic::donothing:
5341 // ignore
5342 return 0;
Andrew Trick74f4c742013-10-31 17:18:24 +00005343 case Intrinsic::experimental_stackmap: {
5344 visitStackmap(I);
5345 return 0;
5346 }
5347 case Intrinsic::experimental_patchpoint_void:
5348 case Intrinsic::experimental_patchpoint_i64: {
5349 visitPatchpoint(I);
5350 return 0;
5351 }
Dan Gohman575fad32008-09-03 16:12:24 +00005352 }
5353}
5354
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005355void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005356 bool isTailCall,
5357 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005358 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5359 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5360 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005361 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner34adc8d2010-03-14 01:41:15 +00005362 MCSymbol *BeginLabel = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005363
5364 TargetLowering::ArgListTy Args;
5365 TargetLowering::ArgListEntry Entry;
5366 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005367
5368 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005369 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005370 const TargetLowering *TLI = TM.getTargetLowering();
5371 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005372
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005373 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5374 DAG.getMachineFunction(),
5375 FTy->isVarArg(), Outs,
5376 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005377
5378 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005379 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005380
5381 if (!CanLowerReturn) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005382 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005383 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005384 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005385 FTy->getReturnType());
5386 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005387 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005388 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005389
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005390 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005391 Entry.Node = DemoteStackSlot;
5392 Entry.Ty = StackSlotPtrType;
5393 Entry.isSExt = false;
5394 Entry.isZExt = false;
5395 Entry.isInReg = false;
5396 Entry.isSRet = true;
5397 Entry.isNest = false;
5398 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005399 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005400 Entry.Alignment = Align;
5401 Args.push_back(Entry);
5402 RetTy = Type::getVoidTy(FTy->getContext());
5403 }
5404
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005405 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005406 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005407 const Value *V = *i;
5408
5409 // Skip empty types
5410 if (V->getType()->isEmptyTy())
5411 continue;
5412
5413 SDValue ArgNode = getValue(V);
5414 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005415
Andrew Trick74f4c742013-10-31 17:18:24 +00005416 // Skip the first return-type Attribute to get to params.
5417 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005418 Args.push_back(Entry);
5419 }
5420
Chris Lattnerfb964e52010-04-05 06:19:28 +00005421 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005422 // Insert a label before the invoke call to mark the try range. This can be
5423 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005424 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005425
Jim Grosbach54c05302010-01-28 01:45:32 +00005426 // For SjLj, keep track of which landing pads go with which invokes
5427 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005428 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005429 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005430 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005431 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005432
Jim Grosbach54c05302010-01-28 01:45:32 +00005433 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005434 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005435 }
5436
Dan Gohman575fad32008-09-03 16:12:24 +00005437 // Both PendingLoads and PendingExports must be flushed here;
5438 // this call might not return.
5439 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005440 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005441 }
5442
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005443 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005444 // Target-dependent constraints are checked within TLI->LowerCallTo.
5445 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005446 isTailCall = false;
5447
Justin Holewinskiaa583972012-05-25 16:35:28 +00005448 TargetLowering::
5449 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005450 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005451 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005452 assert((isTailCall || Result.second.getNode()) &&
5453 "Non-null chain expected with non-tail call!");
5454 assert((Result.second.getNode() || !Result.first.getNode()) &&
5455 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005456 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005457 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005458 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005459 // The instruction result is the result of loading from the
5460 // hidden sret parameter.
5461 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005462 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005463
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005464 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005465 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5466 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005467
5468 SmallVector<EVT, 4> RetTys;
5469 SmallVector<uint64_t, 4> Offsets;
5470 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005471 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005472
5473 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005474 SmallVector<SDValue, 4> Values(NumValues);
5475 SmallVector<SDValue, 4> Chains(NumValues);
5476
5477 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005478 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005479 DemoteStackSlot,
5480 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005481 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005482 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005483 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005484 Values[i] = L;
5485 Chains[i] = L.getValue(1);
5486 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005487
Andrew Trickef9de2a2013-05-25 02:42:55 +00005488 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005489 MVT::Other, &Chains[0], NumValues);
5490 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005491
Bill Wendling954cb182010-01-28 21:51:40 +00005492 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005493 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00005494 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman315a0c72012-05-25 00:09:29 +00005495 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005496 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005497
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005498 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005499 // As a special case, a null chain means that a tail call has been emitted
5500 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005501 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005502
5503 // Since there's no actual continuation from this block, nothing can be
5504 // relying on us setting vregs for them.
5505 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005506 } else {
5507 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005508 }
Dan Gohman575fad32008-09-03 16:12:24 +00005509
Chris Lattnerfb964e52010-04-05 06:19:28 +00005510 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005511 // Insert a label at the end of the invoke call to mark the try range. This
5512 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005513 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005514 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005515
5516 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005517 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005518 }
5519}
5520
Chris Lattner1a32ede2009-12-24 00:37:38 +00005521/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5522/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005523static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5524 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner1a32ede2009-12-24 00:37:38 +00005525 UI != E; ++UI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005526 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005527 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005528 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005529 if (C->isNullValue())
5530 continue;
5531 // Unknown instruction.
5532 return false;
5533 }
5534 return true;
5535}
5536
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005537static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005538 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005539 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005540
Chris Lattner1a32ede2009-12-24 00:37:38 +00005541 // Check to see if this load can be trivially constant folded, e.g. if the
5542 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005543 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005544 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005545 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005546 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005547
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005548 if (const Constant *LoadCst =
5549 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5550 Builder.TD))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005551 return Builder.getValue(LoadCst);
5552 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005553
Chris Lattner1a32ede2009-12-24 00:37:38 +00005554 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5555 // still constant memory, the input chain can be the entry node.
5556 SDValue Root;
5557 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005558
Chris Lattner1a32ede2009-12-24 00:37:38 +00005559 // Do not serialize (non-volatile) loads of constant memory with anything.
5560 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5561 Root = Builder.DAG.getEntryNode();
5562 ConstantMemory = true;
5563 } else {
5564 // Do not serialize non-volatile loads against each other.
5565 Root = Builder.DAG.getRoot();
5566 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005567
Chris Lattner1a32ede2009-12-24 00:37:38 +00005568 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005569 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005570 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005571 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005572 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005573 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005574
Chris Lattner1a32ede2009-12-24 00:37:38 +00005575 if (!ConstantMemory)
5576 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5577 return LoadVal;
5578}
5579
Richard Sandiforde3827752013-08-16 10:55:47 +00005580/// processIntegerCallValue - Record the value for an instruction that
5581/// produces an integer result, converting the type where necessary.
5582void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5583 SDValue Value,
5584 bool IsSigned) {
5585 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5586 if (IsSigned)
5587 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5588 else
5589 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5590 setValue(&I, Value);
5591}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005592
5593/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5594/// If so, return true and lower it, otherwise return false and it will be
5595/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005596bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005597 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005598 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005599 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005600
Gabor Greifeba0be72010-06-25 09:38:13 +00005601 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005602 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005603 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005604 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005605 return false;
5606
Richard Sandiforde3827752013-08-16 10:55:47 +00005607 const Value *Size = I.getArgOperand(2);
5608 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5609 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005610 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5611 setValue(&I, DAG.getConstant(0, CallVT));
5612 return true;
5613 }
5614
Richard Sandiford564681c2013-08-12 10:28:10 +00005615 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5616 std::pair<SDValue, SDValue> Res =
5617 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005618 getValue(LHS), getValue(RHS), getValue(Size),
5619 MachinePointerInfo(LHS),
5620 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005621 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005622 processIntegerCallValue(I, Res.first, true);
5623 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005624 return true;
5625 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005626
Chris Lattner1a32ede2009-12-24 00:37:38 +00005627 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5628 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005629 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005630 bool ActuallyDoIt = true;
5631 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005632 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005633 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005634 default:
5635 LoadVT = MVT::Other;
5636 LoadTy = 0;
5637 ActuallyDoIt = false;
5638 break;
5639 case 2:
5640 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005641 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005642 break;
5643 case 4:
5644 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005645 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005646 break;
5647 case 8:
5648 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005649 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005650 break;
5651 /*
5652 case 16:
5653 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005654 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005655 LoadTy = VectorType::get(LoadTy, 4);
5656 break;
5657 */
5658 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005659
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005660 // This turns into unaligned loads. We only do this if the target natively
5661 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5662 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005663
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005664 // Require that we can find a legal MVT, and only do this if the target
5665 // supports unaligned loads of that type. Expanding into byte loads would
5666 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005667 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005668 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005669 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5670 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005671 if (!TLI->isTypeLegal(LoadVT) ||!TLI->allowsUnalignedMemoryAccesses(LoadVT))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005672 ActuallyDoIt = false;
5673 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005674
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005675 if (ActuallyDoIt) {
5676 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5677 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005678
Andrew Trickef9de2a2013-05-25 02:42:55 +00005679 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005680 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005681 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005682 return true;
5683 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005684 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005685
5686
Chris Lattner1a32ede2009-12-24 00:37:38 +00005687 return false;
5688}
5689
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005690/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5691/// form. If so, return true and lower it, otherwise return false and it
5692/// will be lowered like a normal call.
5693bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5694 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5695 if (I.getNumArgOperands() != 3)
5696 return false;
5697
5698 const Value *Src = I.getArgOperand(0);
5699 const Value *Char = I.getArgOperand(1);
5700 const Value *Length = I.getArgOperand(2);
5701 if (!Src->getType()->isPointerTy() ||
5702 !Char->getType()->isIntegerTy() ||
5703 !Length->getType()->isIntegerTy() ||
5704 !I.getType()->isPointerTy())
5705 return false;
5706
5707 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5708 std::pair<SDValue, SDValue> Res =
5709 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5710 getValue(Src), getValue(Char), getValue(Length),
5711 MachinePointerInfo(Src));
5712 if (Res.first.getNode()) {
5713 setValue(&I, Res.first);
5714 PendingLoads.push_back(Res.second);
5715 return true;
5716 }
5717
5718 return false;
5719}
5720
Richard Sandifordbb83a502013-08-16 11:29:37 +00005721/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5722/// optimized form. If so, return true and lower it, otherwise return false
5723/// and it will be lowered like a normal call.
5724bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5725 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5726 if (I.getNumArgOperands() != 2)
5727 return false;
5728
5729 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5730 if (!Arg0->getType()->isPointerTy() ||
5731 !Arg1->getType()->isPointerTy() ||
5732 !I.getType()->isPointerTy())
5733 return false;
5734
5735 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5736 std::pair<SDValue, SDValue> Res =
5737 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5738 getValue(Arg0), getValue(Arg1),
5739 MachinePointerInfo(Arg0),
5740 MachinePointerInfo(Arg1), isStpcpy);
5741 if (Res.first.getNode()) {
5742 setValue(&I, Res.first);
5743 DAG.setRoot(Res.second);
5744 return true;
5745 }
5746
5747 return false;
5748}
5749
Richard Sandifordca232712013-08-16 11:21:54 +00005750/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5751/// If so, return true and lower it, otherwise return false and it will be
5752/// lowered like a normal call.
5753bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5754 // Verify that the prototype makes sense. int strcmp(void*,void*)
5755 if (I.getNumArgOperands() != 2)
5756 return false;
5757
5758 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5759 if (!Arg0->getType()->isPointerTy() ||
5760 !Arg1->getType()->isPointerTy() ||
5761 !I.getType()->isIntegerTy())
5762 return false;
5763
5764 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5765 std::pair<SDValue, SDValue> Res =
5766 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5767 getValue(Arg0), getValue(Arg1),
5768 MachinePointerInfo(Arg0),
5769 MachinePointerInfo(Arg1));
5770 if (Res.first.getNode()) {
5771 processIntegerCallValue(I, Res.first, true);
5772 PendingLoads.push_back(Res.second);
5773 return true;
5774 }
5775
5776 return false;
5777}
5778
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005779/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5780/// form. If so, return true and lower it, otherwise return false and it
5781/// will be lowered like a normal call.
5782bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5783 // Verify that the prototype makes sense. size_t strlen(char *)
5784 if (I.getNumArgOperands() != 1)
5785 return false;
5786
5787 const Value *Arg0 = I.getArgOperand(0);
5788 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5789 return false;
5790
5791 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5792 std::pair<SDValue, SDValue> Res =
5793 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5794 getValue(Arg0), MachinePointerInfo(Arg0));
5795 if (Res.first.getNode()) {
5796 processIntegerCallValue(I, Res.first, false);
5797 PendingLoads.push_back(Res.second);
5798 return true;
5799 }
5800
5801 return false;
5802}
5803
5804/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5805/// form. If so, return true and lower it, otherwise return false and it
5806/// will be lowered like a normal call.
5807bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5808 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5809 if (I.getNumArgOperands() != 2)
5810 return false;
5811
5812 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5813 if (!Arg0->getType()->isPointerTy() ||
5814 !Arg1->getType()->isIntegerTy() ||
5815 !I.getType()->isIntegerTy())
5816 return false;
5817
5818 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5819 std::pair<SDValue, SDValue> Res =
5820 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5821 getValue(Arg0), getValue(Arg1),
5822 MachinePointerInfo(Arg0));
5823 if (Res.first.getNode()) {
5824 processIntegerCallValue(I, Res.first, false);
5825 PendingLoads.push_back(Res.second);
5826 return true;
5827 }
5828
5829 return false;
5830}
5831
Bob Wilson874886c2012-08-03 23:29:17 +00005832/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5833/// operation (as expected), translate it to an SDNode with the specified opcode
5834/// and return true.
5835bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5836 unsigned Opcode) {
5837 // Sanity check that it really is a unary floating-point call.
5838 if (I.getNumArgOperands() != 1 ||
5839 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5840 I.getType() != I.getArgOperand(0)->getType() ||
5841 !I.onlyReadsMemory())
5842 return false;
5843
5844 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005845 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005846 return true;
5847}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005848
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005849void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005850 // Handle inline assembly differently.
5851 if (isa<InlineAsm>(I.getCalledValue())) {
5852 visitInlineAsm(&I);
5853 return;
5854 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005855
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005856 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005857 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005858
Dan Gohman575fad32008-09-03 16:12:24 +00005859 const char *RenameFn = 0;
5860 if (Function *F = I.getCalledFunction()) {
5861 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005862 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005863 if (unsigned IID = II->getIntrinsicID(F)) {
5864 RenameFn = visitIntrinsicCall(I, IID);
5865 if (!RenameFn)
5866 return;
5867 }
5868 }
Dan Gohman575fad32008-09-03 16:12:24 +00005869 if (unsigned IID = F->getIntrinsicID()) {
5870 RenameFn = visitIntrinsicCall(I, IID);
5871 if (!RenameFn)
5872 return;
5873 }
5874 }
5875
5876 // Check for well-known libc/libm calls. If the function is internal, it
5877 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005878 LibFunc::Func Func;
5879 if (!F->hasLocalLinkage() && F->hasName() &&
5880 LibInfo->getLibFunc(F->getName(), Func) &&
5881 LibInfo->hasOptimizedCodeGen(Func)) {
5882 switch (Func) {
5883 default: break;
5884 case LibFunc::copysign:
5885 case LibFunc::copysignf:
5886 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005887 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005888 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5889 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005890 I.getType() == I.getArgOperand(1)->getType() &&
5891 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005892 SDValue LHS = getValue(I.getArgOperand(0));
5893 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005894 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005895 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005896 return;
5897 }
Bob Wilson871701c2012-08-03 21:26:24 +00005898 break;
5899 case LibFunc::fabs:
5900 case LibFunc::fabsf:
5901 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005902 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005903 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005904 break;
5905 case LibFunc::sin:
5906 case LibFunc::sinf:
5907 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005908 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005909 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005910 break;
5911 case LibFunc::cos:
5912 case LibFunc::cosf:
5913 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005914 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005915 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005916 break;
5917 case LibFunc::sqrt:
5918 case LibFunc::sqrtf:
5919 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005920 case LibFunc::sqrt_finite:
5921 case LibFunc::sqrtf_finite:
5922 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005923 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005924 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005925 break;
5926 case LibFunc::floor:
5927 case LibFunc::floorf:
5928 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005929 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005930 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005931 break;
5932 case LibFunc::nearbyint:
5933 case LibFunc::nearbyintf:
5934 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005935 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005936 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005937 break;
5938 case LibFunc::ceil:
5939 case LibFunc::ceilf:
5940 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005941 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005942 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005943 break;
5944 case LibFunc::rint:
5945 case LibFunc::rintf:
5946 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005947 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005948 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005949 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005950 case LibFunc::round:
5951 case LibFunc::roundf:
5952 case LibFunc::roundl:
5953 if (visitUnaryFloatCall(I, ISD::FROUND))
5954 return;
5955 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005956 case LibFunc::trunc:
5957 case LibFunc::truncf:
5958 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005959 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005960 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005961 break;
5962 case LibFunc::log2:
5963 case LibFunc::log2f:
5964 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005965 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005966 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005967 break;
5968 case LibFunc::exp2:
5969 case LibFunc::exp2f:
5970 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005971 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005972 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005973 break;
5974 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005975 if (visitMemCmpCall(I))
5976 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005977 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005978 case LibFunc::memchr:
5979 if (visitMemChrCall(I))
5980 return;
5981 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005982 case LibFunc::strcpy:
5983 if (visitStrCpyCall(I, false))
5984 return;
5985 break;
5986 case LibFunc::stpcpy:
5987 if (visitStrCpyCall(I, true))
5988 return;
5989 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005990 case LibFunc::strcmp:
5991 if (visitStrCmpCall(I))
5992 return;
5993 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005994 case LibFunc::strlen:
5995 if (visitStrLenCall(I))
5996 return;
5997 break;
5998 case LibFunc::strnlen:
5999 if (visitStrNLenCall(I))
6000 return;
6001 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006002 }
6003 }
Dan Gohman575fad32008-09-03 16:12:24 +00006004 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006005
Dan Gohman575fad32008-09-03 16:12:24 +00006006 SDValue Callee;
6007 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006008 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006009 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006010 Callee = DAG.getExternalSymbol(RenameFn,
6011 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006012
Bill Wendling0602f392009-12-23 01:28:19 +00006013 // Check if we can potentially perform a tail call. More detailed checking is
6014 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006015 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006016}
6017
Benjamin Kramer355ce072011-03-26 16:35:10 +00006018namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006019
Dan Gohman575fad32008-09-03 16:12:24 +00006020/// AsmOperandInfo - This contains information for each constraint that we are
6021/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006022class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006023public:
Dan Gohman575fad32008-09-03 16:12:24 +00006024 /// CallOperand - If this is the result output operand or a clobber
6025 /// this is null, otherwise it is the incoming operand to the CallInst.
6026 /// This gets modified as the asm is processed.
6027 SDValue CallOperand;
6028
6029 /// AssignedRegs - If this is a register or register class operand, this
6030 /// contains the set of register corresponding to the operand.
6031 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006032
John Thompson1094c802010-09-13 18:15:37 +00006033 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohman575fad32008-09-03 16:12:24 +00006034 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
6035 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006036
Owen Anderson53aa7a92009-08-10 22:56:29 +00006037 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006038 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006039 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006040 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006041 const TargetLowering &TLI,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006042 const DataLayout *TD) const {
Owen Anderson9f944592009-08-11 20:47:22 +00006043 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006044
Chris Lattner3b1833c2008-10-17 17:05:25 +00006045 if (isa<BasicBlock>(CallOperandVal))
6046 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006047
Chris Lattner229907c2011-07-18 04:54:35 +00006048 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006049
Eric Christopher44804282011-05-09 20:04:43 +00006050 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006051 // If this is an indirect operand, the operand is a pointer to the
6052 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006053 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006054 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006055 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006056 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006057 OpTy = PtrTy->getElementType();
6058 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006059
Eric Christopher44804282011-05-09 20:04:43 +00006060 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006061 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006062 if (STy->getNumElements() == 1)
6063 OpTy = STy->getElementType(0);
6064
Chris Lattner3b1833c2008-10-17 17:05:25 +00006065 // If OpTy is not a single value, it may be a struct/union that we
6066 // can tile with integers.
6067 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6068 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
6069 switch (BitSize) {
6070 default: break;
6071 case 1:
6072 case 8:
6073 case 16:
6074 case 32:
6075 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006076 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006077 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006078 break;
6079 }
6080 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006081
Chris Lattner3b1833c2008-10-17 17:05:25 +00006082 return TLI.getValueType(OpTy, true);
6083 }
Dan Gohman575fad32008-09-03 16:12:24 +00006084};
Dan Gohman4db93c92010-05-29 17:53:24 +00006085
John Thompsone8360b72010-10-29 17:29:13 +00006086typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6087
Benjamin Kramer355ce072011-03-26 16:35:10 +00006088} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006089
Dan Gohman575fad32008-09-03 16:12:24 +00006090/// GetRegistersForValue - Assign registers (virtual or physical) for the
6091/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006092/// register allocator to handle the assignment process. However, if the asm
6093/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006094/// allocation. This produces generally horrible, but correct, code.
6095///
6096/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006097///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006098static void GetRegistersForValue(SelectionDAG &DAG,
6099 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006100 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006101 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006102 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006103
Dan Gohman575fad32008-09-03 16:12:24 +00006104 MachineFunction &MF = DAG.getMachineFunction();
6105 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006106
Dan Gohman575fad32008-09-03 16:12:24 +00006107 // If this is a constraint for a single physreg, or a constraint for a
6108 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006109 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006110 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6111 OpInfo.ConstraintVT);
6112
6113 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006114 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006115 // If this is a FP input in an integer register (or visa versa) insert a bit
6116 // cast of the input value. More generally, handle any case where the input
6117 // value disagrees with the register class we plan to stick this in.
6118 if (OpInfo.Type == InlineAsm::isInput &&
6119 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006120 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006121 // types are identical size, use a bitcast to convert (e.g. two differing
6122 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006123 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner4396e0d2008-10-21 00:45:36 +00006124 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006125 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006126 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006127 OpInfo.ConstraintVT = RegVT;
6128 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6129 // If the input is a FP value and we want it in FP registers, do a
6130 // bitcast to the corresponding integer type. This turns an f64 value
6131 // into i64, which can be passed with two i32 values on a 32-bit
6132 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006133 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006134 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006135 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006136 OpInfo.ConstraintVT = RegVT;
6137 }
6138 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006139
Owen Anderson117c9e82009-08-12 00:36:31 +00006140 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006141 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006142
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006143 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006144 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006145
6146 // If this is a constraint for a specific physical register, like {r17},
6147 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006148 if (unsigned AssignedReg = PhysReg.first) {
6149 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006150 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006151 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006152
Dan Gohman575fad32008-09-03 16:12:24 +00006153 // Get the actual register value type. This is important, because the user
6154 // may have asked for (e.g.) the AX register in i32 type. We need to
6155 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006156 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006157
Dan Gohman575fad32008-09-03 16:12:24 +00006158 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006159 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006160
6161 // If this is an expanded reference, add the rest of the regs to Regs.
6162 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006163 TargetRegisterClass::iterator I = RC->begin();
6164 for (; *I != AssignedReg; ++I)
6165 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006166
Dan Gohman575fad32008-09-03 16:12:24 +00006167 // Already added the first reg.
6168 --NumRegs; ++I;
6169 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006170 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006171 Regs.push_back(*I);
6172 }
6173 }
Bill Wendlingac087582009-12-22 01:25:10 +00006174
Dan Gohmand16aa542010-05-29 17:03:36 +00006175 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006176 return;
6177 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006178
Dan Gohman575fad32008-09-03 16:12:24 +00006179 // Otherwise, if this was a reference to an LLVM register class, create vregs
6180 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006181 if (const TargetRegisterClass *RC = PhysReg.second) {
6182 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006183 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006184 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006185
Evan Cheng968c3b02009-03-23 08:01:15 +00006186 // Create the appropriate number of virtual registers.
6187 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6188 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006189 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006190
Dan Gohmand16aa542010-05-29 17:03:36 +00006191 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006192 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006193 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006194
Dan Gohman575fad32008-09-03 16:12:24 +00006195 // Otherwise, we couldn't allocate enough registers for this.
6196}
6197
Dan Gohman575fad32008-09-03 16:12:24 +00006198/// visitInlineAsm - Handle a call to an InlineAsm object.
6199///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006200void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6201 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006202
6203 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006204 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006205
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006206 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006207 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006208 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006209
John Thompson1094c802010-09-13 18:15:37 +00006210 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006211
Dan Gohman575fad32008-09-03 16:12:24 +00006212 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6213 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006214 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6215 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006216 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006217
Patrik Hagglundf9934612012-12-19 15:19:11 +00006218 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006219
6220 // Compute the value type for each operand.
6221 switch (OpInfo.Type) {
6222 case InlineAsm::isOutput:
6223 // Indirect outputs just consume an argument.
6224 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006225 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006226 break;
6227 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006228
Dan Gohman575fad32008-09-03 16:12:24 +00006229 // The return value of the call is this value. As such, there is no
6230 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006231 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006232 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006233 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006234 } else {
6235 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006236 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006237 }
6238 ++ResNo;
6239 break;
6240 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006241 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006242 break;
6243 case InlineAsm::isClobber:
6244 // Nothing to do.
6245 break;
6246 }
6247
6248 // If this is an input or an indirect output, process the call argument.
6249 // BasicBlocks are labels, currently appearing only in asm's.
6250 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006251 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006252 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006253 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006254 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006255 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006256
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006257 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, TD).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006258 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006259 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006260
Dan Gohman575fad32008-09-03 16:12:24 +00006261 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006262
John Thompson1094c802010-09-13 18:15:37 +00006263 // Indirect operand accesses access memory.
6264 if (OpInfo.isIndirect)
6265 hasMemory = true;
6266 else {
6267 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006268 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006269 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006270 if (CType == TargetLowering::C_Memory) {
6271 hasMemory = true;
6272 break;
6273 }
6274 }
6275 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006276 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006277
John Thompson1094c802010-09-13 18:15:37 +00006278 SDValue Chain, Flag;
6279
6280 // We won't need to flush pending loads if this asm doesn't touch
6281 // memory and is nonvolatile.
6282 if (hasMemory || IA->hasSideEffects())
6283 Chain = getRoot();
6284 else
6285 Chain = DAG.getRoot();
6286
Chris Lattner160e8ab2008-10-18 18:49:30 +00006287 // Second pass over the constraints: compute which constraint option to use
6288 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006289 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006290 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006291
John Thompson8118ef82010-09-24 22:24:05 +00006292 // If this is an output operand with a matching input operand, look up the
6293 // matching input. If their types mismatch, e.g. one is an integer, the
6294 // other is floating point, or their sizes are different, flag it as an
6295 // error.
6296 if (OpInfo.hasMatchingInput()) {
6297 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006298
John Thompson8118ef82010-09-24 22:24:05 +00006299 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006300 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006301 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6302 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006303 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006304 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6305 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006306 if ((OpInfo.ConstraintVT.isInteger() !=
6307 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006308 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006309 report_fatal_error("Unsupported asm: input constraint"
6310 " with a matching output constraint of"
6311 " incompatible type!");
6312 }
6313 Input.ConstraintVT = OpInfo.ConstraintVT;
6314 }
6315 }
6316
Dan Gohman575fad32008-09-03 16:12:24 +00006317 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006318 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006319
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006320 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6321 OpInfo.Type == InlineAsm::isClobber)
6322 continue;
6323
Dan Gohman575fad32008-09-03 16:12:24 +00006324 // If this is a memory input, and if the operand is not indirect, do what we
6325 // need to to provide an address for the memory input.
6326 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6327 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006328 assert((OpInfo.isMultipleAlternative ||
6329 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006330 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006331
Dan Gohman575fad32008-09-03 16:12:24 +00006332 // Memory operands really want the address of the value. If we don't have
6333 // an indirect input, put it in the constpool if we can, otherwise spill
6334 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006335 // TODO: This isn't quite right. We need to handle these according to
6336 // the addressing mode that the constraint wants. Also, this may take
6337 // an additional register for the computation and we don't want that
6338 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006339
Dan Gohman575fad32008-09-03 16:12:24 +00006340 // If the operand is a float, integer, or vector constant, spill to a
6341 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006342 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006343 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006344 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006345 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006346 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006347 } else {
6348 // Otherwise, create a stack slot and emit a store to it before the
6349 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006350 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006351 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6352 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006353 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006354 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006355 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006356 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006357 OpInfo.CallOperand, StackSlot,
6358 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006359 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006360 OpInfo.CallOperand = StackSlot;
6361 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006362
Dan Gohman575fad32008-09-03 16:12:24 +00006363 // There is no longer a Value* corresponding to this operand.
6364 OpInfo.CallOperandVal = 0;
Bill Wendlingac087582009-12-22 01:25:10 +00006365
Dan Gohman575fad32008-09-03 16:12:24 +00006366 // It is now an indirect operand.
6367 OpInfo.isIndirect = true;
6368 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006369
Dan Gohman575fad32008-09-03 16:12:24 +00006370 // If this constraint is for a specific register, allocate it before
6371 // anything else.
6372 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006373 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006374 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006375
Dan Gohman575fad32008-09-03 16:12:24 +00006376 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006377 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006378 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6379 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006380
Dan Gohman575fad32008-09-03 16:12:24 +00006381 // C_Register operands have already been allocated, Other/Memory don't need
6382 // to be.
6383 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006384 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006385 }
6386
Dan Gohman575fad32008-09-03 16:12:24 +00006387 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6388 std::vector<SDValue> AsmNodeOperands;
6389 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6390 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006391 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006392 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006393
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006394 // If we have a !srcloc metadata node associated with it, we want to attach
6395 // this to the ultimately generated inline asm machineinstr. To do this, we
6396 // pass in the third operand as this (potentially null) inline asm MDNode.
6397 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6398 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006399
Chad Rosier9e1274f2012-10-30 19:11:54 +00006400 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6401 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006402 unsigned ExtraInfo = 0;
6403 if (IA->hasSideEffects())
6404 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6405 if (IA->isAlignStack())
6406 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006407 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006408 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006409
6410 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6411 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6412 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6413
6414 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006415 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006416
Chad Rosier86f60502012-10-30 20:01:12 +00006417 // Ideally, we would only check against memory constraints. However, the
6418 // meaning of an other constraint can be target-specific and we can't easily
6419 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6420 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006421 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6422 OpInfo.ConstraintType == TargetLowering::C_Other) {
6423 if (OpInfo.Type == InlineAsm::isInput)
6424 ExtraInfo |= InlineAsm::Extra_MayLoad;
6425 else if (OpInfo.Type == InlineAsm::isOutput)
6426 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006427 else if (OpInfo.Type == InlineAsm::isClobber)
6428 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006429 }
6430 }
6431
Evan Cheng6eb516d2011-01-07 23:50:32 +00006432 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006433 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006434
Dan Gohman575fad32008-09-03 16:12:24 +00006435 // Loop over all of the inputs, copying the operand values into the
6436 // appropriate registers and processing the output regs.
6437 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006438
Dan Gohman575fad32008-09-03 16:12:24 +00006439 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6440 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006441
Dan Gohman575fad32008-09-03 16:12:24 +00006442 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6443 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6444
6445 switch (OpInfo.Type) {
6446 case InlineAsm::isOutput: {
6447 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6448 OpInfo.ConstraintType != TargetLowering::C_Register) {
6449 // Memory output, or 'other' output (e.g. 'X' constraint).
6450 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6451
6452 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006453 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6454 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006455 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006456 AsmNodeOperands.push_back(OpInfo.CallOperand);
6457 break;
6458 }
6459
6460 // Otherwise, this is a register or register class output.
6461
6462 // Copy the output from the appropriate register. Find a register that
6463 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006464 if (OpInfo.AssignedRegs.Regs.empty()) {
6465 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006466 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006467 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006468 Twine(OpInfo.ConstraintCode) + "'");
6469 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006470 }
Dan Gohman575fad32008-09-03 16:12:24 +00006471
6472 // If this is an indirect operand, store through the pointer after the
6473 // asm.
6474 if (OpInfo.isIndirect) {
6475 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6476 OpInfo.CallOperandVal));
6477 } else {
6478 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006479 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006480 // Concatenate this output onto the outputs list.
6481 RetValRegs.append(OpInfo.AssignedRegs);
6482 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006483
Dan Gohman575fad32008-09-03 16:12:24 +00006484 // Add information to the INLINEASM node to know that this register is
6485 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006486 OpInfo.AssignedRegs
6487 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6488 ? InlineAsm::Kind_RegDefEarlyClobber
6489 : InlineAsm::Kind_RegDef,
6490 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006491 break;
6492 }
6493 case InlineAsm::isInput: {
6494 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006495
Chris Lattner860df6e2008-10-17 16:47:46 +00006496 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006497 // If this is required to match an output register we have already set,
6498 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006499 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006500
Dan Gohman575fad32008-09-03 16:12:24 +00006501 // Scan until we find the definition we already emitted of this operand.
6502 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006503 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006504 for (; OperandNo; --OperandNo) {
6505 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006506 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006507 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006508 assert((InlineAsm::isRegDefKind(OpFlag) ||
6509 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6510 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006511 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006512 }
6513
Evan Cheng2e559232009-03-20 18:03:34 +00006514 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006515 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006516 if (InlineAsm::isRegDefKind(OpFlag) ||
6517 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006518 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006519 if (OpInfo.isIndirect) {
6520 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006521 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006522 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6523 " don't know how to handle tied "
6524 "indirect register inputs");
6525 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006526 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006527
Dan Gohman575fad32008-09-03 16:12:24 +00006528 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006529 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006530 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006531 MatchedRegs.RegVTs.push_back(RegVT);
6532 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006533 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006534 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006535 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006536 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6537 else {
6538 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006539 Ctx.emitError(CS.getInstruction(),
6540 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006541 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006542 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006543 }
6544 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006545 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006546 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006547 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006548 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006549 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006550 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006551 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006552 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006553
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006554 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6555 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6556 "Unexpected number of operands");
6557 // Add information to the INLINEASM node to know about this input.
6558 // See InlineAsm.h isUseOperandTiedToDef.
6559 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6560 OpInfo.getMatchedOperand());
6561 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006562 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006563 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6564 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006565 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006566
Dale Johannesencaca5482010-07-13 20:17:05 +00006567 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006568 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6569 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006570 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006571
Dale Johannesencaca5482010-07-13 20:17:05 +00006572 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006573 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006574 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6575 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006576 if (Ops.empty()) {
6577 LLVMContext &Ctx = *DAG.getContext();
6578 Ctx.emitError(CS.getInstruction(),
6579 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006580 Twine(OpInfo.ConstraintCode) + "'");
6581 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006582 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006583
Dan Gohman575fad32008-09-03 16:12:24 +00006584 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006585 unsigned ResOpType =
6586 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006587 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006588 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006589 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6590 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006591 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006592
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006593 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006594 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006595 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006596 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006597
Dan Gohman575fad32008-09-03 16:12:24 +00006598 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006599 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006600 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006601 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006602 AsmNodeOperands.push_back(InOperandVal);
6603 break;
6604 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006605
Dan Gohman575fad32008-09-03 16:12:24 +00006606 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6607 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6608 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006609
6610 // TODO: Support this.
6611 if (OpInfo.isIndirect) {
6612 LLVMContext &Ctx = *DAG.getContext();
6613 Ctx.emitError(CS.getInstruction(),
6614 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006615 "for constraint '" +
6616 Twine(OpInfo.ConstraintCode) + "'");
6617 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006618 }
Dan Gohman575fad32008-09-03 16:12:24 +00006619
6620 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006621 if (OpInfo.AssignedRegs.Regs.empty()) {
6622 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006623 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006624 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006625 Twine(OpInfo.ConstraintCode) + "'");
6626 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006627 }
Dan Gohman575fad32008-09-03 16:12:24 +00006628
Andrew Trickef9de2a2013-05-25 02:42:55 +00006629 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006630 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006631
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006632 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006633 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006634 break;
6635 }
6636 case InlineAsm::isClobber: {
6637 // Add the clobbered value to the operand list, so that the register
6638 // allocator is aware that the physreg got clobbered.
6639 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006640 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006641 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006642 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006643 break;
6644 }
6645 }
6646 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006647
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006648 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006649 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006650 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006651
Andrew Trickef9de2a2013-05-25 02:42:55 +00006652 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006653 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006654 &AsmNodeOperands[0], AsmNodeOperands.size());
6655 Flag = Chain.getValue(1);
6656
6657 // If this asm returns a register value, copy the result from that register
6658 // and set it as the value of the call.
6659 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006660 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006661 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006662
Chris Lattner160e8ab2008-10-18 18:49:30 +00006663 // FIXME: Why don't we do this for inline asms with MRVs?
6664 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006665 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006666
Chris Lattner160e8ab2008-10-18 18:49:30 +00006667 // If any of the results of the inline asm is a vector, it may have the
6668 // wrong width/num elts. This can happen for register classes that can
6669 // contain multiple different value types. The preg or vreg allocated may
6670 // not have the same VT as was expected. Convert it to the right type
6671 // with bit_convert.
6672 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006673 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006674 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006675
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006676 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006677 ResultType.isInteger() && Val.getValueType().isInteger()) {
6678 // If a result value was tied to an input value, the computed result may
6679 // have a wider width than the expected result. Extract the relevant
6680 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006681 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006682 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006683
Chris Lattner160e8ab2008-10-18 18:49:30 +00006684 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006685 }
Dan Gohman6de25562008-10-18 01:03:45 +00006686
Dan Gohman575fad32008-09-03 16:12:24 +00006687 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006688 // Don't need to use this as a chain in this case.
6689 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6690 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006691 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006692
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006693 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006694
Dan Gohman575fad32008-09-03 16:12:24 +00006695 // Process indirect outputs, first output all of the flagged copies out of
6696 // physregs.
6697 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6698 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006699 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006700 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006701 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006702 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6703 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006704
Dan Gohman575fad32008-09-03 16:12:24 +00006705 // Emit the non-flagged stores from the physregs.
6706 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006707 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006708 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006709 StoresToEmit[i].first,
6710 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006711 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006712 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006713 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006714 }
6715
Dan Gohman575fad32008-09-03 16:12:24 +00006716 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006717 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006718 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006719
Dan Gohman575fad32008-09-03 16:12:24 +00006720 DAG.setRoot(Chain);
6721}
6722
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006723void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006724 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006725 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006726 getValue(I.getArgOperand(0)),
6727 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006728}
6729
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006730void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006731 const TargetLowering *TLI = TM.getTargetLowering();
6732 const DataLayout &TD = *TLI->getDataLayout();
6733 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006734 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006735 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindolaa18c5a02010-07-12 18:11:17 +00006736 TD.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006737 setValue(&I, V);
6738 DAG.setRoot(V.getValue(1));
6739}
6740
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006741void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006742 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006743 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006744 getValue(I.getArgOperand(0)),
6745 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006746}
6747
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006748void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006749 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006750 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006751 getValue(I.getArgOperand(0)),
6752 getValue(I.getArgOperand(1)),
6753 DAG.getSrcValue(I.getArgOperand(0)),
6754 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006755}
6756
Andrew Trick74f4c742013-10-31 17:18:24 +00006757/// \brief Lower an argument list according to the target calling convention.
6758///
6759/// \return A tuple of <return-value, token-chain>
6760///
6761/// This is a helper for lowering intrinsics that follow a target calling
6762/// convention or require stack pointer adjustment. Only a subset of the
6763/// intrinsic's operands need to participate in the calling convention.
6764std::pair<SDValue, SDValue>
6765SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006766 unsigned NumArgs, SDValue Callee,
6767 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006768 TargetLowering::ArgListTy Args;
6769 Args.reserve(NumArgs);
6770
6771 // Populate the argument list.
6772 // Attributes for args start at offset 1, after the return attribute.
6773 ImmutableCallSite CS(&CI);
6774 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6775 ArgI != ArgE; ++ArgI) {
6776 const Value *V = CI.getOperand(ArgI);
6777
6778 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6779
6780 TargetLowering::ArgListEntry Entry;
6781 Entry.Node = getValue(V);
6782 Entry.Ty = V->getType();
6783 Entry.setAttributes(&CS, AttrI);
6784 Args.push_back(Entry);
6785 }
6786
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006787 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6788 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6789 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6790 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006791 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6792
6793 const TargetLowering *TLI = TM.getTargetLowering();
6794 return TLI->LowerCallTo(CLI);
6795}
6796
Andrew Trick4a1abb72013-11-22 19:07:36 +00006797/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6798/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006799///
6800/// Constants are converted to TargetConstants purely as an optimization to
6801/// avoid constant materialization and register allocation.
6802///
6803/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6804/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6805/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6806/// address materialization and register allocation, but may also be required
6807/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6808/// alloca in the entry block, then the runtime may assume that the alloca's
6809/// StackMap location can be read immediately after compilation and that the
6810/// location is valid at any point during execution (this is similar to the
6811/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6812/// only available in a register, then the runtime would need to trap when
6813/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006814static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6815 SmallVectorImpl<SDValue> &Ops,
6816 SelectionDAGBuilder &Builder) {
6817 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6818 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6819 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6820 Ops.push_back(
6821 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6822 Ops.push_back(
6823 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006824 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6825 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6826 Ops.push_back(
6827 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006828 } else
6829 Ops.push_back(OpVal);
6830 }
6831}
6832
Andrew Trick74f4c742013-10-31 17:18:24 +00006833/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6834void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6835 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6836 // [live variables...])
6837
6838 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6839
6840 SDValue Callee = getValue(CI.getCalledValue());
6841
6842 // Lower into a call sequence with no args and no return value.
6843 std::pair<SDValue, SDValue> Result = LowerCallOperands(CI, 0, 0, Callee);
6844 // Set the root to the target-lowered call chain.
6845 SDValue Chain = Result.second;
6846 DAG.setRoot(Chain);
6847
6848 /// Get a call instruction from the call sequence chain.
6849 /// Tail calls are not allowed.
6850 SDNode *CallEnd = Chain.getNode();
6851 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6852 "Expected a callseq node.");
6853 SDNode *Call = CallEnd->getOperand(0).getNode();
6854 bool hasGlue = Call->getGluedNode();
6855
Andrew Trick74f4c742013-10-31 17:18:24 +00006856 // Replace the target specific call node with the stackmap intrinsic.
6857 SmallVector<SDValue, 8> Ops;
6858
6859 // Add the <id> and <numShadowBytes> constants.
6860 for (unsigned i = 0; i < 2; ++i) {
6861 SDValue tmp = getValue(CI.getOperand(i));
6862 Ops.push_back(DAG.getTargetConstant(
6863 cast<ConstantSDNode>(tmp)->getZExtValue(), MVT::i32));
6864 }
6865 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006866 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006867
6868 // Push the chain (this is originally the first operand of the call, but
6869 // becomes now the last or second to last operand).
6870 Ops.push_back(*(Call->op_begin()));
6871
6872 // Push the glue flag (last operand).
6873 if (hasGlue)
6874 Ops.push_back(*(Call->op_end()-1));
6875
Andrew Trick74f4c742013-10-31 17:18:24 +00006876 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick6664df12013-11-05 22:44:04 +00006877
6878 // Replace the target specific call node with a STACKMAP node.
6879 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::STACKMAP, getCurSDLoc(),
6880 NodeTys, Ops);
6881
6882 // StackMap generates no value, so nothing goes in the NodeMap.
6883
6884 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
6885 // call sequence.
6886 DAG.ReplaceAllUsesWith(Call, MN);
6887
6888 DAG.DeleteNode(Call);
Andrew Trick74f4c742013-10-31 17:18:24 +00006889}
6890
6891/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6892void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
6893 // void|i64 @llvm.experimental.patchpoint.void|i64(i32 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006894 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006895 // i8* <target>,
6896 // i32 <numArgs>,
6897 // [Args...],
6898 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006899
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006900 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006901 bool isAnyRegCC = CC == CallingConv::AnyReg;
6902 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006903 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6904
6905 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006906 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6907 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006908
6909 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006910 // Intrinsics include all meta-operands up to but not including CC.
6911 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6912 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006913 "Not enough arguments provided to the patchpoint intrinsic");
6914
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006915 // For AnyRegCC the arguments are lowered later on manually.
6916 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006917 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006918 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006919
Andrew Trick74f4c742013-10-31 17:18:24 +00006920 // Set the root to the target-lowered call chain.
6921 SDValue Chain = Result.second;
6922 DAG.setRoot(Chain);
6923
6924 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006925 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6926 CallEnd = CallEnd->getOperand(0).getNode();
6927
Andrew Trick74f4c742013-10-31 17:18:24 +00006928 /// Get a call instruction from the call sequence chain.
6929 /// Tail calls are not allowed.
6930 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6931 "Expected a callseq node.");
6932 SDNode *Call = CallEnd->getOperand(0).getNode();
6933 bool hasGlue = Call->getGluedNode();
6934
6935 // Replace the target specific call node with the patchable intrinsic.
6936 SmallVector<SDValue, 8> Ops;
6937
Andrew Tricka2428e02013-11-22 19:07:33 +00006938 // Add the <id> and <numBytes> constants.
6939 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6940 Ops.push_back(DAG.getTargetConstant(
6941 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i32));
6942 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6943 Ops.push_back(DAG.getTargetConstant(
6944 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
6945
Andrew Trick74f4c742013-10-31 17:18:24 +00006946 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00006947 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00006948 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006949 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
6950 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00006951
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006952 // Adjust <numArgs> to account for any arguments that have been passed on the
6953 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006954 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006955 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
6956 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
6957 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
6958
6959 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006960 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006961
6962 // Add the arguments we omitted previously. The register allocator should
6963 // place these in any free register.
6964 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006965 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006966 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006967
Andrew Tricka2428e02013-11-22 19:07:33 +00006968 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00006969 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
6970 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
6971 Ops.push_back(*i);
6972
6973 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006974 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006975
6976 // Push the register mask info.
6977 if (hasGlue)
6978 Ops.push_back(*(Call->op_end()-2));
6979 else
6980 Ops.push_back(*(Call->op_end()-1));
6981
6982 // Push the chain (this is originally the first operand of the call, but
6983 // becomes now the last or second to last operand).
6984 Ops.push_back(*(Call->op_begin()));
6985
6986 // Push the glue flag (last operand).
6987 if (hasGlue)
6988 Ops.push_back(*(Call->op_end()-1));
6989
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006990 SDVTList NodeTys;
6991 if (isAnyRegCC && hasDef) {
6992 // Create the return types based on the intrinsic definition
6993 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6994 SmallVector<EVT, 3> ValueVTs;
6995 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
6996 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006997
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006998 // There is always a chain and a glue type at the end
6999 ValueVTs.push_back(MVT::Other);
7000 ValueVTs.push_back(MVT::Glue);
7001 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
7002 } else
7003 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7004
7005 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007006 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7007 getCurSDLoc(), NodeTys, Ops);
7008
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007009 // Update the NodeMap.
7010 if (hasDef) {
7011 if (isAnyRegCC)
7012 setValue(&CI, SDValue(MN, 0));
7013 else
7014 setValue(&CI, Result.first);
7015 }
Andrew Trick6664df12013-11-05 22:44:04 +00007016
7017 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007018 // call sequence. Furthermore the location of the chain and glue can change
7019 // when the AnyReg calling convention is used and the intrinsic returns a
7020 // value.
7021 if (isAnyRegCC && hasDef) {
7022 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7023 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7024 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7025 } else
7026 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007027 DAG.DeleteNode(Call);
Andrew Trick74f4c742013-10-31 17:18:24 +00007028}
7029
Dan Gohman575fad32008-09-03 16:12:24 +00007030/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007031/// implementation, which just calls LowerCall.
7032/// FIXME: When all targets are
7033/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007034std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007035TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007036 // Handle the incoming return values from the call.
7037 CLI.Ins.clear();
7038 SmallVector<EVT, 4> RetTys;
7039 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7040 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7041 EVT VT = RetTys[I];
7042 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7043 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7044 for (unsigned i = 0; i != NumRegs; ++i) {
7045 ISD::InputArg MyFlags;
7046 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007047 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007048 MyFlags.Used = CLI.IsReturnValueUsed;
7049 if (CLI.RetSExt)
7050 MyFlags.Flags.setSExt();
7051 if (CLI.RetZExt)
7052 MyFlags.Flags.setZExt();
7053 if (CLI.IsInReg)
7054 MyFlags.Flags.setInReg();
7055 CLI.Ins.push_back(MyFlags);
7056 }
7057 }
7058
Dan Gohman575fad32008-09-03 16:12:24 +00007059 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007060 CLI.Outs.clear();
7061 CLI.OutVals.clear();
7062 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007063 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007064 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007065 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7066 for (unsigned Value = 0, NumValues = ValueVTs.size();
7067 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007068 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007069 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007070 SDValue Op = SDValue(Args[i].Node.getNode(),
7071 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007072 ISD::ArgFlagsTy Flags;
7073 unsigned OriginalAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007074 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007075
7076 if (Args[i].isZExt)
7077 Flags.setZExt();
7078 if (Args[i].isSExt)
7079 Flags.setSExt();
7080 if (Args[i].isInReg)
7081 Flags.setInReg();
7082 if (Args[i].isSRet)
7083 Flags.setSRet();
7084 if (Args[i].isByVal) {
7085 Flags.setByVal();
Chris Lattner229907c2011-07-18 04:54:35 +00007086 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7087 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007088 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007089 // For ByVal, alignment should come from FE. BE will guess if this
7090 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007091 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007092 if (Args[i].Alignment)
7093 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007094 else
7095 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007096 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007097 }
7098 if (Args[i].isNest)
7099 Flags.setNest();
7100 Flags.setOrigAlign(OriginalAlignment);
7101
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007102 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007103 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007104 SmallVector<SDValue, 4> Parts(NumParts);
7105 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7106
7107 if (Args[i].isSExt)
7108 ExtendKind = ISD::SIGN_EXTEND;
7109 else if (Args[i].isZExt)
7110 ExtendKind = ISD::ZERO_EXTEND;
7111
Stephen Lin699808c2013-04-30 22:49:28 +00007112 // Conservatively only handle 'returned' on non-vectors for now
7113 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7114 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7115 "unexpected use of 'returned'");
7116 // Before passing 'returned' to the target lowering code, ensure that
7117 // either the register MVT and the actual EVT are the same size or that
7118 // the return value and argument are extended in the same way; in these
7119 // cases it's safe to pass the argument register value unchanged as the
7120 // return register value (although it's at the target's option whether
7121 // to do so)
7122 // TODO: allow code generation to take advantage of partially preserved
7123 // registers rather than clobbering the entire register when the
7124 // parameter extension method is not compatible with the return
7125 // extension method
7126 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7127 (ExtendKind != ISD::ANY_EXTEND &&
7128 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7129 Flags.setReturned();
7130 }
7131
Justin Holewinskiaa583972012-05-25 16:35:28 +00007132 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling5def8912012-09-26 06:16:18 +00007133 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007134
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007135 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007136 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007137 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007138 i < CLI.NumFixedArgs,
7139 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007140 if (NumParts > 1 && j == 0)
7141 MyFlags.Flags.setSplit();
7142 else if (j != 0)
7143 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007144
Justin Holewinskiaa583972012-05-25 16:35:28 +00007145 CLI.Outs.push_back(MyFlags);
7146 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007147 }
7148 }
7149 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007150
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007151 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007152 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007153
7154 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007155 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007156 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007157 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007158 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007159 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007160 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007161
7162 // For a tail call, the return value is merely live-out and there aren't
7163 // any nodes in the DAG representing it. Return a special value to
7164 // indicate that a tail call has been emitted and no more Instructions
7165 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007166 if (CLI.IsTailCall) {
7167 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007168 return std::make_pair(SDValue(), SDValue());
7169 }
7170
Justin Holewinskiaa583972012-05-25 16:35:28 +00007171 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007172 assert(InVals[i].getNode() &&
7173 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007174 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007175 "LowerCall emitted a value with the wrong type!");
7176 });
7177
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007178 // Collect the legal value parts into potentially illegal values
7179 // that correspond to the original function's return values.
7180 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007181 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007182 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007183 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007184 AssertOp = ISD::AssertZext;
7185 SmallVector<SDValue, 4> ReturnValues;
7186 unsigned CurReg = 0;
7187 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007188 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007189 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007190 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007191
Justin Holewinskiaa583972012-05-25 16:35:28 +00007192 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling81406f62012-09-26 04:04:19 +00007193 NumRegs, RegisterVT, VT, NULL,
Bill Wendling954cb182010-01-28 21:51:40 +00007194 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007195 CurReg += NumRegs;
7196 }
7197
7198 // For a function returning void, there is no return value. We can't create
7199 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007200 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007201 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007202 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007203
Justin Holewinskiaa583972012-05-25 16:35:28 +00007204 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
7205 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007206 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007207 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007208}
7209
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007210void TargetLowering::LowerOperationWrapper(SDNode *N,
7211 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007212 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007213 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007214 if (Res.getNode())
7215 Results.push_back(Res);
7216}
7217
Dan Gohman21cea8a2010-04-17 15:26:15 +00007218SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007219 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007220}
7221
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007222void
7223SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007224 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007225 assert((Op.getOpcode() != ISD::CopyFromReg ||
7226 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7227 "Copy from a reg to the same reg!");
7228 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7229
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007230 const TargetLowering *TLI = TM.getTargetLowering();
7231 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007232 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00007233 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007234 PendingExports.push_back(Chain);
7235}
7236
7237#include "llvm/CodeGen/SelectionDAGISel.h"
7238
Eli Friedman441a01a2011-05-05 16:53:34 +00007239/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7240/// entry block, return true. This includes arguments used by switches, since
7241/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007242static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007243 // With FastISel active, we may be splitting blocks, so force creation
7244 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007245 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007246 return A->use_empty();
7247
7248 const BasicBlock *Entry = A->getParent()->begin();
7249 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
7250 UI != E; ++UI) {
7251 const User *U = *UI;
7252 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7253 return false; // Use not in entry block.
7254 }
7255 return true;
7256}
7257
Eli Bendersky33ebf832013-02-28 23:09:18 +00007258void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007259 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007260 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007261 const TargetLowering *TLI = getTargetLowering();
Bill Wendlingf7719082013-06-06 00:43:09 +00007262 const DataLayout *TD = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007263 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007264
Dan Gohmand16aa542010-05-29 17:03:36 +00007265 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007266 // Put in an sret pointer parameter before all the other parameters.
7267 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007268 ComputeValueVTs(*getTargetLowering(),
7269 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007270
7271 // NOTE: Assuming that a pointer will never break down to more than one VT
7272 // or one register.
7273 ISD::ArgFlagsTy Flags;
7274 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007275 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007276 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007277 Ins.push_back(RetArg);
7278 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007279
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007280 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007281 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007282 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007283 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007284 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007285 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007286 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007287 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007288 for (unsigned Value = 0, NumValues = ValueVTs.size();
7289 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007290 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007291 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007292 ISD::ArgFlagsTy Flags;
7293 unsigned OriginalAlignment =
7294 TD->getABITypeAlignment(ArgTy);
7295
Bill Wendling94dcaf82012-12-30 12:45:13 +00007296 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007297 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007298 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007299 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007300 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007301 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007302 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007303 Flags.setSRet();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007304 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007305 Flags.setByVal();
Chris Lattner229907c2011-07-18 04:54:35 +00007306 PointerType *Ty = cast<PointerType>(I->getType());
7307 Type *ElementTy = Ty->getElementType();
Chris Lattner68254fc2011-05-22 23:23:02 +00007308 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007309 // For ByVal, alignment should be passed from FE. BE will guess if
7310 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007311 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007312 if (F.getParamAlignment(Idx))
7313 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007314 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007315 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007316 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007317 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007318 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007319 Flags.setNest();
7320 Flags.setOrigAlign(OriginalAlignment);
7321
Bill Wendlingf7719082013-06-06 00:43:09 +00007322 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7323 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007324 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007325 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7326 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007327 if (NumRegs > 1 && i == 0)
7328 MyFlags.Flags.setSplit();
7329 // if it isn't first piece, alignment must be 1
7330 else if (i > 0)
7331 MyFlags.Flags.setOrigAlign(1);
7332 Ins.push_back(MyFlags);
7333 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007334 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007335 }
7336 }
7337
7338 // Call the target to set up the argument values.
7339 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007340 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7341 F.isVarArg(), Ins,
7342 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007343
7344 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007345 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007346 "LowerFormalArguments didn't return a valid chain!");
7347 assert(InVals.size() == Ins.size() &&
7348 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007349 DEBUG({
7350 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7351 assert(InVals[i].getNode() &&
7352 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007353 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007354 "LowerFormalArguments emitted a value with the wrong type!");
7355 }
7356 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007357
Dan Gohman695d8112009-08-06 15:37:27 +00007358 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007359 DAG.setRoot(NewRoot);
7360
7361 // Set up the argument values.
7362 unsigned i = 0;
7363 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007364 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007365 // Create a virtual register for the sret pointer, and put in a copy
7366 // from the sret argument into it.
7367 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007368 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007369 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007370 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007371 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007372 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling81406f62012-09-26 04:04:19 +00007373 RegVT, VT, NULL, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007374
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007375 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007376 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007377 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007378 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007379 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007380 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007381 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007382
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007383 // i indexes lowered arguments. Bump it past the hidden sret argument.
7384 // Idx indexes LLVM arguments. Don't touch it.
7385 ++i;
7386 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007387
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007388 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007389 ++I, ++Idx) {
7390 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007391 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007392 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007393 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007394
7395 // If this argument is unused then remember its value. It is used to generate
7396 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007397 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007398 SDB->setUnusedArgValue(I, InVals[i]);
7399
Adrian Prantl9c930592013-05-16 23:44:12 +00007400 // Also remember any frame index for use in FastISel.
7401 if (FrameIndexSDNode *FI =
7402 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7403 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7404 }
7405
Eli Friedman441a01a2011-05-05 16:53:34 +00007406 for (unsigned Val = 0; Val != NumValues; ++Val) {
7407 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007408 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7409 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007410
7411 if (!I->use_empty()) {
7412 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007413 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007414 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007415 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007416 AssertOp = ISD::AssertZext;
7417
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007418 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007419 NumParts, PartVT, VT,
Bill Wendling81406f62012-09-26 04:04:19 +00007420 NULL, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007421 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007422
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007423 i += NumParts;
7424 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007425
Eli Friedman441a01a2011-05-05 16:53:34 +00007426 // We don't need to do anything else for unused arguments.
7427 if (ArgValues.empty())
7428 continue;
7429
Devang Patel9d904e12011-09-08 22:59:09 +00007430 // Note down frame index.
7431 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007432 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007433 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007434
Eli Friedman441a01a2011-05-05 16:53:34 +00007435 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007436 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007437
Eli Friedman441a01a2011-05-05 16:53:34 +00007438 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007439 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007440 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007441 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7442 if (FrameIndexSDNode *FI =
7443 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7444 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7445 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007446
Eli Friedman441a01a2011-05-05 16:53:34 +00007447 // If this argument is live outside of the entry block, insert a copy from
7448 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007449 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007450 // If we can, though, try to skip creating an unnecessary vreg.
7451 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007452 // general. It's also subtly incompatible with the hacks FastISel
7453 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007454 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7455 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7456 FuncInfo->ValueMap[I] = Reg;
7457 continue;
7458 }
7459 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007460 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007461 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007462 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007463 }
Dan Gohman575fad32008-09-03 16:12:24 +00007464 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007465
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007466 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007467
7468 // Finally, if the target has anything special to do, allow it to do so.
7469 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007470 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007471}
7472
7473/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7474/// ensure constants are generated when needed. Remember the virtual registers
7475/// that need to be added to the Machine PHI nodes as input. We cannot just
7476/// directly add them, because expansion might result in multiple MBB's for one
7477/// BB. As such, the start of the BB might correspond to a different MBB than
7478/// the end.
7479///
7480void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007481SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007482 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007483
7484 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7485
7486 // Check successor nodes' PHI nodes that expect a constant to be available
7487 // from this block.
7488 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007489 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007490 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007491 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007492
Dan Gohman575fad32008-09-03 16:12:24 +00007493 // If this terminator has multiple identical successors (common for
7494 // switches), only handle each succ once.
7495 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007496
Dan Gohman575fad32008-09-03 16:12:24 +00007497 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007498
7499 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7500 // nodes and Machine PHI nodes, but the incoming operands have not been
7501 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007502 for (BasicBlock::const_iterator I = SuccBB->begin();
7503 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007504 // Ignore dead phi's.
7505 if (PN->use_empty()) continue;
7506
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007507 // Skip empty types
7508 if (PN->getType()->isEmptyTy())
7509 continue;
7510
Dan Gohman575fad32008-09-03 16:12:24 +00007511 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007512 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007513
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007514 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007515 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007516 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007517 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007518 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007519 }
7520 Reg = RegOut;
7521 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007522 DenseMap<const Value *, unsigned>::iterator I =
7523 FuncInfo.ValueMap.find(PHIOp);
7524 if (I != FuncInfo.ValueMap.end())
7525 Reg = I->second;
7526 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007527 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007528 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007529 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007530 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007531 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007532 }
7533 }
7534
7535 // Remember that this register needs to added to the machine PHI node as
7536 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007537 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007538 const TargetLowering *TLI = TM.getTargetLowering();
7539 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007540 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007541 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007542 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007543 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007544 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007545 Reg += NumRegisters;
7546 }
7547 }
7548 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007549
Dan Gohmanc594eab2010-04-22 20:46:50 +00007550 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007551}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007552
7553/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7554/// is 0.
7555MachineBasicBlock *
7556SelectionDAGBuilder::StackProtectorDescriptor::
7557AddSuccessorMBB(const BasicBlock *BB,
7558 MachineBasicBlock *ParentMBB,
7559 MachineBasicBlock *SuccMBB) {
7560 // If SuccBB has not been created yet, create it.
7561 if (!SuccMBB) {
7562 MachineFunction *MF = ParentMBB->getParent();
7563 MachineFunction::iterator BBI = ParentMBB;
7564 SuccMBB = MF->CreateMachineBasicBlock(BB);
7565 MF->insert(++BBI, SuccMBB);
7566 }
7567 // Add it as a successor of ParentMBB.
7568 ParentMBB->addSuccessor(SuccMBB);
7569 return SuccMBB;
7570}