blob: 8a78e372e8b6b331ef53be653f303ca375d61b02 [file] [log] [blame]
Alex Bradbury7bc2a952017-12-07 10:46:23 +00001//===-- RISCVInstrInfoD.td - RISC-V 'D' instructions -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the RISC-V instructions from the standard 'D',
11// Double-Precision Floating-Point instruction set extension.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Instruction Class Templates
17//===----------------------------------------------------------------------===//
18
19let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in
20class FPFMAD_rrr_frm<RISCVOpcode opcode, string opcodestr>
21 : RVInstR4<0b01, opcode, (outs FPR64:$rd),
22 (ins FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, frmarg:$funct3),
23 opcodestr, "$rd, $rs1, $rs2, $rs3, $funct3">;
24
25class FPFMADDynFrmAlias<FPFMAD_rrr_frm Inst, string OpcodeStr>
26 : InstAlias<OpcodeStr#" $rd, $rs1, $rs2, $rs3",
27 (Inst FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, 0b111)>;
28
29let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in
30class FPALUD_rr<bits<7> funct7, bits<3> funct3, string opcodestr>
31 : RVInstR<funct7, funct3, OPC_OP_FP, (outs FPR64:$rd),
32 (ins FPR64:$rs1, FPR64:$rs2), opcodestr, "$rd, $rs1, $rs2">;
33
34let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in
35class FPALUD_rr_frm<bits<7> funct7, string opcodestr>
36 : RVInstRFrm<funct7, OPC_OP_FP, (outs FPR64:$rd),
37 (ins FPR64:$rs1, FPR64:$rs2, frmarg:$funct3), opcodestr,
38 "$rd, $rs1, $rs2, $funct3">;
39
40class FPALUDDynFrmAlias<FPALUD_rr_frm Inst, string OpcodeStr>
41 : InstAlias<OpcodeStr#" $rd, $rs1, $rs2",
42 (Inst FPR64:$rd, FPR64:$rs1, FPR64:$rs2, 0b111)>;
43
44let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in
45class FPCmpD_rr<bits<3> funct3, string opcodestr>
46 : RVInstR<0b1010001, funct3, OPC_OP_FP, (outs GPR:$rd),
47 (ins FPR64:$rs1, FPR64:$rs2), opcodestr, "$rd, $rs1, $rs2">;
48
49//===----------------------------------------------------------------------===//
50// Instructions
51//===----------------------------------------------------------------------===//
52
53let Predicates = [HasStdExtD] in {
54
55let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in
56def FLD : RVInstI<0b011, OPC_LOAD_FP, (outs FPR64:$rd),
57 (ins GPR:$rs1, simm12:$imm12),
58 "fld", "$rd, ${imm12}(${rs1})">;
59
60// Operands for stores are in the order srcreg, base, offset rather than
61// reflecting the order these fields are specified in the instruction
62// encoding.
63let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in
64def FSD : RVInstS<0b011, OPC_STORE_FP, (outs),
65 (ins FPR64:$rs2, GPR:$rs1, simm12:$imm12),
66 "fsd", "$rs2, ${imm12}(${rs1})">;
67
68def FMADD_D : FPFMAD_rrr_frm<OPC_MADD, "fmadd.d">;
69def : FPFMADDynFrmAlias<FMADD_D, "fmadd.d">;
70def FMSUB_D : FPFMAD_rrr_frm<OPC_MSUB, "fmsub.d">;
71def : FPFMADDynFrmAlias<FMSUB_D, "fmsub.d">;
72def FNMSUB_D : FPFMAD_rrr_frm<OPC_NMSUB, "fnmsub.d">;
73def : FPFMADDynFrmAlias<FNMSUB_D, "fnmsub.d">;
74def FNMADD_D : FPFMAD_rrr_frm<OPC_NMADD, "fnmadd.d">;
75def : FPFMADDynFrmAlias<FNMADD_D, "fnmadd.d">;
76
77def FADD_D : FPALUD_rr_frm<0b0000001, "fadd.d">;
78def : FPALUDDynFrmAlias<FADD_D, "fadd.d">;
79def FSUB_D : FPALUD_rr_frm<0b0000101, "fsub.d">;
80def : FPALUDDynFrmAlias<FSUB_D, "fsub.d">;
81def FMUL_D : FPALUD_rr_frm<0b0001001, "fmul.d">;
82def : FPALUDDynFrmAlias<FMUL_D, "fmul.d">;
83def FDIV_D : FPALUD_rr_frm<0b0001101, "fdiv.d">;
84def : FPALUDDynFrmAlias<FDIV_D, "fdiv.d">;
85
86def FSQRT_D : FPUnaryOp_r_frm<0b0101101, FPR64, FPR64, "fsqrt.d"> {
87 let rs2 = 0b00000;
88}
89def : FPUnaryOpDynFrmAlias<FSQRT_D, "fsqrt.d", FPR64, FPR64>;
90
91def FSGNJ_D : FPALUD_rr<0b0010001, 0b000, "fsgnj.d">;
92def FSGNJN_D : FPALUD_rr<0b0010001, 0b001, "fsgnjn.d">;
93def FSGNJX_D : FPALUD_rr<0b0010001, 0b010, "fsgnjx.d">;
94def FMIN_D : FPALUD_rr<0b0010101, 0b000, "fmin.d">;
95def FMAX_D : FPALUD_rr<0b0010101, 0b001, "fmax.d">;
96
97def FCVT_S_D : FPUnaryOp_r_frm<0b0100000, FPR32, FPR64, "fcvt.s.d"> {
98 let rs2 = 0b00001;
99}
100def : FPUnaryOpDynFrmAlias<FCVT_S_D, "fcvt.s.d", FPR32, FPR64>;
101
102def FCVT_D_S : FPUnaryOp_r<0b0100001, 0b000, FPR64, FPR32, "fcvt.d.s"> {
103 let rs2 = 0b00000;
104}
105
106def FEQ_D : FPCmpD_rr<0b010, "feq.d">;
107def FLT_D : FPCmpD_rr<0b001, "flt.d">;
108def FLE_D : FPCmpD_rr<0b000, "fle.d">;
109
110def FCLASS_D : FPUnaryOp_r<0b1110001, 0b001, GPR, FPR64, "fclass.d"> {
111 let rs2 = 0b00000;
112}
113
114def FCVT_W_D : FPUnaryOp_r_frm<0b1100001, GPR, FPR64, "fcvt.w.d"> {
115 let rs2 = 0b00000;
116}
117def : FPUnaryOpDynFrmAlias<FCVT_W_D, "fcvt.w.d", GPR, FPR64>;
118
119def FCVT_WU_D : FPUnaryOp_r_frm<0b1100001, GPR, FPR64, "fcvt.wu.d"> {
120 let rs2 = 0b00001;
121}
122def : FPUnaryOpDynFrmAlias<FCVT_WU_D, "fcvt.wu.d", GPR, FPR64>;
123
124def FCVT_D_W : FPUnaryOp_r<0b1101001, 0b000, FPR64, GPR, "fcvt.d.w"> {
125 let rs2 = 0b00000;
126}
127
128def FCVT_D_WU : FPUnaryOp_r<0b1101001, 0b000, FPR64, GPR, "fcvt.d.wu"> {
129 let rs2 = 0b00001;
130}
131} // Predicates = [HasStdExtD]
Alex Bradburyee8950e2017-12-07 11:04:18 +0000132
133let Predicates = [HasStdExtD, IsRV64] in {
134def FCVT_L_D : FPUnaryOp_r_frm<0b1100001, GPR, FPR64, "fcvt.l.d"> {
135 let rs2 = 0b00010;
136}
137def : FPUnaryOpDynFrmAlias<FCVT_L_D, "fcvt.l.d", GPR, FPR64>;
138
139def FCVT_LU_D : FPUnaryOp_r_frm<0b1100001, GPR, FPR64, "fcvt.lu.d"> {
140 let rs2 = 0b00011;
141}
142def : FPUnaryOpDynFrmAlias<FCVT_LU_D, "fcvt.lu.d", GPR, FPR64>;
143
144def FMV_X_D : FPUnaryOp_r<0b1110001, 0b000, GPR, FPR64, "fmv.x.d"> {
145 let rs2 = 0b00000;
146}
147
148def FCVT_D_L : FPUnaryOp_r_frm<0b1101001, FPR64, GPR, "fcvt.d.l"> {
149 let rs2 = 0b00010;
150}
151def : FPUnaryOpDynFrmAlias<FCVT_D_L, "fcvt.d.l", FPR64, GPR>;
152
153def FCVT_D_LU : FPUnaryOp_r_frm<0b1101001, FPR64, GPR, "fcvt.d.lu"> {
154 let rs2 = 0b00011;
155}
156def : FPUnaryOpDynFrmAlias<FCVT_D_LU, "fcvt.d.lu", FPR64, GPR>;
157
158def FMV_D_X : FPUnaryOp_r<0b1111001, 0b000, FPR64, GPR, "fmv.d.x"> {
159 let rs2 = 0b00000;
160}
161} // Predicates = [HasStdExtD, IsRV64]