blob: 3cf3b1bb8ab24e39bd1860dfa029d174c171b4dd [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- MSP430InstrInfo.h - MSP430 Instruction Information ------*- C++ -*-===//
Anton Korobeynikov10138002009-05-03 12:57:15 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the MSP430 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_MSP430_MSP430INSTRINFO_H
15#define LLVM_LIB_TARGET_MSP430_MSP430INSTRINFO_H
Anton Korobeynikov10138002009-05-03 12:57:15 +000016
Anton Korobeynikov10138002009-05-03 12:57:15 +000017#include "MSP430RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "llvm/Target/TargetInstrInfo.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000019
Evan Cheng703a0fb2011-07-01 17:57:27 +000020#define GET_INSTRINFO_HEADER
21#include "MSP430GenInstrInfo.inc"
22
Anton Korobeynikov10138002009-05-03 12:57:15 +000023namespace llvm {
24
Eric Christopher72a5b2a2014-06-27 01:14:50 +000025class MSP430Subtarget;
Anton Korobeynikov10138002009-05-03 12:57:15 +000026
Anton Korobeynikovce52fd52010-01-15 21:19:05 +000027/// MSP430II - This namespace holds all of the target specific flags that
28/// instruction info tracks.
29///
30namespace MSP430II {
31 enum {
32 SizeShift = 2,
33 SizeMask = 7 << SizeShift,
34
35 SizeUnknown = 0 << SizeShift,
36 SizeSpecial = 1 << SizeShift,
37 Size2Bytes = 2 << SizeShift,
38 Size4Bytes = 3 << SizeShift,
39 Size6Bytes = 4 << SizeShift
40 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000041}
Anton Korobeynikovce52fd52010-01-15 21:19:05 +000042
Evan Cheng703a0fb2011-07-01 17:57:27 +000043class MSP430InstrInfo : public MSP430GenInstrInfo {
Anton Korobeynikov10138002009-05-03 12:57:15 +000044 const MSP430RegisterInfo RI;
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000045 virtual void anchor();
Anton Korobeynikov10138002009-05-03 12:57:15 +000046public:
Eric Christopher72a5b2a2014-06-27 01:14:50 +000047 explicit MSP430InstrInfo(MSP430Subtarget &STI);
Anton Korobeynikov10138002009-05-03 12:57:15 +000048
49 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
50 /// such, whenever a client has an instance of instruction info, it should
51 /// always be able to get register info as well (through this method).
52 ///
Craig Topper6f9e59e2014-04-29 07:58:09 +000053 const TargetRegisterInfo &getRegisterInfo() const { return RI; }
Anton Korobeynikovd7afd692009-05-03 13:02:04 +000054
Jakob Stoklund Olesen65306362010-07-11 06:53:30 +000055 void copyPhysReg(MachineBasicBlock &MBB,
56 MachineBasicBlock::iterator I, DebugLoc DL,
57 unsigned DestReg, unsigned SrcReg,
Craig Topper6f9e59e2014-04-29 07:58:09 +000058 bool KillSrc) const override;
Anton Korobeynikovd7afd692009-05-03 13:02:04 +000059
Craig Topper6f9e59e2014-04-29 07:58:09 +000060 void storeRegToStackSlot(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator MI,
62 unsigned SrcReg, bool isKill,
63 int FrameIndex,
64 const TargetRegisterClass *RC,
65 const TargetRegisterInfo *TRI) const override;
66 void loadRegFromStackSlot(MachineBasicBlock &MBB,
67 MachineBasicBlock::iterator MI,
68 unsigned DestReg, int FrameIdx,
69 const TargetRegisterClass *RC,
70 const TargetRegisterInfo *TRI) const override;
Anton Korobeynikov1af0b612009-05-03 13:11:04 +000071
Anton Korobeynikovce52fd52010-01-15 21:19:05 +000072 unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
73
Anton Korobeynikov5399c2d2009-10-21 19:17:18 +000074 // Branch folding goodness
Craig Topper6f9e59e2014-04-29 07:58:09 +000075 bool
76 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
77 bool isUnpredicatedTerminator(const MachineInstr *MI) const override;
Anton Korobeynikov5399c2d2009-10-21 19:17:18 +000078 bool AnalyzeBranch(MachineBasicBlock &MBB,
79 MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
80 SmallVectorImpl<MachineOperand> &Cond,
Craig Topper6f9e59e2014-04-29 07:58:09 +000081 bool AllowModify) const override;
Anton Korobeynikov5399c2d2009-10-21 19:17:18 +000082
Craig Topper6f9e59e2014-04-29 07:58:09 +000083 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
Anton Korobeynikov5399c2d2009-10-21 19:17:18 +000084 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +000085 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
Craig Topper6f9e59e2014-04-29 07:58:09 +000086 DebugLoc DL) const override;
Anton Korobeynikov41917df2009-05-03 13:15:22 +000087
Anton Korobeynikov10138002009-05-03 12:57:15 +000088};
89
Alexander Kornienkof00654e2015-06-23 09:49:53 +000090}
Anton Korobeynikov10138002009-05-03 12:57:15 +000091
92#endif