blob: 2101da88048cf8f8b4ada083bed2281ff0b57565 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000014#include "ARMMCAsmInfo.h"
Rafael Espindolabf8e7512006-08-16 14:43:33 +000015#include "ARMFrameInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000016#include "ARM.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000017#include "llvm/PassManager.h"
Evan Chengad3aac712007-05-16 02:01:49 +000018#include "llvm/CodeGen/Passes.h"
Evan Cheng47cd5932010-06-09 01:46:50 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include "llvm/Target/TargetOptions.h"
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000022#include "llvm/Target/TargetRegistry.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000023using namespace llvm;
24
Evan Cheng47cd5932010-06-09 01:46:50 +000025static cl::opt<bool>
26EarlyITBlockFormation("thumb2-early-it-blocks", cl::Hidden,
Evan Cheng83c64ee2010-06-09 03:49:12 +000027 cl::desc("Form IT blocks early before register allocation"),
Evan Cheng47cd5932010-06-09 01:46:50 +000028 cl::init(false));
29
Evan Chengf128bdc2010-06-16 07:35:02 +000030static cl::opt<bool>
31EarlyIfConvert("arm-early-if-convert", cl::Hidden,
32 cl::desc("Run if-conversion before post-ra scheduling"),
33 cl::init(false));
34
Daniel Dunbarfed917e2010-03-20 22:36:22 +000035static MCAsmInfo *createMCAsmInfo(const Target &T, StringRef TT) {
Chris Lattner9a6cf912009-08-12 07:22:17 +000036 Triple TheTriple(TT);
37 switch (TheTriple.getOS()) {
38 case Triple::Darwin:
Chris Lattner05457462009-08-22 21:03:30 +000039 return new ARMMCAsmInfoDarwin();
Chris Lattner9a6cf912009-08-12 07:22:17 +000040 default:
Chris Lattner7b26fce2009-08-22 20:48:53 +000041 return new ARMELFMCAsmInfo();
Chris Lattner9a6cf912009-08-12 07:22:17 +000042 }
43}
44
45
Jim Grosbachf24f9d92009-08-11 15:33:49 +000046extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000047 // Register the target.
48 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
49 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
Jim Grosbach04f9d2e2009-09-14 17:27:35 +000050
Chris Lattner9a6cf912009-08-12 07:22:17 +000051 // Register the target asm info.
Chris Lattner7b26fce2009-08-22 20:48:53 +000052 RegisterAsmInfoFn A(TheARMTarget, createMCAsmInfo);
53 RegisterAsmInfoFn B(TheThumbTarget, createMCAsmInfo);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000054}
Douglas Gregor1b731d52009-06-16 20:12:29 +000055
Evan Cheng9f830142007-02-23 03:14:31 +000056/// TargetMachine ctor - Create an ARM architecture model.
57///
Daniel Dunbare8338102009-07-15 20:24:03 +000058ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
Daniel Dunbarc3719c32009-08-02 23:37:13 +000059 const std::string &TT,
Anton Korobeynikov99152f32009-06-26 21:28:53 +000060 const std::string &FS,
61 bool isThumb)
Chris Lattner2c309702009-08-11 20:42:37 +000062 : LLVMTargetMachine(T, TT),
Daniel Dunbarc3719c32009-08-02 23:37:13 +000063 Subtarget(TT, FS, isThumb),
Evan Cheng818242b2007-03-13 01:20:42 +000064 FrameInfo(Subtarget),
Evan Cheng98161f52008-11-08 07:38:22 +000065 JITInfo(),
Evan Cheng4e712de2009-06-19 01:51:50 +000066 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Cheng66cff402008-10-30 16:10:54 +000067 DefRelocModel = getRelocationModel();
68}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000069
Daniel Dunbarc3719c32009-08-02 23:37:13 +000070ARMTargetMachine::ARMTargetMachine(const Target &T, const std::string &TT,
Daniel Dunbare8338102009-07-15 20:24:03 +000071 const std::string &FS)
Daniel Dunbarc3719c32009-08-02 23:37:13 +000072 : ARMBaseTargetMachine(T, TT, FS, false), InstrInfo(Subtarget),
Anton Korobeynikov99152f32009-06-26 21:28:53 +000073 DataLayout(Subtarget.isAPCS_ABI() ?
Chris Lattner87143482009-11-07 19:07:32 +000074 std::string("e-p:32:32-f64:32:32-i64:32:32-n32") :
75 std::string("e-p:32:32-f64:64:64-i64:64:64-n32")),
Dan Gohmanbb919df2010-05-11 17:31:57 +000076 TLInfo(*this),
77 TSInfo(*this) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000078}
79
Daniel Dunbarc3719c32009-08-02 23:37:13 +000080ThumbTargetMachine::ThumbTargetMachine(const Target &T, const std::string &TT,
Daniel Dunbare8338102009-07-15 20:24:03 +000081 const std::string &FS)
Daniel Dunbarc3719c32009-08-02 23:37:13 +000082 : ARMBaseTargetMachine(T, TT, FS, true),
Evan Cheng6ddd7bc2009-08-15 07:59:10 +000083 InstrInfo(Subtarget.hasThumb2()
84 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
85 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Anton Korobeynikov99152f32009-06-26 21:28:53 +000086 DataLayout(Subtarget.isAPCS_ABI() ?
87 std::string("e-p:32:32-f64:32:32-i64:32:32-"
Chris Lattner87143482009-11-07 19:07:32 +000088 "i16:16:32-i8:8:32-i1:8:32-a:0:32-n32") :
Anton Korobeynikov99152f32009-06-26 21:28:53 +000089 std::string("e-p:32:32-f64:64:64-i64:64:64-"
Chris Lattner87143482009-11-07 19:07:32 +000090 "i16:16:32-i8:8:32-i1:8:32-a:0:32-n32")),
Dan Gohmanbb919df2010-05-11 17:31:57 +000091 TLInfo(*this),
92 TSInfo(*this) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000093}
94
Anton Korobeynikov6e017262010-04-07 18:23:27 +000095
96
Chris Lattner12e97302006-09-04 04:14:57 +000097// Pass Pipeline Configuration
Anton Korobeynikov99152f32009-06-26 21:28:53 +000098bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
99 CodeGenOpt::Level OptLevel) {
Bob Wilson2dd957f2009-09-28 14:30:20 +0000100 PM.add(createARMISelDag(*this, OptLevel));
Chris Lattner12e97302006-09-04 04:14:57 +0000101 return false;
102}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000103
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000104bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
105 CodeGenOpt::Level OptLevel) {
Bob Wilsone148cea2009-08-05 23:12:45 +0000106 if (Subtarget.hasNEON())
107 PM.add(createNEONPreAllocPass());
108
Evan Chenga6b9cab2009-09-27 09:46:04 +0000109 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
110 if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
Evan Cheng185c9ef2009-06-13 09:12:55 +0000111 PM.add(createARMLoadStoreOptimizationPass(true));
Evan Cheng47cd5932010-06-09 01:46:50 +0000112
113 if (OptLevel != CodeGenOpt::None && Subtarget.isThumb2() &&
114 EarlyITBlockFormation)
115 PM.add(createThumb2ITBlockPass(true));
Evan Cheng185c9ef2009-06-13 09:12:55 +0000116 return true;
117}
118
Evan Chengce5a8ca2009-09-30 08:53:01 +0000119bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
120 CodeGenOpt::Level OptLevel) {
121 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Anton Korobeynikov4fb6a662010-04-07 18:21:46 +0000122 if (OptLevel != CodeGenOpt::None) {
123 if (!Subtarget.isThumb1Only())
124 PM.add(createARMLoadStoreOptimizationPass());
125 if (Subtarget.hasNEON())
126 PM.add(createNEONMoveFixPass());
127 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000128
Evan Cheng207b2462009-11-06 23:52:48 +0000129 // Expand some pseudo instructions into multiple instructions to allow
130 // proper scheduling.
131 PM.add(createARMExpandPseudoPass());
132
Evan Chengf128bdc2010-06-16 07:35:02 +0000133 if (EarlyIfConvert && OptLevel != CodeGenOpt::None) {
134 if (!Subtarget.isThumb1Only())
135 PM.add(createIfConverterPass());
136 }
137
Evan Chengce5a8ca2009-09-30 08:53:01 +0000138 return true;
139}
140
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000141bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
142 CodeGenOpt::Level OptLevel) {
Evan Chengf128bdc2010-06-16 07:35:02 +0000143 if (!EarlyIfConvert && OptLevel != CodeGenOpt::None) {
Anton Korobeynikovd195f9e2009-11-03 01:04:26 +0000144 if (!Subtarget.isThumb1Only())
145 PM.add(createIfConverterPass());
Anton Korobeynikovd195f9e2009-11-03 01:04:26 +0000146 }
Bob Wilson9d763cc2009-10-22 16:52:21 +0000147
Evan Cheng1be453b2009-08-08 03:21:23 +0000148 if (Subtarget.isThumb2()) {
Evan Cheng0f9cce72009-07-10 01:54:42 +0000149 PM.add(createThumb2ITBlockPass());
Evan Cheng475f8a42009-08-10 23:56:04 +0000150 PM.add(createThumb2SizeReductionPass());
Evan Cheng1be453b2009-08-08 03:21:23 +0000151 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000152
Evan Cheng10043e22007-01-19 07:51:42 +0000153 PM.add(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000154 return true;
155}
156
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000157bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
158 CodeGenOpt::Level OptLevel,
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000159 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000160 // FIXME: Move this to TargetJITInfo!
161 if (DefRelocModel == Reloc::Default)
162 setRelocationModel(Reloc::Static);
163
164 // Machine code emitter pass for ARM.
165 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000166 return false;
167}