| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 1 | //===-- SystemZInstrInfo.h - SystemZ instruction information ----*- C++ -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file contains the SystemZ implementation of the TargetInstrInfo class. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 14 | #ifndef LLVM_LIB_TARGET_SYSTEMZ_SYSTEMZINSTRINFO_H | 
|  | 15 | #define LLVM_LIB_TARGET_SYSTEMZ_SYSTEMZINSTRINFO_H | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 16 |  | 
|  | 17 | #include "SystemZ.h" | 
|  | 18 | #include "SystemZRegisterInfo.h" | 
|  | 19 | #include "llvm/Target/TargetInstrInfo.h" | 
|  | 20 |  | 
|  | 21 | #define GET_INSTRINFO_HEADER | 
|  | 22 | #include "SystemZGenInstrInfo.inc" | 
|  | 23 |  | 
|  | 24 | namespace llvm { | 
|  | 25 |  | 
|  | 26 | class SystemZTargetMachine; | 
|  | 27 |  | 
|  | 28 | namespace SystemZII { | 
| Richard Sandiford | c231269 | 2014-03-06 10:38:30 +0000 | [diff] [blame] | 29 | enum { | 
|  | 30 | // See comments in SystemZInstrFormats.td. | 
|  | 31 | SimpleBDXLoad          = (1 << 0), | 
|  | 32 | SimpleBDXStore         = (1 << 1), | 
|  | 33 | Has20BitOffset         = (1 << 2), | 
|  | 34 | HasIndex               = (1 << 3), | 
|  | 35 | Is128Bit               = (1 << 4), | 
|  | 36 | AccessSizeMask         = (31 << 5), | 
|  | 37 | AccessSizeShift        = 5, | 
|  | 38 | CCValuesMask           = (15 << 10), | 
|  | 39 | CCValuesShift          = 10, | 
|  | 40 | CompareZeroCCMaskMask  = (15 << 14), | 
|  | 41 | CompareZeroCCMaskShift = 14, | 
|  | 42 | CCMaskFirst            = (1 << 18), | 
|  | 43 | CCMaskLast             = (1 << 19), | 
|  | 44 | IsLogical              = (1 << 20) | 
|  | 45 | }; | 
|  | 46 | static inline unsigned getAccessSize(unsigned int Flags) { | 
|  | 47 | return (Flags & AccessSizeMask) >> AccessSizeShift; | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 48 | } | 
| Richard Sandiford | c231269 | 2014-03-06 10:38:30 +0000 | [diff] [blame] | 49 | static inline unsigned getCCValues(unsigned int Flags) { | 
|  | 50 | return (Flags & CCValuesMask) >> CCValuesShift; | 
|  | 51 | } | 
|  | 52 | static inline unsigned getCompareZeroCCMask(unsigned int Flags) { | 
|  | 53 | return (Flags & CompareZeroCCMaskMask) >> CompareZeroCCMaskShift; | 
|  | 54 | } | 
|  | 55 |  | 
|  | 56 | // SystemZ MachineOperand target flags. | 
|  | 57 | enum { | 
|  | 58 | // Masks out the bits for the access model. | 
| Ulrich Weigand | 7db6918 | 2015-02-18 09:13:27 +0000 | [diff] [blame] | 59 | MO_SYMBOL_MODIFIER = (3 << 0), | 
| Richard Sandiford | c231269 | 2014-03-06 10:38:30 +0000 | [diff] [blame] | 60 |  | 
|  | 61 | // @GOT (aka @GOTENT) | 
| Ulrich Weigand | 7db6918 | 2015-02-18 09:13:27 +0000 | [diff] [blame] | 62 | MO_GOT = (1 << 0), | 
|  | 63 |  | 
|  | 64 | // @INDNTPOFF | 
|  | 65 | MO_INDNTPOFF = (2 << 0) | 
| Richard Sandiford | c231269 | 2014-03-06 10:38:30 +0000 | [diff] [blame] | 66 | }; | 
|  | 67 | // Classifies a branch. | 
|  | 68 | enum BranchType { | 
|  | 69 | // An instruction that branches on the current value of CC. | 
|  | 70 | BranchNormal, | 
|  | 71 |  | 
|  | 72 | // An instruction that peforms a 32-bit signed comparison and branches | 
|  | 73 | // on the result. | 
|  | 74 | BranchC, | 
|  | 75 |  | 
|  | 76 | // An instruction that peforms a 32-bit unsigned comparison and branches | 
|  | 77 | // on the result. | 
|  | 78 | BranchCL, | 
|  | 79 |  | 
|  | 80 | // An instruction that peforms a 64-bit signed comparison and branches | 
|  | 81 | // on the result. | 
|  | 82 | BranchCG, | 
|  | 83 |  | 
|  | 84 | // An instruction that peforms a 64-bit unsigned comparison and branches | 
|  | 85 | // on the result. | 
|  | 86 | BranchCLG, | 
|  | 87 |  | 
|  | 88 | // An instruction that decrements a 32-bit register and branches if | 
|  | 89 | // the result is nonzero. | 
|  | 90 | BranchCT, | 
|  | 91 |  | 
|  | 92 | // An instruction that decrements a 64-bit register and branches if | 
|  | 93 | // the result is nonzero. | 
|  | 94 | BranchCTG | 
|  | 95 | }; | 
|  | 96 | // Information about a branch instruction. | 
|  | 97 | struct Branch { | 
|  | 98 | // The type of the branch. | 
|  | 99 | BranchType Type; | 
|  | 100 |  | 
|  | 101 | // CCMASK_<N> is set if CC might be equal to N. | 
|  | 102 | unsigned CCValid; | 
|  | 103 |  | 
|  | 104 | // CCMASK_<N> is set if the branch should be taken when CC == N. | 
|  | 105 | unsigned CCMask; | 
|  | 106 |  | 
|  | 107 | // The target of the branch. | 
|  | 108 | const MachineOperand *Target; | 
|  | 109 |  | 
|  | 110 | Branch(BranchType type, unsigned ccValid, unsigned ccMask, | 
|  | 111 | const MachineOperand *target) | 
|  | 112 | : Type(type), CCValid(ccValid), CCMask(ccMask), Target(target) {} | 
|  | 113 | }; | 
|  | 114 | } // end namespace SystemZII | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 115 |  | 
| Eric Christopher | 673b3af | 2014-06-27 07:01:17 +0000 | [diff] [blame] | 116 | class SystemZSubtarget; | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 117 | class SystemZInstrInfo : public SystemZGenInstrInfo { | 
|  | 118 | const SystemZRegisterInfo RI; | 
| Eric Christopher | 673b3af | 2014-06-27 07:01:17 +0000 | [diff] [blame] | 119 | SystemZSubtarget &STI; | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 120 |  | 
|  | 121 | void splitMove(MachineBasicBlock::iterator MI, unsigned NewOpcode) const; | 
|  | 122 | void splitAdjDynAlloc(MachineBasicBlock::iterator MI) const; | 
| Richard Sandiford | 0124023 | 2013-10-01 13:02:28 +0000 | [diff] [blame] | 123 | void expandRIPseudo(MachineInstr *MI, unsigned LowOpcode, | 
|  | 124 | unsigned HighOpcode, bool ConvertHigh) const; | 
| Richard Sandiford | 42a694f | 2013-10-01 14:53:46 +0000 | [diff] [blame] | 125 | void expandRIEPseudo(MachineInstr *MI, unsigned LowOpcode, | 
|  | 126 | unsigned LowOpcodeK, unsigned HighOpcode) const; | 
| Richard Sandiford | 0755c93 | 2013-10-01 11:26:28 +0000 | [diff] [blame] | 127 | void expandRXYPseudo(MachineInstr *MI, unsigned LowOpcode, | 
|  | 128 | unsigned HighOpcode) const; | 
| Richard Sandiford | 21235a2 | 2013-10-01 12:49:07 +0000 | [diff] [blame] | 129 | void expandZExtPseudo(MachineInstr *MI, unsigned LowOpcode, | 
|  | 130 | unsigned Size) const; | 
| Richard Sandiford | 0755c93 | 2013-10-01 11:26:28 +0000 | [diff] [blame] | 131 | void emitGRX32Move(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, | 
|  | 132 | DebugLoc DL, unsigned DestReg, unsigned SrcReg, | 
|  | 133 | unsigned LowLowOpcode, unsigned Size, bool KillSrc) const; | 
| Juergen Ributzka | d12ccbd | 2013-11-19 00:57:56 +0000 | [diff] [blame] | 134 | virtual void anchor(); | 
| Richard Sandiford | 0755c93 | 2013-10-01 11:26:28 +0000 | [diff] [blame] | 135 |  | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 136 | public: | 
| Eric Christopher | 673b3af | 2014-06-27 07:01:17 +0000 | [diff] [blame] | 137 | explicit SystemZInstrInfo(SystemZSubtarget &STI); | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 138 |  | 
|  | 139 | // Override TargetInstrInfo. | 
| Richard Sandiford | b4d67b5 | 2014-03-06 12:03:36 +0000 | [diff] [blame] | 140 | unsigned isLoadFromStackSlot(const MachineInstr *MI, | 
|  | 141 | int &FrameIndex) const override; | 
|  | 142 | unsigned isStoreToStackSlot(const MachineInstr *MI, | 
|  | 143 | int &FrameIndex) const override; | 
|  | 144 | bool isStackSlotCopy(const MachineInstr *MI, int &DestFrameIndex, | 
|  | 145 | int &SrcFrameIndex) const override; | 
|  | 146 | bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, | 
|  | 147 | MachineBasicBlock *&FBB, | 
|  | 148 | SmallVectorImpl<MachineOperand> &Cond, | 
|  | 149 | bool AllowModify) const override; | 
|  | 150 | unsigned RemoveBranch(MachineBasicBlock &MBB) const override; | 
|  | 151 | unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, | 
|  | 152 | MachineBasicBlock *FBB, | 
|  | 153 | const SmallVectorImpl<MachineOperand> &Cond, | 
|  | 154 | DebugLoc DL) const override; | 
| Richard Sandiford | 564681c | 2013-08-12 10:28:10 +0000 | [diff] [blame] | 155 | bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg, | 
| Craig Topper | 7315602 | 2014-03-02 09:09:27 +0000 | [diff] [blame] | 156 | unsigned &SrcReg2, int &Mask, int &Value) const override; | 
| Richard Sandiford | 564681c | 2013-08-12 10:28:10 +0000 | [diff] [blame] | 157 | bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, | 
|  | 158 | unsigned SrcReg2, int Mask, int Value, | 
| Craig Topper | 7315602 | 2014-03-02 09:09:27 +0000 | [diff] [blame] | 159 | const MachineRegisterInfo *MRI) const override; | 
| Richard Sandiford | b4d67b5 | 2014-03-06 12:03:36 +0000 | [diff] [blame] | 160 | bool isPredicable(MachineInstr *MI) const override; | 
|  | 161 | bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles, | 
|  | 162 | unsigned ExtraPredCycles, | 
|  | 163 | const BranchProbability &Probability) const override; | 
|  | 164 | bool isProfitableToIfCvt(MachineBasicBlock &TMBB, | 
|  | 165 | unsigned NumCyclesT, unsigned ExtraPredCyclesT, | 
|  | 166 | MachineBasicBlock &FMBB, | 
|  | 167 | unsigned NumCyclesF, unsigned ExtraPredCyclesF, | 
|  | 168 | const BranchProbability &Probability) const override; | 
|  | 169 | bool PredicateInstruction(MachineInstr *MI, | 
|  | 170 | const SmallVectorImpl<MachineOperand> &Pred) const | 
|  | 171 | override; | 
|  | 172 | void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, | 
|  | 173 | DebugLoc DL, unsigned DestReg, unsigned SrcReg, | 
|  | 174 | bool KillSrc) const override; | 
|  | 175 | void storeRegToStackSlot(MachineBasicBlock &MBB, | 
|  | 176 | MachineBasicBlock::iterator MBBI, | 
|  | 177 | unsigned SrcReg, bool isKill, int FrameIndex, | 
|  | 178 | const TargetRegisterClass *RC, | 
|  | 179 | const TargetRegisterInfo *TRI) const override; | 
|  | 180 | void loadRegFromStackSlot(MachineBasicBlock &MBB, | 
|  | 181 | MachineBasicBlock::iterator MBBI, | 
|  | 182 | unsigned DestReg, int FrameIdx, | 
|  | 183 | const TargetRegisterClass *RC, | 
|  | 184 | const TargetRegisterInfo *TRI) const override; | 
|  | 185 | MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI, | 
|  | 186 | MachineBasicBlock::iterator &MBBI, | 
|  | 187 | LiveVariables *LV) const override; | 
|  | 188 | MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI, | 
|  | 189 | const SmallVectorImpl<unsigned> &Ops, | 
|  | 190 | int FrameIndex) const override; | 
|  | 191 | MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr* MI, | 
|  | 192 | const SmallVectorImpl<unsigned> &Ops, | 
|  | 193 | MachineInstr* LoadMI) const override; | 
|  | 194 | bool expandPostRAPseudo(MachineBasicBlock::iterator MBBI) const override; | 
|  | 195 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const | 
|  | 196 | override; | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 197 |  | 
|  | 198 | // Return the SystemZRegisterInfo, which this class owns. | 
|  | 199 | const SystemZRegisterInfo &getRegisterInfo() const { return RI; } | 
|  | 200 |  | 
| Richard Sandiford | 312425f | 2013-05-20 14:23:08 +0000 | [diff] [blame] | 201 | // Return the size in bytes of MI. | 
|  | 202 | uint64_t getInstSizeInBytes(const MachineInstr *MI) const; | 
|  | 203 |  | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 204 | // Return true if MI is a conditional or unconditional branch. | 
|  | 205 | // When returning true, set Cond to the mask of condition-code | 
|  | 206 | // values on which the instruction will branch, and set Target | 
|  | 207 | // to the operand that contains the branch target.  This target | 
|  | 208 | // can be a register or a basic block. | 
| Richard Sandiford | 53c9efd | 2013-05-28 10:13:54 +0000 | [diff] [blame] | 209 | SystemZII::Branch getBranchInfo(const MachineInstr *MI) const; | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 210 |  | 
|  | 211 | // Get the load and store opcodes for a given register class. | 
|  | 212 | void getLoadStoreOpcodes(const TargetRegisterClass *RC, | 
|  | 213 | unsigned &LoadOpcode, unsigned &StoreOpcode) const; | 
|  | 214 |  | 
|  | 215 | // Opcode is the opcode of an instruction that has an address operand, | 
|  | 216 | // and the caller wants to perform that instruction's operation on an | 
|  | 217 | // address that has displacement Offset.  Return the opcode of a suitable | 
|  | 218 | // instruction (which might be Opcode itself) or 0 if no such instruction | 
|  | 219 | // exists. | 
|  | 220 | unsigned getOpcodeForOffset(unsigned Opcode, int64_t Offset) const; | 
|  | 221 |  | 
| Richard Sandiford | b49a3ab | 2013-08-05 11:03:20 +0000 | [diff] [blame] | 222 | // If Opcode is a load instruction that has a LOAD AND TEST form, | 
|  | 223 | // return the opcode for the testing form, otherwise return 0. | 
|  | 224 | unsigned getLoadAndTest(unsigned Opcode) const; | 
|  | 225 |  | 
| Richard Sandiford | 6a06ba3 | 2013-07-31 11:36:35 +0000 | [diff] [blame] | 226 | // Return true if ROTATE AND ... SELECTED BITS can be used to select bits | 
|  | 227 | // Mask of the R2 operand, given that only the low BitSize bits of Mask are | 
|  | 228 | // significant.  Set Start and End to the I3 and I4 operands if so. | 
|  | 229 | bool isRxSBGMask(uint64_t Mask, unsigned BitSize, | 
|  | 230 | unsigned &Start, unsigned &End) const; | 
|  | 231 |  | 
| Richard Sandiford | 0fb90ab | 2013-05-28 10:41:11 +0000 | [diff] [blame] | 232 | // If Opcode is a COMPARE opcode for which an associated COMPARE AND | 
|  | 233 | // BRANCH exists, return the opcode for the latter, otherwise return 0. | 
| Richard Sandiford | e1d9f00 | 2013-05-29 11:58:52 +0000 | [diff] [blame] | 234 | // MI, if nonnull, is the compare instruction. | 
|  | 235 | unsigned getCompareAndBranch(unsigned Opcode, | 
| Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 236 | const MachineInstr *MI = nullptr) const; | 
| Richard Sandiford | 0fb90ab | 2013-05-28 10:41:11 +0000 | [diff] [blame] | 237 |  | 
| Ulrich Weigand | 5f613df | 2013-05-06 16:15:19 +0000 | [diff] [blame] | 238 | // Emit code before MBBI in MI to move immediate value Value into | 
|  | 239 | // physical register Reg. | 
|  | 240 | void loadImmediate(MachineBasicBlock &MBB, | 
|  | 241 | MachineBasicBlock::iterator MBBI, | 
|  | 242 | unsigned Reg, uint64_t Value) const; | 
|  | 243 | }; | 
|  | 244 | } // end namespace llvm | 
|  | 245 |  | 
|  | 246 | #endif |