| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 1 | //===-- X86Schedule.td - X86 Scheduling Definitions --------*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 |  | 
|  | 10 | // InstrSchedModel annotations for out-of-order CPUs. | 
|  | 11 | // | 
|  | 12 | // These annotations are independent of the itinerary classes defined below. | 
|  | 13 |  | 
|  | 14 | // Instructions with folded loads need to read the memory operand immediately, | 
|  | 15 | // but other register operands don't have to be read until the load is ready. | 
|  | 16 | // These operands are marked with ReadAfterLd. | 
|  | 17 | def ReadAfterLd : SchedRead; | 
|  | 18 |  | 
|  | 19 | // Instructions with both a load and a store folded are modeled as a folded | 
|  | 20 | // load + WriteRMW. | 
|  | 21 | def WriteRMW : SchedWrite; | 
|  | 22 |  | 
|  | 23 | // Most instructions can fold loads, so almost every SchedWrite comes in two | 
|  | 24 | // variants: With and without a folded load. | 
|  | 25 | // An X86FoldableSchedWrite holds a reference to the corresponding SchedWrite | 
|  | 26 | // with a folded load. | 
|  | 27 | class X86FoldableSchedWrite : SchedWrite { | 
|  | 28 | // The SchedWrite to use when a load is folded into the instruction. | 
|  | 29 | SchedWrite Folded; | 
|  | 30 | } | 
|  | 31 |  | 
|  | 32 | // Multiclass that produces a linked pair of SchedWrites. | 
|  | 33 | multiclass X86SchedWritePair { | 
|  | 34 | // Register-Memory operation. | 
|  | 35 | def Ld : SchedWrite; | 
|  | 36 | // Register-Register operation. | 
|  | 37 | def NAME : X86FoldableSchedWrite { | 
|  | 38 | let Folded = !cast<SchedWrite>(NAME#"Ld"); | 
|  | 39 | } | 
|  | 40 | } | 
|  | 41 |  | 
|  | 42 | // Arithmetic. | 
|  | 43 | defm WriteALU  : X86SchedWritePair; // Simple integer ALU op. | 
|  | 44 | defm WriteIMul : X86SchedWritePair; // Integer multiplication. | 
|  | 45 | def  WriteIMulH : SchedWrite;       // Integer multiplication, high part. | 
|  | 46 | defm WriteIDiv : X86SchedWritePair; // Integer division. | 
|  | 47 | def  WriteLEA  : SchedWrite;        // LEA instructions can't fold loads. | 
|  | 48 |  | 
|  | 49 | // Integer shifts and rotates. | 
|  | 50 | defm WriteShift : X86SchedWritePair; | 
|  | 51 |  | 
|  | 52 | // Loads, stores, and moves, not folded with other operations. | 
|  | 53 | def WriteLoad  : SchedWrite; | 
|  | 54 | def WriteStore : SchedWrite; | 
|  | 55 | def WriteMove  : SchedWrite; | 
|  | 56 |  | 
|  | 57 | // Idioms that clear a register, like xorps %xmm0, %xmm0. | 
|  | 58 | // These can often bypass execution ports completely. | 
|  | 59 | def WriteZero : SchedWrite; | 
|  | 60 |  | 
|  | 61 | // Branches don't produce values, so they have no latency, but they still | 
|  | 62 | // consume resources. Indirect branches can fold loads. | 
|  | 63 | defm WriteJump : X86SchedWritePair; | 
|  | 64 |  | 
|  | 65 | // Floating point. This covers both scalar and vector operations. | 
|  | 66 | defm WriteFAdd   : X86SchedWritePair; // Floating point add/sub/compare. | 
|  | 67 | defm WriteFMul   : X86SchedWritePair; // Floating point multiplication. | 
|  | 68 | defm WriteFDiv   : X86SchedWritePair; // Floating point division. | 
|  | 69 | defm WriteFSqrt  : X86SchedWritePair; // Floating point square root. | 
|  | 70 | defm WriteFRcp   : X86SchedWritePair; // Floating point reciprocal estimate. | 
|  | 71 | defm WriteFRsqrt : X86SchedWritePair; // Floating point reciprocal square root estimate. | 
|  | 72 | defm WriteFMA    : X86SchedWritePair; // Fused Multiply Add. | 
|  | 73 | defm WriteFShuffle  : X86SchedWritePair; // Floating point vector shuffles. | 
|  | 74 | defm WriteFBlend  : X86SchedWritePair; // Floating point vector blends. | 
|  | 75 | defm WriteFVarBlend  : X86SchedWritePair; // Fp vector variable blends. | 
|  | 76 |  | 
|  | 77 | // FMA Scheduling helper class. | 
|  | 78 | class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } | 
|  | 79 |  | 
| Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 80 | // Horizontal Add/Sub (float and integer) | 
|  | 81 | defm WriteFHAdd  : X86SchedWritePair; | 
|  | 82 | defm WritePHAdd : X86SchedWritePair; | 
|  | 83 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 84 | // Vector integer operations. | 
|  | 85 | defm WriteVecALU   : X86SchedWritePair; // Vector integer ALU op, no logicals. | 
|  | 86 | defm WriteVecShift : X86SchedWritePair; // Vector integer shifts. | 
|  | 87 | defm WriteVecIMul  : X86SchedWritePair; // Vector integer multiply. | 
|  | 88 | defm WriteShuffle  : X86SchedWritePair; // Vector shuffles. | 
|  | 89 | defm WriteBlend  : X86SchedWritePair; // Vector blends. | 
|  | 90 | defm WriteVarBlend  : X86SchedWritePair; // Vector variable blends. | 
|  | 91 | defm WriteMPSAD : X86SchedWritePair; // Vector MPSAD. | 
|  | 92 |  | 
|  | 93 | // Vector bitwise operations. | 
|  | 94 | // These are often used on both floating point and integer vectors. | 
|  | 95 | defm WriteVecLogic : X86SchedWritePair; // Vector and/or/xor. | 
|  | 96 |  | 
|  | 97 | // Conversion between integer and float. | 
|  | 98 | defm WriteCvtF2I : X86SchedWritePair; // Float -> Integer. | 
|  | 99 | defm WriteCvtI2F : X86SchedWritePair; // Integer -> Float. | 
|  | 100 | defm WriteCvtF2F : X86SchedWritePair; // Float -> Float size conversion. | 
|  | 101 |  | 
|  | 102 | // Strings instructions. | 
|  | 103 | // Packed Compare Implicit Length Strings, Return Mask | 
|  | 104 | defm WritePCmpIStrM : X86SchedWritePair; | 
|  | 105 | // Packed Compare Explicit Length Strings, Return Mask | 
|  | 106 | defm WritePCmpEStrM : X86SchedWritePair; | 
|  | 107 | // Packed Compare Implicit Length Strings, Return Index | 
|  | 108 | defm WritePCmpIStrI : X86SchedWritePair; | 
|  | 109 | // Packed Compare Explicit Length Strings, Return Index | 
|  | 110 | defm WritePCmpEStrI : X86SchedWritePair; | 
|  | 111 |  | 
|  | 112 | // AES instructions. | 
|  | 113 | defm WriteAESDecEnc : X86SchedWritePair; // Decryption, encryption. | 
|  | 114 | defm WriteAESIMC : X86SchedWritePair; // InvMixColumn. | 
|  | 115 | defm WriteAESKeyGen : X86SchedWritePair; // Key Generation. | 
|  | 116 |  | 
|  | 117 | // Carry-less multiplication instructions. | 
|  | 118 | defm WriteCLMul : X86SchedWritePair; | 
|  | 119 |  | 
|  | 120 | // Catch-all for expensive system instructions. | 
|  | 121 | def WriteSystem : SchedWrite; | 
|  | 122 |  | 
|  | 123 | // AVX2. | 
|  | 124 | defm WriteFShuffle256 : X86SchedWritePair; // Fp 256-bit width vector shuffles. | 
|  | 125 | defm WriteShuffle256 : X86SchedWritePair; // 256-bit width vector shuffles. | 
|  | 126 | defm WriteVarVecShift : X86SchedWritePair; // Variable vector shifts. | 
|  | 127 |  | 
|  | 128 | // Old microcoded instructions that nobody use. | 
|  | 129 | def WriteMicrocoded : SchedWrite; | 
|  | 130 |  | 
|  | 131 | // Fence instructions. | 
|  | 132 | def WriteFence : SchedWrite; | 
|  | 133 |  | 
|  | 134 | // Nop, not very useful expect it provides a model for nops! | 
|  | 135 | def WriteNop : SchedWrite; | 
|  | 136 |  | 
|  | 137 | //===----------------------------------------------------------------------===// | 
|  | 138 | // Instruction Itinerary classes used for X86 | 
|  | 139 | def IIC_ALU_MEM     : InstrItinClass; | 
|  | 140 | def IIC_ALU_NONMEM  : InstrItinClass; | 
|  | 141 | def IIC_LEA         : InstrItinClass; | 
|  | 142 | def IIC_LEA_16      : InstrItinClass; | 
|  | 143 | def IIC_MUL8        : InstrItinClass; | 
|  | 144 | def IIC_MUL16_MEM   : InstrItinClass; | 
|  | 145 | def IIC_MUL16_REG   : InstrItinClass; | 
|  | 146 | def IIC_MUL32_MEM   : InstrItinClass; | 
|  | 147 | def IIC_MUL32_REG   : InstrItinClass; | 
|  | 148 | def IIC_MUL64       : InstrItinClass; | 
|  | 149 | // imul by al, ax, eax, tax | 
|  | 150 | def IIC_IMUL8       : InstrItinClass; | 
|  | 151 | def IIC_IMUL16_MEM  : InstrItinClass; | 
|  | 152 | def IIC_IMUL16_REG  : InstrItinClass; | 
|  | 153 | def IIC_IMUL32_MEM  : InstrItinClass; | 
|  | 154 | def IIC_IMUL32_REG  : InstrItinClass; | 
|  | 155 | def IIC_IMUL64      : InstrItinClass; | 
|  | 156 | // imul reg by reg|mem | 
|  | 157 | def IIC_IMUL16_RM   : InstrItinClass; | 
|  | 158 | def IIC_IMUL16_RR   : InstrItinClass; | 
|  | 159 | def IIC_IMUL32_RM   : InstrItinClass; | 
|  | 160 | def IIC_IMUL32_RR   : InstrItinClass; | 
|  | 161 | def IIC_IMUL64_RM   : InstrItinClass; | 
|  | 162 | def IIC_IMUL64_RR   : InstrItinClass; | 
|  | 163 | // imul reg = reg/mem * imm | 
|  | 164 | def IIC_IMUL16_RMI  : InstrItinClass; | 
|  | 165 | def IIC_IMUL16_RRI  : InstrItinClass; | 
|  | 166 | def IIC_IMUL32_RMI  : InstrItinClass; | 
|  | 167 | def IIC_IMUL32_RRI  : InstrItinClass; | 
|  | 168 | def IIC_IMUL64_RMI  : InstrItinClass; | 
|  | 169 | def IIC_IMUL64_RRI  : InstrItinClass; | 
|  | 170 | // div | 
|  | 171 | def IIC_DIV8_MEM    : InstrItinClass; | 
|  | 172 | def IIC_DIV8_REG    : InstrItinClass; | 
|  | 173 | def IIC_DIV16       : InstrItinClass; | 
|  | 174 | def IIC_DIV32       : InstrItinClass; | 
|  | 175 | def IIC_DIV64       : InstrItinClass; | 
|  | 176 | // idiv | 
|  | 177 | def IIC_IDIV8       : InstrItinClass; | 
|  | 178 | def IIC_IDIV16      : InstrItinClass; | 
|  | 179 | def IIC_IDIV32      : InstrItinClass; | 
|  | 180 | def IIC_IDIV64      : InstrItinClass; | 
|  | 181 | // neg/not/inc/dec | 
|  | 182 | def IIC_UNARY_REG   : InstrItinClass; | 
|  | 183 | def IIC_UNARY_MEM   : InstrItinClass; | 
|  | 184 | // add/sub/and/or/xor/sbc/cmp/test | 
|  | 185 | def IIC_BIN_MEM     : InstrItinClass; | 
|  | 186 | def IIC_BIN_NONMEM  : InstrItinClass; | 
|  | 187 | // adc/sbc | 
|  | 188 | def IIC_BIN_CARRY_MEM     : InstrItinClass; | 
|  | 189 | def IIC_BIN_CARRY_NONMEM  : InstrItinClass; | 
|  | 190 | // shift/rotate | 
|  | 191 | def IIC_SR          : InstrItinClass; | 
|  | 192 | // shift double | 
|  | 193 | def IIC_SHD16_REG_IM : InstrItinClass; | 
|  | 194 | def IIC_SHD16_REG_CL : InstrItinClass; | 
|  | 195 | def IIC_SHD16_MEM_IM : InstrItinClass; | 
|  | 196 | def IIC_SHD16_MEM_CL : InstrItinClass; | 
|  | 197 | def IIC_SHD32_REG_IM : InstrItinClass; | 
|  | 198 | def IIC_SHD32_REG_CL : InstrItinClass; | 
|  | 199 | def IIC_SHD32_MEM_IM : InstrItinClass; | 
|  | 200 | def IIC_SHD32_MEM_CL : InstrItinClass; | 
|  | 201 | def IIC_SHD64_REG_IM : InstrItinClass; | 
|  | 202 | def IIC_SHD64_REG_CL : InstrItinClass; | 
|  | 203 | def IIC_SHD64_MEM_IM : InstrItinClass; | 
|  | 204 | def IIC_SHD64_MEM_CL : InstrItinClass; | 
|  | 205 | // cmov | 
|  | 206 | def IIC_CMOV16_RM : InstrItinClass; | 
|  | 207 | def IIC_CMOV16_RR : InstrItinClass; | 
|  | 208 | def IIC_CMOV32_RM : InstrItinClass; | 
|  | 209 | def IIC_CMOV32_RR : InstrItinClass; | 
|  | 210 | def IIC_CMOV64_RM : InstrItinClass; | 
|  | 211 | def IIC_CMOV64_RR : InstrItinClass; | 
|  | 212 | // set | 
|  | 213 | def IIC_SET_R : InstrItinClass; | 
|  | 214 | def IIC_SET_M : InstrItinClass; | 
|  | 215 | // jmp/jcc/jcxz | 
|  | 216 | def IIC_Jcc : InstrItinClass; | 
|  | 217 | def IIC_JCXZ : InstrItinClass; | 
|  | 218 | def IIC_JMP_REL : InstrItinClass; | 
|  | 219 | def IIC_JMP_REG : InstrItinClass; | 
|  | 220 | def IIC_JMP_MEM : InstrItinClass; | 
|  | 221 | def IIC_JMP_FAR_MEM : InstrItinClass; | 
|  | 222 | def IIC_JMP_FAR_PTR : InstrItinClass; | 
|  | 223 | // loop | 
|  | 224 | def IIC_LOOP : InstrItinClass; | 
|  | 225 | def IIC_LOOPE : InstrItinClass; | 
|  | 226 | def IIC_LOOPNE : InstrItinClass; | 
|  | 227 | // call | 
|  | 228 | def IIC_CALL_RI : InstrItinClass; | 
|  | 229 | def IIC_CALL_MEM : InstrItinClass; | 
|  | 230 | def IIC_CALL_FAR_MEM : InstrItinClass; | 
|  | 231 | def IIC_CALL_FAR_PTR : InstrItinClass; | 
|  | 232 | // ret | 
|  | 233 | def IIC_RET : InstrItinClass; | 
|  | 234 | def IIC_RET_IMM : InstrItinClass; | 
|  | 235 | //sign extension movs | 
|  | 236 | def IIC_MOVSX : InstrItinClass; | 
|  | 237 | def IIC_MOVSX_R16_R8 : InstrItinClass; | 
|  | 238 | def IIC_MOVSX_R16_M8 : InstrItinClass; | 
|  | 239 | def IIC_MOVSX_R16_R16 : InstrItinClass; | 
|  | 240 | def IIC_MOVSX_R32_R32 : InstrItinClass; | 
|  | 241 | //zero extension movs | 
|  | 242 | def IIC_MOVZX : InstrItinClass; | 
|  | 243 | def IIC_MOVZX_R16_R8 : InstrItinClass; | 
|  | 244 | def IIC_MOVZX_R16_M8 : InstrItinClass; | 
|  | 245 |  | 
|  | 246 | def IIC_REP_MOVS : InstrItinClass; | 
|  | 247 | def IIC_REP_STOS : InstrItinClass; | 
|  | 248 |  | 
|  | 249 | // SSE scalar/parallel binary operations | 
|  | 250 | def IIC_SSE_ALU_F32S_RR : InstrItinClass; | 
|  | 251 | def IIC_SSE_ALU_F32S_RM : InstrItinClass; | 
|  | 252 | def IIC_SSE_ALU_F64S_RR : InstrItinClass; | 
|  | 253 | def IIC_SSE_ALU_F64S_RM : InstrItinClass; | 
|  | 254 | def IIC_SSE_MUL_F32S_RR : InstrItinClass; | 
|  | 255 | def IIC_SSE_MUL_F32S_RM : InstrItinClass; | 
|  | 256 | def IIC_SSE_MUL_F64S_RR : InstrItinClass; | 
|  | 257 | def IIC_SSE_MUL_F64S_RM : InstrItinClass; | 
|  | 258 | def IIC_SSE_DIV_F32S_RR : InstrItinClass; | 
|  | 259 | def IIC_SSE_DIV_F32S_RM : InstrItinClass; | 
|  | 260 | def IIC_SSE_DIV_F64S_RR : InstrItinClass; | 
|  | 261 | def IIC_SSE_DIV_F64S_RM : InstrItinClass; | 
|  | 262 | def IIC_SSE_ALU_F32P_RR : InstrItinClass; | 
|  | 263 | def IIC_SSE_ALU_F32P_RM : InstrItinClass; | 
|  | 264 | def IIC_SSE_ALU_F64P_RR : InstrItinClass; | 
|  | 265 | def IIC_SSE_ALU_F64P_RM : InstrItinClass; | 
|  | 266 | def IIC_SSE_MUL_F32P_RR : InstrItinClass; | 
|  | 267 | def IIC_SSE_MUL_F32P_RM : InstrItinClass; | 
|  | 268 | def IIC_SSE_MUL_F64P_RR : InstrItinClass; | 
|  | 269 | def IIC_SSE_MUL_F64P_RM : InstrItinClass; | 
|  | 270 | def IIC_SSE_DIV_F32P_RR : InstrItinClass; | 
|  | 271 | def IIC_SSE_DIV_F32P_RM : InstrItinClass; | 
|  | 272 | def IIC_SSE_DIV_F64P_RR : InstrItinClass; | 
|  | 273 | def IIC_SSE_DIV_F64P_RM : InstrItinClass; | 
|  | 274 |  | 
|  | 275 | def IIC_SSE_COMIS_RR : InstrItinClass; | 
|  | 276 | def IIC_SSE_COMIS_RM : InstrItinClass; | 
|  | 277 |  | 
|  | 278 | def IIC_SSE_HADDSUB_RR : InstrItinClass; | 
|  | 279 | def IIC_SSE_HADDSUB_RM : InstrItinClass; | 
|  | 280 |  | 
|  | 281 | def IIC_SSE_BIT_P_RR  : InstrItinClass; | 
|  | 282 | def IIC_SSE_BIT_P_RM  : InstrItinClass; | 
|  | 283 |  | 
|  | 284 | def IIC_SSE_INTALU_P_RR  : InstrItinClass; | 
|  | 285 | def IIC_SSE_INTALU_P_RM  : InstrItinClass; | 
|  | 286 | def IIC_SSE_INTALUQ_P_RR  : InstrItinClass; | 
|  | 287 | def IIC_SSE_INTALUQ_P_RM  : InstrItinClass; | 
|  | 288 |  | 
|  | 289 | def IIC_SSE_INTMUL_P_RR : InstrItinClass; | 
|  | 290 | def IIC_SSE_INTMUL_P_RM : InstrItinClass; | 
|  | 291 |  | 
|  | 292 | def IIC_SSE_INTSH_P_RR : InstrItinClass; | 
|  | 293 | def IIC_SSE_INTSH_P_RM : InstrItinClass; | 
|  | 294 | def IIC_SSE_INTSH_P_RI : InstrItinClass; | 
|  | 295 |  | 
|  | 296 | def IIC_SSE_INTSHDQ_P_RI : InstrItinClass; | 
|  | 297 |  | 
|  | 298 | def IIC_SSE_SHUFP : InstrItinClass; | 
|  | 299 | def IIC_SSE_PSHUF_RI : InstrItinClass; | 
|  | 300 | def IIC_SSE_PSHUF_MI : InstrItinClass; | 
|  | 301 |  | 
| Simon Pilgrim | 3f24ff6 | 2017-08-01 16:47:48 +0000 | [diff] [blame] | 302 | def IIC_SSE_PACK : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 303 | def IIC_SSE_UNPCK : InstrItinClass; | 
|  | 304 |  | 
|  | 305 | def IIC_SSE_MOVMSK : InstrItinClass; | 
|  | 306 | def IIC_SSE_MASKMOV : InstrItinClass; | 
|  | 307 |  | 
|  | 308 | def IIC_SSE_PEXTRW : InstrItinClass; | 
|  | 309 | def IIC_SSE_PINSRW : InstrItinClass; | 
|  | 310 |  | 
|  | 311 | def IIC_SSE_PABS_RR : InstrItinClass; | 
|  | 312 | def IIC_SSE_PABS_RM : InstrItinClass; | 
|  | 313 |  | 
|  | 314 | def IIC_SSE_SQRTPS_RR : InstrItinClass; | 
|  | 315 | def IIC_SSE_SQRTPS_RM : InstrItinClass; | 
|  | 316 | def IIC_SSE_SQRTSS_RR : InstrItinClass; | 
|  | 317 | def IIC_SSE_SQRTSS_RM : InstrItinClass; | 
|  | 318 | def IIC_SSE_SQRTPD_RR : InstrItinClass; | 
|  | 319 | def IIC_SSE_SQRTPD_RM : InstrItinClass; | 
|  | 320 | def IIC_SSE_SQRTSD_RR : InstrItinClass; | 
|  | 321 | def IIC_SSE_SQRTSD_RM : InstrItinClass; | 
|  | 322 |  | 
|  | 323 | def IIC_SSE_RSQRTPS_RR : InstrItinClass; | 
|  | 324 | def IIC_SSE_RSQRTPS_RM : InstrItinClass; | 
|  | 325 | def IIC_SSE_RSQRTSS_RR : InstrItinClass; | 
|  | 326 | def IIC_SSE_RSQRTSS_RM : InstrItinClass; | 
|  | 327 |  | 
|  | 328 | def IIC_SSE_RCPP_RR : InstrItinClass; | 
|  | 329 | def IIC_SSE_RCPP_RM : InstrItinClass; | 
|  | 330 | def IIC_SSE_RCPS_RR : InstrItinClass; | 
|  | 331 | def IIC_SSE_RCPS_RM : InstrItinClass; | 
|  | 332 |  | 
|  | 333 | def IIC_SSE_MOV_S_RR : InstrItinClass; | 
|  | 334 | def IIC_SSE_MOV_S_RM : InstrItinClass; | 
|  | 335 | def IIC_SSE_MOV_S_MR : InstrItinClass; | 
|  | 336 |  | 
|  | 337 | def IIC_SSE_MOVA_P_RR : InstrItinClass; | 
|  | 338 | def IIC_SSE_MOVA_P_RM : InstrItinClass; | 
|  | 339 | def IIC_SSE_MOVA_P_MR : InstrItinClass; | 
|  | 340 |  | 
|  | 341 | def IIC_SSE_MOVU_P_RR : InstrItinClass; | 
|  | 342 | def IIC_SSE_MOVU_P_RM : InstrItinClass; | 
|  | 343 | def IIC_SSE_MOVU_P_MR : InstrItinClass; | 
|  | 344 |  | 
|  | 345 | def IIC_SSE_MOVDQ : InstrItinClass; | 
|  | 346 | def IIC_SSE_MOVD_ToGP : InstrItinClass; | 
|  | 347 | def IIC_SSE_MOVQ_RR : InstrItinClass; | 
|  | 348 |  | 
|  | 349 | def IIC_SSE_MOV_LH : InstrItinClass; | 
|  | 350 |  | 
|  | 351 | def IIC_SSE_LDDQU : InstrItinClass; | 
|  | 352 |  | 
|  | 353 | def IIC_SSE_MOVNT : InstrItinClass; | 
|  | 354 |  | 
|  | 355 | def IIC_SSE_PHADDSUBD_RR : InstrItinClass; | 
|  | 356 | def IIC_SSE_PHADDSUBD_RM : InstrItinClass; | 
|  | 357 | def IIC_SSE_PHADDSUBSW_RR : InstrItinClass; | 
|  | 358 | def IIC_SSE_PHADDSUBSW_RM : InstrItinClass; | 
|  | 359 | def IIC_SSE_PHADDSUBW_RR : InstrItinClass; | 
|  | 360 | def IIC_SSE_PHADDSUBW_RM : InstrItinClass; | 
|  | 361 | def IIC_SSE_PSHUFB_RR : InstrItinClass; | 
|  | 362 | def IIC_SSE_PSHUFB_RM : InstrItinClass; | 
|  | 363 | def IIC_SSE_PSIGN_RR : InstrItinClass; | 
|  | 364 | def IIC_SSE_PSIGN_RM : InstrItinClass; | 
|  | 365 |  | 
|  | 366 | def IIC_SSE_PMADD : InstrItinClass; | 
|  | 367 | def IIC_SSE_PMULHRSW : InstrItinClass; | 
|  | 368 | def IIC_SSE_PALIGNRR : InstrItinClass; | 
|  | 369 | def IIC_SSE_PALIGNRM : InstrItinClass; | 
|  | 370 | def IIC_SSE_MWAIT : InstrItinClass; | 
|  | 371 | def IIC_SSE_MONITOR : InstrItinClass; | 
|  | 372 | def IIC_SSE_MWAITX : InstrItinClass; | 
|  | 373 | def IIC_SSE_MONITORX : InstrItinClass; | 
|  | 374 | def IIC_SSE_CLZERO : InstrItinClass; | 
|  | 375 |  | 
|  | 376 | def IIC_SSE_PREFETCH : InstrItinClass; | 
|  | 377 | def IIC_SSE_PAUSE : InstrItinClass; | 
|  | 378 | def IIC_SSE_LFENCE : InstrItinClass; | 
|  | 379 | def IIC_SSE_MFENCE : InstrItinClass; | 
|  | 380 | def IIC_SSE_SFENCE : InstrItinClass; | 
|  | 381 | def IIC_SSE_LDMXCSR : InstrItinClass; | 
|  | 382 | def IIC_SSE_STMXCSR : InstrItinClass; | 
|  | 383 |  | 
|  | 384 | def IIC_SSE_CVT_PD_RR : InstrItinClass; | 
|  | 385 | def IIC_SSE_CVT_PD_RM : InstrItinClass; | 
|  | 386 | def IIC_SSE_CVT_PS_RR : InstrItinClass; | 
|  | 387 | def IIC_SSE_CVT_PS_RM : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 388 | def IIC_SSE_CVT_Scalar_RR : InstrItinClass; | 
|  | 389 | def IIC_SSE_CVT_Scalar_RM : InstrItinClass; | 
|  | 390 | def IIC_SSE_CVT_SS2SI32_RM : InstrItinClass; | 
|  | 391 | def IIC_SSE_CVT_SS2SI32_RR : InstrItinClass; | 
|  | 392 | def IIC_SSE_CVT_SS2SI64_RM : InstrItinClass; | 
|  | 393 | def IIC_SSE_CVT_SS2SI64_RR : InstrItinClass; | 
|  | 394 | def IIC_SSE_CVT_SD2SI_RM : InstrItinClass; | 
|  | 395 | def IIC_SSE_CVT_SD2SI_RR : InstrItinClass; | 
|  | 396 |  | 
|  | 397 | // MMX | 
|  | 398 | def IIC_MMX_MOV_MM_RM : InstrItinClass; | 
|  | 399 | def IIC_MMX_MOV_REG_MM : InstrItinClass; | 
|  | 400 | def IIC_MMX_MOVQ_RM : InstrItinClass; | 
|  | 401 | def IIC_MMX_MOVQ_RR : InstrItinClass; | 
|  | 402 |  | 
|  | 403 | def IIC_MMX_ALU_RM : InstrItinClass; | 
|  | 404 | def IIC_MMX_ALU_RR : InstrItinClass; | 
|  | 405 | def IIC_MMX_ALUQ_RM : InstrItinClass; | 
|  | 406 | def IIC_MMX_ALUQ_RR : InstrItinClass; | 
|  | 407 | def IIC_MMX_PHADDSUBW_RM : InstrItinClass; | 
|  | 408 | def IIC_MMX_PHADDSUBW_RR : InstrItinClass; | 
|  | 409 | def IIC_MMX_PHADDSUBD_RM : InstrItinClass; | 
|  | 410 | def IIC_MMX_PHADDSUBD_RR : InstrItinClass; | 
|  | 411 | def IIC_MMX_PMUL : InstrItinClass; | 
|  | 412 | def IIC_MMX_MISC_FUNC_MEM : InstrItinClass; | 
|  | 413 | def IIC_MMX_MISC_FUNC_REG : InstrItinClass; | 
|  | 414 | def IIC_MMX_PSADBW : InstrItinClass; | 
|  | 415 | def IIC_MMX_SHIFT_RI : InstrItinClass; | 
|  | 416 | def IIC_MMX_SHIFT_RM : InstrItinClass; | 
|  | 417 | def IIC_MMX_SHIFT_RR : InstrItinClass; | 
|  | 418 | def IIC_MMX_UNPCK_H_RM : InstrItinClass; | 
|  | 419 | def IIC_MMX_UNPCK_H_RR : InstrItinClass; | 
|  | 420 | def IIC_MMX_UNPCK_L : InstrItinClass; | 
|  | 421 | def IIC_MMX_PCK_RM : InstrItinClass; | 
|  | 422 | def IIC_MMX_PCK_RR : InstrItinClass; | 
|  | 423 | def IIC_MMX_PSHUF : InstrItinClass; | 
|  | 424 | def IIC_MMX_PEXTR : InstrItinClass; | 
|  | 425 | def IIC_MMX_PINSRW : InstrItinClass; | 
|  | 426 | def IIC_MMX_MASKMOV : InstrItinClass; | 
| Simon Pilgrim | f545bb6c | 2017-11-26 17:56:07 +0000 | [diff] [blame] | 427 | def IIC_MMX_MOVMSK : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 428 | def IIC_MMX_CVT_PD_RR : InstrItinClass; | 
|  | 429 | def IIC_MMX_CVT_PD_RM : InstrItinClass; | 
|  | 430 | def IIC_MMX_CVT_PS_RR : InstrItinClass; | 
|  | 431 | def IIC_MMX_CVT_PS_RM : InstrItinClass; | 
|  | 432 |  | 
| Simon Pilgrim | fe6e92d | 2017-11-26 20:50:29 +0000 | [diff] [blame] | 433 | def IIC_3DNOW_FALU_RM : InstrItinClass; | 
|  | 434 | def IIC_3DNOW_FALU_RR : InstrItinClass; | 
|  | 435 | def IIC_3DNOW_FCVT_F2I_RM : InstrItinClass; | 
|  | 436 | def IIC_3DNOW_FCVT_F2I_RR : InstrItinClass; | 
|  | 437 | def IIC_3DNOW_FCVT_I2F_RM : InstrItinClass; | 
|  | 438 | def IIC_3DNOW_FCVT_I2F_RR : InstrItinClass; | 
|  | 439 | def IIC_3DNOW_MISC_FUNC_REG : InstrItinClass; | 
|  | 440 | def IIC_3DNOW_MISC_FUNC_MEM : InstrItinClass; | 
|  | 441 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 442 | def IIC_CMPX_LOCK : InstrItinClass; | 
|  | 443 | def IIC_CMPX_LOCK_8 : InstrItinClass; | 
|  | 444 | def IIC_CMPX_LOCK_8B : InstrItinClass; | 
|  | 445 | def IIC_CMPX_LOCK_16B : InstrItinClass; | 
|  | 446 |  | 
|  | 447 | def IIC_XADD_LOCK_MEM : InstrItinClass; | 
|  | 448 | def IIC_XADD_LOCK_MEM8 : InstrItinClass; | 
|  | 449 |  | 
| Simon Pilgrim | 65f805f | 2017-12-05 18:01:26 +0000 | [diff] [blame] | 450 | def IIC_FCMOV : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 451 | def IIC_FILD : InstrItinClass; | 
|  | 452 | def IIC_FLD : InstrItinClass; | 
|  | 453 | def IIC_FLD80 : InstrItinClass; | 
|  | 454 | def IIC_FST : InstrItinClass; | 
|  | 455 | def IIC_FST80 : InstrItinClass; | 
|  | 456 | def IIC_FIST : InstrItinClass; | 
|  | 457 | def IIC_FLDZ : InstrItinClass; | 
|  | 458 | def IIC_FUCOM : InstrItinClass; | 
|  | 459 | def IIC_FUCOMI : InstrItinClass; | 
|  | 460 | def IIC_FCOMI : InstrItinClass; | 
|  | 461 | def IIC_FNSTSW : InstrItinClass; | 
|  | 462 | def IIC_FNSTCW : InstrItinClass; | 
|  | 463 | def IIC_FLDCW : InstrItinClass; | 
|  | 464 | def IIC_FNINIT : InstrItinClass; | 
|  | 465 | def IIC_FFREE : InstrItinClass; | 
|  | 466 | def IIC_FNCLEX : InstrItinClass; | 
|  | 467 | def IIC_WAIT : InstrItinClass; | 
|  | 468 | def IIC_FXAM : InstrItinClass; | 
|  | 469 | def IIC_FNOP : InstrItinClass; | 
|  | 470 | def IIC_FLDL : InstrItinClass; | 
|  | 471 | def IIC_F2XM1 : InstrItinClass; | 
|  | 472 | def IIC_FYL2X : InstrItinClass; | 
|  | 473 | def IIC_FPTAN : InstrItinClass; | 
|  | 474 | def IIC_FPATAN : InstrItinClass; | 
|  | 475 | def IIC_FXTRACT : InstrItinClass; | 
|  | 476 | def IIC_FPREM1 : InstrItinClass; | 
|  | 477 | def IIC_FPSTP : InstrItinClass; | 
|  | 478 | def IIC_FPREM : InstrItinClass; | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 479 | def IIC_FSIGN : InstrItinClass; | 
|  | 480 | def IIC_FSQRT : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 481 | def IIC_FYL2XP1 : InstrItinClass; | 
|  | 482 | def IIC_FSINCOS : InstrItinClass; | 
|  | 483 | def IIC_FRNDINT : InstrItinClass; | 
|  | 484 | def IIC_FSCALE : InstrItinClass; | 
|  | 485 | def IIC_FCOMPP : InstrItinClass; | 
|  | 486 | def IIC_FXSAVE : InstrItinClass; | 
|  | 487 | def IIC_FXRSTOR : InstrItinClass; | 
|  | 488 |  | 
|  | 489 | def IIC_FXCH : InstrItinClass; | 
|  | 490 |  | 
|  | 491 | // System instructions | 
|  | 492 | def IIC_CPUID : InstrItinClass; | 
|  | 493 | def IIC_INT : InstrItinClass; | 
|  | 494 | def IIC_INT3 : InstrItinClass; | 
|  | 495 | def IIC_INVD : InstrItinClass; | 
|  | 496 | def IIC_INVLPG : InstrItinClass; | 
|  | 497 | def IIC_IRET : InstrItinClass; | 
|  | 498 | def IIC_HLT : InstrItinClass; | 
|  | 499 | def IIC_LXS : InstrItinClass; | 
|  | 500 | def IIC_LTR : InstrItinClass; | 
| Simon Pilgrim | 60411d9 | 2017-12-07 14:18:48 +0000 | [diff] [blame] | 501 | def IIC_RDRAND : InstrItinClass; | 
|  | 502 | def IIC_RDSEED : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 503 | def IIC_RDTSC : InstrItinClass; | 
|  | 504 | def IIC_RSM : InstrItinClass; | 
|  | 505 | def IIC_SIDT : InstrItinClass; | 
|  | 506 | def IIC_SGDT : InstrItinClass; | 
|  | 507 | def IIC_SLDT : InstrItinClass; | 
|  | 508 | def IIC_STR : InstrItinClass; | 
| Simon Pilgrim | 6b7cd86 | 2017-12-07 14:35:17 +0000 | [diff] [blame] | 509 | def IIC_SKINIT : InstrItinClass; | 
|  | 510 | def IIC_SVM : InstrItinClass; | 
|  | 511 | def IIC_CLGI : InstrItinClass; | 
|  | 512 | def IIC_STGI : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 513 | def IIC_SWAPGS : InstrItinClass; | 
|  | 514 | def IIC_SYSCALL : InstrItinClass; | 
|  | 515 | def IIC_SYS_ENTER_EXIT : InstrItinClass; | 
|  | 516 | def IIC_IN_RR : InstrItinClass; | 
|  | 517 | def IIC_IN_RI : InstrItinClass; | 
|  | 518 | def IIC_OUT_RR : InstrItinClass; | 
|  | 519 | def IIC_OUT_IR : InstrItinClass; | 
|  | 520 | def IIC_INS : InstrItinClass; | 
| Simon Pilgrim | 99b925b | 2017-05-03 15:51:39 +0000 | [diff] [blame] | 521 | def IIC_LWP : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 522 | def IIC_MOV_REG_DR : InstrItinClass; | 
|  | 523 | def IIC_MOV_DR_REG : InstrItinClass; | 
|  | 524 | def IIC_MOV_REG_CR : InstrItinClass; | 
|  | 525 | def IIC_MOV_CR_REG : InstrItinClass; | 
|  | 526 | def IIC_MOV_REG_SR : InstrItinClass; | 
|  | 527 | def IIC_MOV_MEM_SR : InstrItinClass; | 
|  | 528 | def IIC_MOV_SR_REG : InstrItinClass; | 
|  | 529 | def IIC_MOV_SR_MEM : InstrItinClass; | 
|  | 530 | def IIC_LAR_RM : InstrItinClass; | 
|  | 531 | def IIC_LAR_RR : InstrItinClass; | 
|  | 532 | def IIC_LSL_RM : InstrItinClass; | 
|  | 533 | def IIC_LSL_RR : InstrItinClass; | 
|  | 534 | def IIC_LGDT : InstrItinClass; | 
|  | 535 | def IIC_LIDT : InstrItinClass; | 
|  | 536 | def IIC_LLDT_REG : InstrItinClass; | 
|  | 537 | def IIC_LLDT_MEM : InstrItinClass; | 
|  | 538 | def IIC_PUSH_CS : InstrItinClass; | 
|  | 539 | def IIC_PUSH_SR : InstrItinClass; | 
|  | 540 | def IIC_POP_SR : InstrItinClass; | 
|  | 541 | def IIC_POP_SR_SS : InstrItinClass; | 
|  | 542 | def IIC_VERR : InstrItinClass; | 
|  | 543 | def IIC_VERW_REG : InstrItinClass; | 
|  | 544 | def IIC_VERW_MEM : InstrItinClass; | 
|  | 545 | def IIC_WRMSR : InstrItinClass; | 
|  | 546 | def IIC_RDMSR : InstrItinClass; | 
|  | 547 | def IIC_RDPMC : InstrItinClass; | 
|  | 548 | def IIC_SMSW : InstrItinClass; | 
|  | 549 | def IIC_LMSW_REG : InstrItinClass; | 
|  | 550 | def IIC_LMSW_MEM : InstrItinClass; | 
|  | 551 | def IIC_ENTER : InstrItinClass; | 
|  | 552 | def IIC_LEAVE : InstrItinClass; | 
|  | 553 | def IIC_POP_MEM : InstrItinClass; | 
|  | 554 | def IIC_POP_REG16 : InstrItinClass; | 
|  | 555 | def IIC_POP_REG : InstrItinClass; | 
|  | 556 | def IIC_POP_F : InstrItinClass; | 
|  | 557 | def IIC_POP_FD : InstrItinClass; | 
|  | 558 | def IIC_POP_A : InstrItinClass; | 
|  | 559 | def IIC_PUSH_IMM : InstrItinClass; | 
|  | 560 | def IIC_PUSH_MEM : InstrItinClass; | 
|  | 561 | def IIC_PUSH_REG : InstrItinClass; | 
|  | 562 | def IIC_PUSH_F : InstrItinClass; | 
|  | 563 | def IIC_PUSH_A : InstrItinClass; | 
|  | 564 | def IIC_BSWAP : InstrItinClass; | 
|  | 565 | def IIC_BIT_SCAN_MEM : InstrItinClass; | 
|  | 566 | def IIC_BIT_SCAN_REG : InstrItinClass; | 
| Simon Pilgrim | f1d599a | 2017-12-07 15:24:14 +0000 | [diff] [blame^] | 567 | def IIC_LZCNT_RR : InstrItinClass; | 
|  | 568 | def IIC_LZCNT_RM : InstrItinClass; | 
|  | 569 | def IIC_TZCNT_RR : InstrItinClass; | 
|  | 570 | def IIC_TZCNT_RM : InstrItinClass; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 571 | def IIC_MOVS : InstrItinClass; | 
|  | 572 | def IIC_STOS : InstrItinClass; | 
|  | 573 | def IIC_SCAS : InstrItinClass; | 
|  | 574 | def IIC_CMPS : InstrItinClass; | 
|  | 575 | def IIC_MOV : InstrItinClass; | 
|  | 576 | def IIC_MOV_MEM : InstrItinClass; | 
|  | 577 | def IIC_AHF : InstrItinClass; | 
|  | 578 | def IIC_BT_MI : InstrItinClass; | 
|  | 579 | def IIC_BT_MR : InstrItinClass; | 
|  | 580 | def IIC_BT_RI : InstrItinClass; | 
|  | 581 | def IIC_BT_RR : InstrItinClass; | 
|  | 582 | def IIC_BTX_MI : InstrItinClass; | 
|  | 583 | def IIC_BTX_MR : InstrItinClass; | 
|  | 584 | def IIC_BTX_RI : InstrItinClass; | 
|  | 585 | def IIC_BTX_RR : InstrItinClass; | 
|  | 586 | def IIC_XCHG_REG : InstrItinClass; | 
|  | 587 | def IIC_XCHG_MEM : InstrItinClass; | 
|  | 588 | def IIC_XADD_REG : InstrItinClass; | 
|  | 589 | def IIC_XADD_MEM : InstrItinClass; | 
|  | 590 | def IIC_CMPXCHG_MEM : InstrItinClass; | 
|  | 591 | def IIC_CMPXCHG_REG : InstrItinClass; | 
|  | 592 | def IIC_CMPXCHG_MEM8 : InstrItinClass; | 
|  | 593 | def IIC_CMPXCHG_REG8 : InstrItinClass; | 
|  | 594 | def IIC_CMPXCHG_8B : InstrItinClass; | 
|  | 595 | def IIC_CMPXCHG_16B : InstrItinClass; | 
|  | 596 | def IIC_LODS : InstrItinClass; | 
|  | 597 | def IIC_OUTS : InstrItinClass; | 
|  | 598 | def IIC_CLC : InstrItinClass; | 
|  | 599 | def IIC_CLD : InstrItinClass; | 
|  | 600 | def IIC_CLI : InstrItinClass; | 
|  | 601 | def IIC_CMC : InstrItinClass; | 
|  | 602 | def IIC_CLTS : InstrItinClass; | 
|  | 603 | def IIC_STC : InstrItinClass; | 
|  | 604 | def IIC_STI : InstrItinClass; | 
|  | 605 | def IIC_STD : InstrItinClass; | 
|  | 606 | def IIC_XLAT : InstrItinClass; | 
|  | 607 | def IIC_AAA : InstrItinClass; | 
|  | 608 | def IIC_AAD : InstrItinClass; | 
|  | 609 | def IIC_AAM : InstrItinClass; | 
|  | 610 | def IIC_AAS : InstrItinClass; | 
|  | 611 | def IIC_DAA : InstrItinClass; | 
|  | 612 | def IIC_DAS : InstrItinClass; | 
|  | 613 | def IIC_BOUND : InstrItinClass; | 
|  | 614 | def IIC_ARPL_REG : InstrItinClass; | 
|  | 615 | def IIC_ARPL_MEM : InstrItinClass; | 
|  | 616 | def IIC_MOVBE : InstrItinClass; | 
|  | 617 | def IIC_AES   : InstrItinClass; | 
|  | 618 | def IIC_BLEND_MEM : InstrItinClass; | 
|  | 619 | def IIC_BLEND_NOMEM : InstrItinClass; | 
|  | 620 | def IIC_CBW   : InstrItinClass; | 
|  | 621 | def IIC_CRC32_REG : InstrItinClass; | 
|  | 622 | def IIC_CRC32_MEM : InstrItinClass; | 
|  | 623 | def IIC_SSE_DPPD_RR : InstrItinClass; | 
|  | 624 | def IIC_SSE_DPPD_RM : InstrItinClass; | 
|  | 625 | def IIC_SSE_DPPS_RR : InstrItinClass; | 
|  | 626 | def IIC_SSE_DPPS_RM : InstrItinClass; | 
|  | 627 | def IIC_MMX_EMMS : InstrItinClass; | 
|  | 628 | def IIC_SSE_EXTRACTPS_RR : InstrItinClass; | 
|  | 629 | def IIC_SSE_EXTRACTPS_RM : InstrItinClass; | 
|  | 630 | def IIC_SSE_INSERTPS_RR : InstrItinClass; | 
|  | 631 | def IIC_SSE_INSERTPS_RM : InstrItinClass; | 
|  | 632 | def IIC_SSE_MPSADBW_RR : InstrItinClass; | 
|  | 633 | def IIC_SSE_MPSADBW_RM : InstrItinClass; | 
|  | 634 | def IIC_SSE_PMULLD_RR : InstrItinClass; | 
|  | 635 | def IIC_SSE_PMULLD_RM : InstrItinClass; | 
|  | 636 | def IIC_SSE_ROUNDPS_REG : InstrItinClass; | 
|  | 637 | def IIC_SSE_ROUNDPS_MEM : InstrItinClass; | 
|  | 638 | def IIC_SSE_ROUNDPD_REG : InstrItinClass; | 
|  | 639 | def IIC_SSE_ROUNDPD_MEM : InstrItinClass; | 
|  | 640 | def IIC_SSE_POPCNT_RR : InstrItinClass; | 
|  | 641 | def IIC_SSE_POPCNT_RM : InstrItinClass; | 
|  | 642 | def IIC_SSE_PCLMULQDQ_RR : InstrItinClass; | 
|  | 643 | def IIC_SSE_PCLMULQDQ_RM : InstrItinClass; | 
|  | 644 |  | 
|  | 645 | def IIC_NOP : InstrItinClass; | 
|  | 646 |  | 
|  | 647 | //===----------------------------------------------------------------------===// | 
|  | 648 | // Processor instruction itineraries. | 
|  | 649 |  | 
|  | 650 | // IssueWidth is analogous to the number of decode units. Core and its | 
|  | 651 | // descendents, including Nehalem and SandyBridge have 4 decoders. | 
|  | 652 | // Resources beyond the decoder operate on micro-ops and are bufferred | 
|  | 653 | // so adjacent micro-ops don't directly compete. | 
|  | 654 | // | 
|  | 655 | // MicroOpBufferSize > 1 indicates that RAW dependencies can be | 
|  | 656 | // decoded in the same cycle. The value 32 is a reasonably arbitrary | 
|  | 657 | // number of in-flight instructions. | 
|  | 658 | // | 
|  | 659 | // HighLatency=10 is optimistic. X86InstrInfo::isHighLatencyDef | 
|  | 660 | // indicates high latency opcodes. Alternatively, InstrItinData | 
|  | 661 | // entries may be included here to define specific operand | 
|  | 662 | // latencies. Since these latencies are not used for pipeline hazards, | 
|  | 663 | // they do not need to be exact. | 
|  | 664 | // | 
|  | 665 | // The GenericX86Model contains no instruction itineraries | 
|  | 666 | // and disables PostRAScheduler. | 
|  | 667 | class GenericX86Model : SchedMachineModel { | 
|  | 668 | let IssueWidth = 4; | 
|  | 669 | let MicroOpBufferSize = 32; | 
|  | 670 | let LoadLatency = 4; | 
|  | 671 | let HighLatency = 10; | 
|  | 672 | let PostRAScheduler = 0; | 
|  | 673 | let CompleteModel = 0; | 
|  | 674 | } | 
|  | 675 |  | 
|  | 676 | def GenericModel : GenericX86Model; | 
|  | 677 |  | 
|  | 678 | // Define a model with the PostRAScheduler enabled. | 
|  | 679 | def GenericPostRAModel : GenericX86Model { | 
|  | 680 | let PostRAScheduler = 1; | 
|  | 681 | } | 
|  | 682 |  | 
|  | 683 | include "X86ScheduleAtom.td" | 
|  | 684 | include "X86SchedSandyBridge.td" | 
|  | 685 | include "X86SchedHaswell.td" | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 686 | include "X86SchedBroadwell.td" | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 687 | include "X86ScheduleSLM.td" | 
| Craig Topper | 106b5b6 | 2017-07-19 02:45:14 +0000 | [diff] [blame] | 688 | include "X86ScheduleZnver1.td" | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 689 | include "X86ScheduleBtVer2.td" | 
| Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 690 | include "X86SchedSkylakeClient.td" | 
| Gadi Haber | 684944b | 2017-10-08 12:52:54 +0000 | [diff] [blame] | 691 | include "X86SchedSkylakeServer.td" | 
|  | 692 |  |