Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===// |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Sparc implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "SparcInstrInfo.h" |
| 15 | #include "Sparc.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 16 | #include "SparcMachineFunctionInfo.h" |
| 17 | #include "SparcSubtarget.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/STLExtras.h" |
| 19 | #include "llvm/ADT/SmallVector.h" |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 24 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 25 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 26 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 29 | #define GET_INSTRINFO_CTOR_DTOR |
| 30 | #include "SparcGenInstrInfo.inc" |
Juergen Ributzka | d12ccbd | 2013-11-19 00:57:56 +0000 | [diff] [blame] | 31 | |
| 32 | // Pin the vtable to this file. |
| 33 | void SparcInstrInfo::anchor() {} |
| 34 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 35 | SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST) |
Eric Christopher | 8bb838a | 2015-03-12 05:55:26 +0000 | [diff] [blame] | 36 | : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP), RI(), |
| 37 | Subtarget(ST) {} |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 38 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 39 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 40 | /// load from a stack slot, return the virtual or physical register number of |
| 41 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 42 | /// not, return 0. This predicate must return 0 if the instruction has |
| 43 | /// any side effects other than loading from the stack slot. |
Dan Gohman | 0b27325 | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 44 | unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 45 | int &FrameIndex) const { |
| 46 | if (MI->getOpcode() == SP::LDri || |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 47 | MI->getOpcode() == SP::LDXri || |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 48 | MI->getOpcode() == SP::LDFri || |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 49 | MI->getOpcode() == SP::LDDFri || |
| 50 | MI->getOpcode() == SP::LDQFri) { |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 51 | if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() && |
Chris Lattner | 5c46378 | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 52 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 53 | FrameIndex = MI->getOperand(1).getIndex(); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 54 | return MI->getOperand(0).getReg(); |
| 55 | } |
| 56 | } |
| 57 | return 0; |
| 58 | } |
| 59 | |
| 60 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 61 | /// store to a stack slot, return the virtual or physical register number of |
| 62 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 63 | /// not, return 0. This predicate must return 0 if the instruction has |
| 64 | /// any side effects other than storing to the stack slot. |
Dan Gohman | 0b27325 | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 65 | unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 66 | int &FrameIndex) const { |
| 67 | if (MI->getOpcode() == SP::STri || |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 68 | MI->getOpcode() == SP::STXri || |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 69 | MI->getOpcode() == SP::STFri || |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 70 | MI->getOpcode() == SP::STDFri || |
| 71 | MI->getOpcode() == SP::STQFri) { |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 72 | if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() && |
Chris Lattner | 5c46378 | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 73 | MI->getOperand(1).getImm() == 0) { |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 74 | FrameIndex = MI->getOperand(0).getIndex(); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 75 | return MI->getOperand(2).getReg(); |
| 76 | } |
| 77 | } |
| 78 | return 0; |
| 79 | } |
Chris Lattner | b7267bd | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 80 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 81 | static bool IsIntegerCC(unsigned CC) |
| 82 | { |
| 83 | return (CC <= SPCC::ICC_VC); |
| 84 | } |
| 85 | |
| 86 | |
| 87 | static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC) |
| 88 | { |
| 89 | switch(CC) { |
Venkatraman Govindaraju | 2286874 | 2014-03-01 20:08:48 +0000 | [diff] [blame] | 90 | case SPCC::ICC_A: return SPCC::ICC_N; |
| 91 | case SPCC::ICC_N: return SPCC::ICC_A; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 92 | case SPCC::ICC_NE: return SPCC::ICC_E; |
| 93 | case SPCC::ICC_E: return SPCC::ICC_NE; |
| 94 | case SPCC::ICC_G: return SPCC::ICC_LE; |
| 95 | case SPCC::ICC_LE: return SPCC::ICC_G; |
| 96 | case SPCC::ICC_GE: return SPCC::ICC_L; |
| 97 | case SPCC::ICC_L: return SPCC::ICC_GE; |
| 98 | case SPCC::ICC_GU: return SPCC::ICC_LEU; |
| 99 | case SPCC::ICC_LEU: return SPCC::ICC_GU; |
| 100 | case SPCC::ICC_CC: return SPCC::ICC_CS; |
| 101 | case SPCC::ICC_CS: return SPCC::ICC_CC; |
| 102 | case SPCC::ICC_POS: return SPCC::ICC_NEG; |
| 103 | case SPCC::ICC_NEG: return SPCC::ICC_POS; |
| 104 | case SPCC::ICC_VC: return SPCC::ICC_VS; |
| 105 | case SPCC::ICC_VS: return SPCC::ICC_VC; |
| 106 | |
Venkatraman Govindaraju | 2286874 | 2014-03-01 20:08:48 +0000 | [diff] [blame] | 107 | case SPCC::FCC_A: return SPCC::FCC_N; |
| 108 | case SPCC::FCC_N: return SPCC::FCC_A; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 109 | case SPCC::FCC_U: return SPCC::FCC_O; |
| 110 | case SPCC::FCC_O: return SPCC::FCC_U; |
Venkatraman Govindaraju | 84f1523 | 2013-10-04 23:54:30 +0000 | [diff] [blame] | 111 | case SPCC::FCC_G: return SPCC::FCC_ULE; |
| 112 | case SPCC::FCC_LE: return SPCC::FCC_UG; |
| 113 | case SPCC::FCC_UG: return SPCC::FCC_LE; |
| 114 | case SPCC::FCC_ULE: return SPCC::FCC_G; |
| 115 | case SPCC::FCC_L: return SPCC::FCC_UGE; |
| 116 | case SPCC::FCC_GE: return SPCC::FCC_UL; |
| 117 | case SPCC::FCC_UL: return SPCC::FCC_GE; |
| 118 | case SPCC::FCC_UGE: return SPCC::FCC_L; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 119 | case SPCC::FCC_LG: return SPCC::FCC_UE; |
| 120 | case SPCC::FCC_UE: return SPCC::FCC_LG; |
| 121 | case SPCC::FCC_NE: return SPCC::FCC_E; |
| 122 | case SPCC::FCC_E: return SPCC::FCC_NE; |
| 123 | } |
Benjamin Kramer | 233149c | 2012-01-10 20:47:20 +0000 | [diff] [blame] | 124 | llvm_unreachable("Invalid cond code"); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 127 | bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB, |
| 128 | MachineBasicBlock *&TBB, |
| 129 | MachineBasicBlock *&FBB, |
| 130 | SmallVectorImpl<MachineOperand> &Cond, |
| 131 | bool AllowModify) const |
| 132 | { |
| 133 | |
| 134 | MachineBasicBlock::iterator I = MBB.end(); |
| 135 | MachineBasicBlock::iterator UnCondBrIter = MBB.end(); |
| 136 | while (I != MBB.begin()) { |
| 137 | --I; |
| 138 | |
| 139 | if (I->isDebugValue()) |
| 140 | continue; |
| 141 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 142 | // When we see a non-terminator, we are done. |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 143 | if (!isUnpredicatedTerminator(I)) |
| 144 | break; |
| 145 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 146 | // Terminator is not a branch. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 147 | if (!I->isBranch()) |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 148 | return true; |
| 149 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 150 | // Handle Unconditional branches. |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 151 | if (I->getOpcode() == SP::BA) { |
| 152 | UnCondBrIter = I; |
| 153 | |
| 154 | if (!AllowModify) { |
| 155 | TBB = I->getOperand(0).getMBB(); |
| 156 | continue; |
| 157 | } |
| 158 | |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 159 | while (std::next(I) != MBB.end()) |
| 160 | std::next(I)->eraseFromParent(); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 161 | |
| 162 | Cond.clear(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 163 | FBB = nullptr; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 164 | |
| 165 | if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 166 | TBB = nullptr; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 167 | I->eraseFromParent(); |
| 168 | I = MBB.end(); |
| 169 | UnCondBrIter = MBB.end(); |
| 170 | continue; |
| 171 | } |
| 172 | |
| 173 | TBB = I->getOperand(0).getMBB(); |
| 174 | continue; |
| 175 | } |
| 176 | |
| 177 | unsigned Opcode = I->getOpcode(); |
| 178 | if (Opcode != SP::BCOND && Opcode != SP::FBCOND) |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 179 | return true; // Unknown Opcode. |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 180 | |
| 181 | SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm(); |
| 182 | |
| 183 | if (Cond.empty()) { |
| 184 | MachineBasicBlock *TargetBB = I->getOperand(0).getMBB(); |
| 185 | if (AllowModify && UnCondBrIter != MBB.end() && |
| 186 | MBB.isLayoutSuccessor(TargetBB)) { |
| 187 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 188 | // Transform the code |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 189 | // |
| 190 | // brCC L1 |
| 191 | // ba L2 |
| 192 | // L1: |
| 193 | // .. |
| 194 | // L2: |
| 195 | // |
| 196 | // into |
| 197 | // |
| 198 | // brnCC L2 |
| 199 | // L1: |
| 200 | // ... |
| 201 | // L2: |
| 202 | // |
| 203 | BranchCode = GetOppositeBranchCondition(BranchCode); |
| 204 | MachineBasicBlock::iterator OldInst = I; |
| 205 | BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode)) |
| 206 | .addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode); |
| 207 | BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA)) |
| 208 | .addMBB(TargetBB); |
Venkatraman Govindaraju | 6dae604 | 2011-12-03 21:24:48 +0000 | [diff] [blame] | 209 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 210 | OldInst->eraseFromParent(); |
| 211 | UnCondBrIter->eraseFromParent(); |
| 212 | |
| 213 | UnCondBrIter = MBB.end(); |
| 214 | I = MBB.end(); |
| 215 | continue; |
| 216 | } |
| 217 | FBB = TBB; |
| 218 | TBB = I->getOperand(0).getMBB(); |
| 219 | Cond.push_back(MachineOperand::CreateImm(BranchCode)); |
| 220 | continue; |
| 221 | } |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 222 | // FIXME: Handle subsequent conditional branches. |
| 223 | // For now, we can't handle multiple conditional branches. |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 224 | return true; |
| 225 | } |
| 226 | return false; |
| 227 | } |
| 228 | |
Evan Cheng | e20dd92 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 229 | unsigned |
| 230 | SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB, |
| 231 | MachineBasicBlock *FBB, |
Ahmed Bougacha | c88bf54 | 2015-06-11 19:30:37 +0000 | [diff] [blame] | 232 | ArrayRef<MachineOperand> Cond, |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 233 | DebugLoc DL) const { |
| 234 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 235 | assert((Cond.size() == 1 || Cond.size() == 0) && |
| 236 | "Sparc branch conditions should have one component!"); |
| 237 | |
| 238 | if (Cond.empty()) { |
| 239 | assert(!FBB && "Unconditional branch with multiple successors!"); |
| 240 | BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB); |
| 241 | return 1; |
| 242 | } |
| 243 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 244 | // Conditional branch |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 245 | unsigned CC = Cond[0].getImm(); |
| 246 | |
| 247 | if (IsIntegerCC(CC)) |
| 248 | BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC); |
| 249 | else |
| 250 | BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC); |
| 251 | if (!FBB) |
| 252 | return 1; |
| 253 | |
| 254 | BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB); |
| 255 | return 2; |
| 256 | } |
| 257 | |
| 258 | unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const |
| 259 | { |
| 260 | MachineBasicBlock::iterator I = MBB.end(); |
| 261 | unsigned Count = 0; |
| 262 | while (I != MBB.begin()) { |
| 263 | --I; |
| 264 | |
| 265 | if (I->isDebugValue()) |
| 266 | continue; |
| 267 | |
| 268 | if (I->getOpcode() != SP::BA |
| 269 | && I->getOpcode() != SP::BCOND |
| 270 | && I->getOpcode() != SP::FBCOND) |
| 271 | break; // Not a branch |
| 272 | |
| 273 | I->eraseFromParent(); |
| 274 | I = MBB.end(); |
| 275 | ++Count; |
| 276 | } |
| 277 | return Count; |
Rafael Espindola | ed32883 | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 278 | } |
Owen Anderson | 7a73ae9 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 279 | |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 280 | void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 281 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 282 | unsigned DestReg, unsigned SrcReg, |
| 283 | bool KillSrc) const { |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 284 | unsigned numSubRegs = 0; |
| 285 | unsigned movOpc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 286 | const unsigned *subRegIdx = nullptr; |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 287 | |
| 288 | const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd }; |
| 289 | const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 }; |
| 290 | const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd, |
| 291 | SP::sub_odd64_then_sub_even, |
| 292 | SP::sub_odd64_then_sub_odd }; |
| 293 | |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 294 | if (SP::IntRegsRegClass.contains(DestReg, SrcReg)) |
| 295 | BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0) |
| 296 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 297 | else if (SP::FPRegsRegClass.contains(DestReg, SrcReg)) |
| 298 | BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg) |
| 299 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 300 | else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) { |
| 301 | if (Subtarget.isV9()) { |
| 302 | BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg) |
| 303 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 304 | } else { |
| 305 | // Use two FMOVS instructions. |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 306 | subRegIdx = DFP_FP_SubRegsIdx; |
| 307 | numSubRegs = 2; |
| 308 | movOpc = SP::FMOVS; |
| 309 | } |
| 310 | } else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) { |
| 311 | if (Subtarget.isV9()) { |
| 312 | if (Subtarget.hasHardQuad()) { |
| 313 | BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg) |
| 314 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 315 | } else { |
| 316 | // Use two FMOVD instructions. |
| 317 | subRegIdx = QFP_DFP_SubRegsIdx; |
| 318 | numSubRegs = 2; |
| 319 | movOpc = SP::FMOVD; |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 320 | } |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 321 | } else { |
| 322 | // Use four FMOVS instructions. |
| 323 | subRegIdx = QFP_FP_SubRegsIdx; |
| 324 | numSubRegs = 4; |
| 325 | movOpc = SP::FMOVS; |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 326 | } |
James Y Knight | f238d17 | 2015-07-08 16:25:12 +0000 | [diff] [blame^] | 327 | } else if (SP::ASRRegsRegClass.contains(DestReg) && |
| 328 | SP::IntRegsRegClass.contains(SrcReg)) { |
| 329 | BuildMI(MBB, I, DL, get(SP::WRASRrr), DestReg) |
| 330 | .addReg(SP::G0) |
| 331 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 332 | } else if (SP::IntRegsRegClass.contains(DestReg) && |
| 333 | SP::ASRRegsRegClass.contains(SrcReg)) { |
| 334 | BuildMI(MBB, I, DL, get(SP::RDASR), DestReg) |
| 335 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 336 | } else |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 337 | llvm_unreachable("Impossible reg-to-reg copy"); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 338 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 339 | if (numSubRegs == 0 || subRegIdx == nullptr || movOpc == 0) |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 340 | return; |
| 341 | |
| 342 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 343 | MachineInstr *MovMI = nullptr; |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 344 | |
| 345 | for (unsigned i = 0; i != numSubRegs; ++i) { |
| 346 | unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]); |
| 347 | unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]); |
| 348 | assert(Dst && Src && "Bad sub-register"); |
| 349 | |
| 350 | MovMI = BuildMI(MBB, I, DL, get(movOpc), Dst).addReg(Src); |
| 351 | } |
| 352 | // Add implicit super-register defs and kills to the last MovMI. |
| 353 | MovMI->addRegisterDefined(DestReg, TRI); |
| 354 | if (KillSrc) |
| 355 | MovMI->addRegisterKilled(SrcReg, TRI); |
Owen Anderson | 7a73ae9 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 356 | } |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 357 | |
| 358 | void SparcInstrInfo:: |
| 359 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 360 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 361 | const TargetRegisterClass *RC, |
| 362 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 363 | DebugLoc DL; |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 364 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 365 | |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 366 | MachineFunction *MF = MBB.getParent(); |
| 367 | const MachineFrameInfo &MFI = *MF->getFrameInfo(); |
| 368 | MachineMemOperand *MMO = |
| 369 | MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), |
| 370 | MachineMemOperand::MOStore, |
| 371 | MFI.getObjectSize(FI), |
| 372 | MFI.getObjectAlignment(FI)); |
| 373 | |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 374 | // On the order of operands here: think "[FrameIdx + 0] = SrcReg". |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 375 | if (RC == &SP::I64RegsRegClass) |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 376 | BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 377 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 378 | else if (RC == &SP::IntRegsRegClass) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 379 | BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 380 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 381 | else if (RC == &SP::FPRegsRegClass) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 382 | BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 383 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 384 | else if (SP::DFPRegsRegClass.hasSubClassEq(RC)) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 385 | BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 386 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 387 | else if (SP::QFPRegsRegClass.hasSubClassEq(RC)) |
| 388 | // Use STQFri irrespective of its legality. If STQ is not legal, it will be |
| 389 | // lowered into two STDs in eliminateFrameIndex. |
| 390 | BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0) |
| 391 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 392 | else |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 393 | llvm_unreachable("Can't store this register to stack slot"); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 396 | void SparcInstrInfo:: |
| 397 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 398 | unsigned DestReg, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 399 | const TargetRegisterClass *RC, |
| 400 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 401 | DebugLoc DL; |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 402 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 403 | |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 404 | MachineFunction *MF = MBB.getParent(); |
| 405 | const MachineFrameInfo &MFI = *MF->getFrameInfo(); |
| 406 | MachineMemOperand *MMO = |
| 407 | MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), |
| 408 | MachineMemOperand::MOLoad, |
| 409 | MFI.getObjectSize(FI), |
| 410 | MFI.getObjectAlignment(FI)); |
| 411 | |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 412 | if (RC == &SP::I64RegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 413 | BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0) |
| 414 | .addMemOperand(MMO); |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 415 | else if (RC == &SP::IntRegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 416 | BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0) |
| 417 | .addMemOperand(MMO); |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 418 | else if (RC == &SP::FPRegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 419 | BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0) |
| 420 | .addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 421 | else if (SP::DFPRegsRegClass.hasSubClassEq(RC)) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 422 | BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0) |
| 423 | .addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 424 | else if (SP::QFPRegsRegClass.hasSubClassEq(RC)) |
| 425 | // Use LDQFri irrespective of its legality. If LDQ is not legal, it will be |
| 426 | // lowered into two LDDs in eliminateFrameIndex. |
| 427 | BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0) |
| 428 | .addMemOperand(MMO); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 429 | else |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 430 | llvm_unreachable("Can't load this register from stack slot"); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 433 | unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const |
| 434 | { |
| 435 | SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>(); |
| 436 | unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg(); |
| 437 | if (GlobalBaseReg != 0) |
| 438 | return GlobalBaseReg; |
| 439 | |
| 440 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 441 | MachineBasicBlock &FirstMBB = MF->front(); |
| 442 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 443 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 444 | |
Venkatraman Govindaraju | 50f32d9 | 2014-01-29 03:35:08 +0000 | [diff] [blame] | 445 | const TargetRegisterClass *PtrRC = |
| 446 | Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass; |
| 447 | GlobalBaseReg = RegInfo.createVirtualRegister(PtrRC); |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 448 | |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 449 | DebugLoc dl; |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 450 | |
| 451 | BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg); |
| 452 | SparcFI->setGlobalBaseReg(GlobalBaseReg); |
| 453 | return GlobalBaseReg; |
| 454 | } |