blob: 35b03f7fc1a25bfb0914881482fabb04d92313c0 [file] [log] [blame]
Misha Brukman92ca8ec2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukmancd4f51b2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Misha Brukmana8c99d42004-11-15 21:20:09 +000017let isTerminator = 1 in {
18 let isReturn = 1 in
Chris Lattnerc7eeae42004-11-23 22:06:24 +000019 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, 0, 0, (ops), "blr">;
20 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, 0, 0, (ops), "bctr">;
Misha Brukmana8c99d42004-11-15 21:20:09 +000021}
Chris Lattnerec1cc1b2004-08-14 23:27:29 +000022
Nate Begeman3ad3ad42004-08-21 05:56:39 +000023def u5imm : Operand<i8> {
24 let PrintMethod = "printU5ImmOperand";
25}
Nate Begeman143cf942004-08-30 02:28:06 +000026def u6imm : Operand<i8> {
27 let PrintMethod = "printU6ImmOperand";
28}
Nate Begeman4bfceb12004-09-04 05:00:00 +000029def s16imm : Operand<i16> {
30 let PrintMethod = "printS16ImmOperand";
31}
Chris Lattner8a796852004-08-15 05:20:16 +000032def u16imm : Operand<i16> {
33 let PrintMethod = "printU16ImmOperand";
34}
Nate Begeman61738782004-09-02 08:13:00 +000035def target : Operand<i32> {
36 let PrintMethod = "printBranchOperand";
37}
38def piclabel: Operand<i32> {
39 let PrintMethod = "printPICLabel";
40}
Nate Begeman4bfceb12004-09-04 05:00:00 +000041def symbolHi: Operand<i32> {
42 let PrintMethod = "printSymbolHi";
43}
44def symbolLo: Operand<i32> {
45 let PrintMethod = "printSymbolLo";
46}
Chris Lattner8a796852004-08-15 05:20:16 +000047
Misha Brukmane05203f2004-06-21 16:55:25 +000048// Pseudo-instructions:
Nate Begeman61738782004-09-02 08:13:00 +000049def PHI : Pseudo<(ops), "; PHI">;
Nate Begeman6e6514c2004-10-07 22:30:03 +000050let isLoad = 1 in {
Nate Begeman61738782004-09-02 08:13:00 +000051def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
52def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begeman6e6514c2004-10-07 22:30:03 +000053}
Nate Begeman61738782004-09-02 08:13:00 +000054def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
Chris Lattner915fd0d2005-02-15 20:26:49 +000055
56let Defs = [LR] in
57 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukmane05203f2004-06-21 16:55:25 +000058
Misha Brukman767fa112004-06-28 18:23:35 +000059let isBranch = 1, isTerminator = 1 in {
Nate Begeman61738782004-09-02 08:13:00 +000060 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Misha Brukmanf1f62702004-10-23 20:29:24 +000061 def B : IForm<18, 0, 0, 0, 0, (ops target:$func), "b $func">;
Chris Lattner40565d72004-11-22 23:07:01 +000062//def BA : IForm<18, 1, 0, 0, 0, (ops target:$func), "ba $func">;
Misha Brukmanf1f62702004-10-23 20:29:24 +000063 def BL : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Chris Lattner40565d72004-11-22 23:07:01 +000064//def BLA : IForm<18, 1, 1, 0, 0, (ops target:$func), "bla $func">;
65
Misha Brukman5295e1d2004-08-09 17:24:04 +000066 // FIXME: 4*CR# needs to be added to the BI field!
67 // This will only work for CR0 as it stands now
Nate Begeman4bfceb12004-09-04 05:00:00 +000068 def BLT : BForm_ext<16, 0, 0, 12, 0, 0, 0, (ops CRRC:$crS, target:$block),
69 "blt $block">;
70 def BLE : BForm_ext<16, 0, 0, 4, 1, 0, 0, (ops CRRC:$crS, target:$block),
71 "ble $block">;
72 def BEQ : BForm_ext<16, 0, 0, 12, 2, 0, 0, (ops CRRC:$crS, target:$block),
73 "beq $block">;
74 def BGE : BForm_ext<16, 0, 0, 4, 0, 0, 0, (ops CRRC:$crS, target:$block),
75 "bge $block">;
76 def BGT : BForm_ext<16, 0, 0, 12, 1, 0, 0, (ops CRRC:$crS, target:$block),
77 "bgt $block">;
78 def BNE : BForm_ext<16, 0, 0, 4, 2, 0, 0, (ops CRRC:$crS, target:$block),
79 "bne $block">;
Misha Brukman767fa112004-06-28 18:23:35 +000080}
81
Misha Brukman7454c6f2004-06-29 23:37:36 +000082let isBranch = 1, isTerminator = 1, isCall = 1,
83 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +000084 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
85 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
86 LR,XER,CTR,
87 CR0,CR1,CR5,CR6,CR7] in {
88 // Convenient aliases for call instructions
Nate Begeman61738782004-09-02 08:13:00 +000089 def CALLpcrel : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Nate Begeman674fe0b2004-11-24 00:16:37 +000090 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, 0, 0, (ops), "bctrl">;
Misha Brukman7454c6f2004-06-29 23:37:36 +000091}
92
Nate Begeman143cf942004-08-30 02:28:06 +000093// D-Form instructions. Most instructions that perform an operation on a
94// register and an immediate are of this type.
95//
Nate Begeman6e6514c2004-10-07 22:30:03 +000096let isLoad = 1 in {
Chris Lattner1238cca2004-11-23 19:23:18 +000097def LBZ : DForm_1<34, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +000098 "lbz $rD, $disp($rA)">;
99def LHA : DForm_1<42, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
100 "lha $rD, $disp($rA)">;
101def LHZ : DForm_1<40, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
102 "lhz $rD, $disp($rA)">;
103def LMW : DForm_1<46, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
104 "lmw $rD, $disp($rA)">;
105def LWZ : DForm_1<32, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
106 "lwz $rD, $disp($rA)">;
Chris Lattner1238cca2004-11-23 19:23:18 +0000107def LWZU : DForm_1<35, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Misha Brukmana8c99d42004-11-15 21:20:09 +0000108 "lwzu $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000109}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000110def ADDI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
111 "addi $rD, $rA, $imm">;
112def ADDIC : DForm_2<12, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
113 "addic $rD, $rA, $imm">;
114def ADDICo : DForm_2<13, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
115 "addic. $rD, $rA, $imm">;
116def ADDIS : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
117 "addis $rD, $rA, $imm">;
Chris Lattner6500c6d2004-11-23 05:54:25 +0000118def LA : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000119 "la $rD, $sym($rA)">;
120def LOADHiAddr : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
121 "addis $rD, $rA, $sym">;
122def MULLI : DForm_2< 7, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
123 "mulli $rD, $rA, $imm">;
124def SUBFIC : DForm_2< 8, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
125 "subfic $rD, $rA, $imm">;
Nate Begeman4bfceb12004-09-04 05:00:00 +0000126def LI : DForm_2_r0<14, 0, 0, (ops GPRC:$rD, s16imm:$imm),
127 "li $rD, $imm">;
128def LIS : DForm_2_r0<15, 0, 0, (ops GPRC:$rD, s16imm:$imm),
129 "lis $rD, $imm">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000130let isStore = 1 in {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000131def STMW : DForm_3<47, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
132 "stmw $rS, $disp($rA)">;
133def STB : DForm_3<38, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
134 "stb $rS, $disp($rA)">;
Nate Begeman4bfceb12004-09-04 05:00:00 +0000135def STH : DForm_3<44, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
136 "sth $rS, $disp($rA)">;
Nate Begeman4bfceb12004-09-04 05:00:00 +0000137def STW : DForm_3<36, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
138 "stw $rS, $disp($rA)">;
139def STWU : DForm_3<37, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
140 "stwu $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000141}
Nate Begemanbebefac2005-04-11 06:34:10 +0000142let Defs = [CR0] in {
Nate Begeman6cdbd222004-08-29 22:45:13 +0000143def ANDIo : DForm_4<28, 0, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000144 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
145 "andi. $dst, $src1, $src2">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000146def ANDISo : DForm_4<29, 0, 0,
147 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
148 "andis. $dst, $src1, $src2">;
Nate Begemanbebefac2005-04-11 06:34:10 +0000149}
Nate Begeman143cf942004-08-30 02:28:06 +0000150def ORI : DForm_4<24, 0, 0,
151 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
152 "ori $dst, $src1, $src2">;
153def ORIS : DForm_4<25, 0, 0,
154 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
155 "oris $dst, $src1, $src2">;
Chris Lattner8a796852004-08-15 05:20:16 +0000156def XORI : DForm_4<26, 0, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000157 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
158 "xori $dst, $src1, $src2">;
Chris Lattner8a796852004-08-15 05:20:16 +0000159def XORIS : DForm_4<27, 0, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000160 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
161 "xoris $dst, $src1, $src2">;
Nate Begeman4bfceb12004-09-04 05:00:00 +0000162def NOP : DForm_4_zero<24, 0, 0, (ops), "nop">;
163def CMPI : DForm_5<11, 0, 0, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
164 "cmpi $crD, $L, $rA, $imm">;
165def CMPWI : DForm_5_ext<11, 0, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
166 "cmpwi $crD, $rA, $imm">;
167def CMPDI : DForm_5_ext<11, 1, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
168 "cmpdi $crD, $rA, $imm">;
Nate Begeman143cf942004-08-30 02:28:06 +0000169def CMPLI : DForm_6<10, 0, 0,
Nate Begeman4bfceb12004-09-04 05:00:00 +0000170 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
171 "cmpli $dst, $size, $src1, $src2">;
Nate Begeman6cdbd222004-08-29 22:45:13 +0000172def CMPLWI : DForm_6_ext<10, 0, 0,
173 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
174 "cmplwi $dst, $src1, $src2">;
175def CMPLDI : DForm_6_ext<10, 1, 0,
176 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
177 "cmpldi $dst, $src1, $src2">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000178let isLoad = 1 in {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000179def LFS : DForm_8<48, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
180 "lfs $rD, $disp($rA)">;
181def LFD : DForm_8<50, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
182 "lfd $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000183}
184let isStore = 1 in {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000185def STFS : DForm_9<52, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
186 "stfs $rS, $disp($rA)">;
187def STFD : DForm_9<54, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
188 "stfd $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000189}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000190
191// DS-Form instructions. Load/Store instructions available in PPC-64
192//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000193let isLoad = 1 in {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000194def LWA : DSForm_1<58, 2, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
195 "lwa $rT, $DS($rA)">;
196def LD : DSForm_2<58, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
197 "ld $rT, $DS($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000198}
199let isStore = 1 in {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000200def STD : DSForm_2<62, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
201 "std $rT, $DS($rA)">;
202def STDU : DSForm_2<62, 1, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
203 "stdu $rT, $DS($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000204}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000205
Nate Begeman143cf942004-08-30 02:28:06 +0000206// X-Form instructions. Most instructions that perform an operation on a
207// register and another register are of this type.
208//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000209let isLoad = 1 in {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000210def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
211 "lbzx $dst, $base, $index">;
212def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
213 "lhax $dst, $base, $index">;
214def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
215 "lhzx $dst, $base, $index">;
216def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
217 "lwax $dst, $base, $index">;
218def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
219 "lwzx $dst, $base, $index">;
220def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
221 "ldx $dst, $base, $index">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000222}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000223def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000224def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000225 "and $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000226
227def ANDo : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
228 "and. $rA, $rS, $rB">, DOT;
229def ANDC : XForm_6<31, 60, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000230 "andc $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000231def EQV : XForm_6<31, 284, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000232 "eqv $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000233def NAND : XForm_6<31, 476, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000234 "nand $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000235def NOR : XForm_6<31, 124, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000236 "nor $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000237def OR : XForm_6<31, 444, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000238 "or $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000239def ORo : XForm_6<31, 444, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
240 "or. $rA, $rS, $rB">, DOT;
241def ORC : XForm_6<31, 412, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000242 "orc $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000243def SLD : XForm_6<31, 27, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000244 "sld $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000245def SLW : XForm_6<31, 24, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000246 "slw $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000247def SRD : XForm_6<31, 539, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000248 "srd $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000249def SRW : XForm_6<31, 536, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000250 "srw $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000251def SRAD : XForm_6<31, 794, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000252 "srad $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000253def SRAW : XForm_6<31, 792, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000254 "sraw $rA, $rS, $rB">;
Chris Lattnerd3dc3102005-04-11 15:01:39 +0000255def XOR : XForm_6<31, 316, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000256 "xor $rA, $rS, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000257let isStore = 1 in {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000258def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
259 "stbx $rS, $rA, $rB">;
260def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
261 "sthx $rS, $rA, $rB">;
262def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
263 "stwx $rS, $rA, $rB">;
264def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
265 "stwux $rS, $rA, $rB">;
266def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
267 "stdx $rS, $rA, $rB">;
268def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
269 "stdux $rS, $rA, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000270}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000271def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
272 "srawi $rA, $rS, $SH">;
273def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
274 "cntlzw $rA, $rS">;
275def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
276 "extsb $rA, $rS">;
277def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
278 "extsh $rA, $rS">;
Nate Begeman8cb6bd52004-08-29 22:02:43 +0000279def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS),
280 "extsw $rA, $rS">;
Nate Begeman61738782004-09-02 08:13:00 +0000281def CMP : XForm_16<31, 0, 0, 0,
282 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
283 "cmp $crD, $long, $rA, $rB">;
284def CMPL : XForm_16<31, 32, 0, 0,
285 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
286 "cmpl $crD, $long, $rA, $rB">;
287def CMPW : XForm_16_ext<31, 0, 0, 0,
288 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
289 "cmpw $crD, $rA, $rB">;
290def CMPD : XForm_16_ext<31, 0, 1, 0,
291 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
292 "cmpd $crD, $rA, $rB">;
293def CMPLW : XForm_16_ext<31, 32, 0, 0,
294 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
295 "cmplw $crD, $rA, $rB">;
296def CMPLD : XForm_16_ext<31, 32, 1, 0,
297 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
298 "cmpld $crD, $rA, $rB">;
Nate Begeman28c5ac92005-03-29 21:54:38 +0000299def FCMPO : XForm_17<63, 32, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
300 "fcmpo $crD, $fA, $fB">;
Nate Begemana113d742004-08-31 02:28:08 +0000301def FCMPU : XForm_17<63, 0, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
302 "fcmpu $crD, $fA, $fB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000303let isLoad = 1 in {
Nate Begemana113d742004-08-31 02:28:08 +0000304def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
305 "lfsx $dst, $base, $index">;
306def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
307 "lfdx $dst, $base, $index">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000308}
Nate Begeman8cb6bd52004-08-29 22:02:43 +0000309def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
310 "fcfid $frD, $frB">;
311def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
312 "fctidz $frD, $frB">;
313def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
314 "fctiwz $frD, $frB">;
Nate Begeman165cf482005-04-02 05:59:34 +0000315def FABS : XForm_26<63, 264, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
316 "fabs $frD, $frB">;
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000317def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
318 "fmr $frD, $frB">;
Nate Begeman165cf482005-04-02 05:59:34 +0000319def FNABS : XForm_26<63, 136, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
320 "fnabs $frD, $frB">;
Chris Lattner305f78f2004-11-25 03:53:44 +0000321def FNEG : XForm_26<63, 40, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000322 "fneg $frD, $frB">;
323def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
324 "frsp $frD, $frB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000325let isStore = 1 in {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000326def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
327 "stfsx $frS, $rA, $rB">;
328def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
329 "stfdx $frS, $rA, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000330}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000331
Nate Begeman143cf942004-08-30 02:28:06 +0000332// XL-Form instructions. condition register logical ops.
333//
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000334def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
335 "crand $D, $A, $B">;
336def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
337 "crandc $D, $A, $B">;
338def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
339 "crnor $D, $A, $B">;
340def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
341 "cror $D, $A, $B">;
Nate Begeman143cf942004-08-30 02:28:06 +0000342
343// XFX-Form instructions. Instructions that deal with SPRs
344//
Misha Brukmane882d302004-10-23 06:05:49 +0000345// Note that although LR should be listed as `8' and CTR as `9' in the SPR
346// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
347// which means the SPR value needs to be multiplied by a factor of 32.
348def MFCTR : XFXForm_1_ext<31, 339, 288, 0, 0, (ops GPRC:$rT), "mfctr $rT">;
349def MFLR : XFXForm_1_ext<31, 339, 256, 0, 0, (ops GPRC:$rT), "mflr $rT">;
350def MTCTR : XFXForm_7_ext<31, 467, 288, 0, 0, (ops GPRC:$rS), "mtctr $rS">;
351def MTLR : XFXForm_7_ext<31, 467, 256, 0, 0, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman143cf942004-08-30 02:28:06 +0000352
353
354// XS-Form instructions. Just 'sradi'
355//
356def SRADI : XSForm_1<31, 413, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
357 "sradi $rA, $rS, $SH">;
358
359// XO-Form instructions. Arithmetic instructions that can set overflow bit
360//
361def ADD : XOForm_1<31, 266, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
362 "add $rT, $rA, $rB">;
363def ADDC : XOForm_1<31, 10, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
364 "addc $rT, $rA, $rB">;
365def ADDE : XOForm_1<31, 138, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
366 "adde $rT, $rA, $rB">;
Nate Begeman54bcf2d2004-09-06 18:46:59 +0000367def DIVD : XOForm_1<31, 489, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
368 "divd $rT, $rA, $rB">;
369def DIVDU : XOForm_1<31, 457, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
370 "divdu $rT, $rA, $rB">;
Nate Begeman143cf942004-08-30 02:28:06 +0000371def DIVW : XOForm_1<31, 491, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
372 "divw $rT, $rA, $rB">;
373def DIVWU : XOForm_1<31, 459, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
374 "divwu $rT, $rA, $rB">;
Nate Begeman4164c4ba2005-04-06 00:25:27 +0000375def MULHW : XOForm_1<31, 75, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
376 "mulhw $rT, $rA, $rB">;
Nate Begeman143cf942004-08-30 02:28:06 +0000377def MULHWU : XOForm_1<31, 11, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
378 "mulhwu $rT, $rA, $rB">;
379def MULLD : XOForm_1<31, 233, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
380 "mulld $rT, $rA, $rB">;
381def MULLW : XOForm_1<31, 235, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
382 "mullw $rT, $rA, $rB">;
383def SUBF : XOForm_1<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
384 "subf $rT, $rA, $rB">;
385def SUBFC : XOForm_1<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
386 "subfc $rT, $rA, $rB">;
387def SUBFE : XOForm_1<31, 136, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
388 "subfe $rT, $rA, $rB">;
389def SUB : XOForm_1r<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
390 "sub $rT, $rA, $rB">;
Nate Begeman033b8162004-09-22 04:40:25 +0000391def ADDME : XOForm_3<31, 234, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
392 "addme $rT, $rA">;
Nate Begeman143cf942004-08-30 02:28:06 +0000393def ADDZE : XOForm_3<31, 202, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
394 "addze $rT, $rA">;
395def NEG : XOForm_3<31, 104, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
396 "neg $rT, $rA">;
397def SUBFZE : XOForm_3<31, 200, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
398 "subfze $rT, $rA">;
399
400// A-Form instructions. Most of the instructions executed in the FPU are of
401// this type.
402//
403def FMADD : AForm_1<63, 29, 0, 0, 0,
404 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
405 "fmadd $FRT, $FRA, $FRC, $FRB">;
Nate Begemand9635002005-04-04 23:01:51 +0000406def FMADDS : AForm_1<59, 29, 0, 0, 0,
407 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
408 "fmadds $FRT, $FRA, $FRC, $FRB">;
409def FMSUB : AForm_1<63, 28, 0, 0, 0,
410 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
411 "fmsub $FRT, $FRA, $FRC, $FRB">;
412def FMSUBS : AForm_1<59, 28, 0, 0, 0,
413 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
414 "fmsubs $FRT, $FRA, $FRC, $FRB">;
415def FNMADD : AForm_1<63, 31, 0, 0, 0,
416 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
417 "fnmadd $FRT, $FRA, $FRC, $FRB">;
418def FNMADDS : AForm_1<59, 31, 0, 0, 0,
419 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
420 "fnmadds $FRT, $FRA, $FRC, $FRB">;
421def FNMSUB : AForm_1<63, 30, 0, 0, 0,
422 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
423 "fnmsub $FRT, $FRA, $FRC, $FRB">;
424def FNMSUBS : AForm_1<59, 30, 0, 0, 0,
425 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
426 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Nate Begeman143cf942004-08-30 02:28:06 +0000427def FSEL : AForm_1<63, 23, 0, 0, 0,
428 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
429 "fsel $FRT, $FRA, $FRC, $FRB">;
430def FADD : AForm_2<63, 21, 0, 0, 0,
431 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
432 "fadd $FRT, $FRA, $FRB">;
433def FADDS : AForm_2<59, 21, 0, 0, 0,
434 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
435 "fadds $FRT, $FRA, $FRB">;
436def FDIV : AForm_2<63, 18, 0, 0, 0,
437 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
438 "fdiv $FRT, $FRA, $FRB">;
439def FDIVS : AForm_2<59, 18, 0, 0, 0,
440 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
441 "fdivs $FRT, $FRA, $FRB">;
442def FMUL : AForm_3<63, 25, 0, 0, 0,
443 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
444 "fmul $FRT, $FRA, $FRB">;
445def FMULS : AForm_3<59, 25, 0, 0, 0,
446 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
447 "fmuls $FRT, $FRA, $FRB">;
448def FSUB : AForm_2<63, 20, 0, 0, 0,
449 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
450 "fsub $FRT, $FRA, $FRB">;
451def FSUBS : AForm_2<59, 20, 0, 0, 0,
452 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
453 "fsubs $FRT, $FRA, $FRB">;
454
Nate Begemana113d742004-08-31 02:28:08 +0000455// M-Form instructions. rotate and mask instructions.
456//
Nate Begeman29dc5f22004-10-16 20:43:38 +0000457let isTwoAddress = 1 in {
Nate Begemana113d742004-08-31 02:28:08 +0000458def RLWIMI : MForm_2<20, 0, 0, 0,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000459 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
460 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
461}
Nate Begemana113d742004-08-31 02:28:08 +0000462def RLWINM : MForm_2<21, 0, 0, 0,
463 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
464 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Nate Begeman8309a332005-04-09 20:09:12 +0000465def RLWNM : MForm_2<23, 0, 0, 0,
466 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
467 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemana113d742004-08-31 02:28:08 +0000468
469// MD-Form instructions. 64 bit rotate instructions.
470//
471def RLDICL : MDForm_1<30, 0, 0, 1, 0,
472 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
473 "rldicl $rA, $rS, $SH, $MB">;
474def RLDICR : MDForm_1<30, 1, 0, 1, 0,
475 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
476 "rldicr $rA, $rS, $SH, $ME">;
477
Chris Lattner0782e272004-12-16 16:31:57 +0000478def PowerPCInstrInfo : InstrInfo {
479 let PHIInst = PHI;
480
481 let TSFlagsFields = [ "VMX", "PPC64" ];
482 let TSFlagsShifts = [ 0, 1 ];
483
484 let isLittleEndianEncoding = 1;
485}
Nate Begemana113d742004-08-31 02:28:08 +0000486