blob: 99d97881491d674164a056b5e0a879345462ccbb [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattner43ff01e2005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattner43ff01e2005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000015#include "PPC.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000016#include "PPCTargetMachine.h"
17#include "PPCISelLowering.h"
Chris Lattner2cab1352006-03-07 06:32:48 +000018#include "PPCHazardRecognizers.h"
Chris Lattner45640392005-08-19 22:38:53 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner43ff01e2005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
Chris Lattner666512c2005-08-25 04:47:18 +000026#include "llvm/Constants.h"
Chris Lattner45640392005-08-19 22:38:53 +000027#include "llvm/GlobalValue.h"
Chris Lattner5d70a7c2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Chris Lattner43ff01e2005-08-17 19:33:03 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Chris Lattner2f8c2d82006-06-28 22:00:36 +000031#include "llvm/Support/Visibility.h"
Chris Lattnerde02d772006-01-22 23:41:00 +000032#include <iostream>
Evan Cheng54cb1832006-02-05 06:46:41 +000033#include <set>
Chris Lattner43ff01e2005-08-17 19:33:03 +000034using namespace llvm;
35
36namespace {
Chris Lattner43ff01e2005-08-17 19:33:03 +000037 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
38
39 //===--------------------------------------------------------------------===//
Nate Begeman0b71e002005-10-18 00:28:58 +000040 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattner43ff01e2005-08-17 19:33:03 +000041 /// instructions for SelectionDAG operations.
42 ///
Chris Lattner2f8c2d82006-06-28 22:00:36 +000043 class VISIBILITY_HIDDEN PPCDAGToDAGISel : public SelectionDAGISel {
Chris Lattner1678a6c2006-03-16 18:25:23 +000044 PPCTargetMachine &TM;
Nate Begeman6cca84e2005-10-16 05:39:50 +000045 PPCTargetLowering PPCLowering;
Chris Lattner45640392005-08-19 22:38:53 +000046 unsigned GlobalBaseReg;
Chris Lattner43ff01e2005-08-17 19:33:03 +000047 public:
Chris Lattner1678a6c2006-03-16 18:25:23 +000048 PPCDAGToDAGISel(PPCTargetMachine &tm)
49 : SelectionDAGISel(PPCLowering), TM(tm),
50 PPCLowering(*TM.getTargetLowering()) {}
Chris Lattner43ff01e2005-08-17 19:33:03 +000051
Chris Lattner45640392005-08-19 22:38:53 +000052 virtual bool runOnFunction(Function &Fn) {
53 // Make sure we re-emit a set of the global base reg if necessary
54 GlobalBaseReg = 0;
Chris Lattner1678a6c2006-03-16 18:25:23 +000055 SelectionDAGISel::runOnFunction(Fn);
56
57 InsertVRSaveCode(Fn);
58 return true;
Chris Lattner45640392005-08-19 22:38:53 +000059 }
60
Chris Lattner43ff01e2005-08-17 19:33:03 +000061 /// getI32Imm - Return a target constant with the specified value, of type
62 /// i32.
63 inline SDOperand getI32Imm(unsigned Imm) {
64 return CurDAG->getTargetConstant(Imm, MVT::i32);
65 }
Chris Lattner45640392005-08-19 22:38:53 +000066
Chris Lattner97b3da12006-06-27 00:04:13 +000067 /// getI64Imm - Return a target constant with the specified value, of type
68 /// i64.
69 inline SDOperand getI64Imm(uint64_t Imm) {
70 return CurDAG->getTargetConstant(Imm, MVT::i64);
71 }
72
73 /// getSmallIPtrImm - Return a target constant of pointer type.
74 inline SDOperand getSmallIPtrImm(unsigned Imm) {
75 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
76 }
77
78
Chris Lattner45640392005-08-19 22:38:53 +000079 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
80 /// base register. Return the virtual register that holds this value.
Chris Lattnerc5292ec2005-08-21 22:31:09 +000081 SDOperand getGlobalBaseReg();
Chris Lattner43ff01e2005-08-17 19:33:03 +000082
83 // Select - Convert the specified operand from a target-independent to a
84 // target-specific node if it hasn't already been changed.
Evan Cheng6dc90ca2006-02-09 00:37:58 +000085 void Select(SDOperand &Result, SDOperand Op);
Chris Lattner43ff01e2005-08-17 19:33:03 +000086
Nate Begeman93c4bc62005-08-19 00:38:14 +000087 SDNode *SelectBitfieldInsert(SDNode *N);
88
Chris Lattner2a1823d2005-08-21 18:50:37 +000089 /// SelectCC - Select a comparison of the specified values with the
90 /// specified condition code, returning the CR# of the expression.
91 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
92
Nate Begeman8e6a8af2005-12-19 23:25:09 +000093 /// SelectAddrImm - Returns true if the address N can be represented by
94 /// a base register plus a signed 16-bit displacement [r+imm].
95 bool SelectAddrImm(SDOperand N, SDOperand &Disp, SDOperand &Base);
96
97 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
98 /// represented as an indexed [r+r] operation. Returns false if it can
99 /// be represented by [r+imm], which are preferred.
100 bool SelectAddrIdx(SDOperand N, SDOperand &Base, SDOperand &Index);
Nate Begeman1064d6e2005-11-30 08:22:07 +0000101
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000102 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
103 /// represented as an indexed [r+r] operation.
104 bool SelectAddrIdxOnly(SDOperand N, SDOperand &Base, SDOperand &Index);
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000105
Chris Lattner77373d12006-03-22 05:26:03 +0000106 /// SelectAddrImmShift - Returns true if the address N can be represented by
107 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
108 /// for use by STD and friends.
109 bool SelectAddrImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base);
110
Chris Lattnera1ec1dd2006-02-24 02:13:12 +0000111 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
112 /// inline asm expressions.
113 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
114 char ConstraintCode,
115 std::vector<SDOperand> &OutOps,
116 SelectionDAG &DAG) {
117 SDOperand Op0, Op1;
118 switch (ConstraintCode) {
119 default: return true;
120 case 'm': // memory
121 if (!SelectAddrIdx(Op, Op0, Op1))
122 SelectAddrImm(Op, Op0, Op1);
123 break;
124 case 'o': // offsetable
125 if (!SelectAddrImm(Op, Op0, Op1)) {
126 Select(Op0, Op); // r+0.
Chris Lattner97b3da12006-06-27 00:04:13 +0000127 Op1 = getSmallIPtrImm(0);
Chris Lattnera1ec1dd2006-02-24 02:13:12 +0000128 }
129 break;
130 case 'v': // not offsetable
131 SelectAddrIdxOnly(Op, Op0, Op1);
132 break;
133 }
134
135 OutOps.push_back(Op0);
136 OutOps.push_back(Op1);
137 return false;
138 }
139
Chris Lattner6e184f22005-08-25 22:04:30 +0000140 SDOperand BuildSDIVSequence(SDNode *N);
141 SDOperand BuildUDIVSequence(SDNode *N);
142
Chris Lattner43ff01e2005-08-17 19:33:03 +0000143 /// InstructionSelectBasicBlock - This callback is invoked by
144 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattner259e6c72005-10-06 18:45:51 +0000145 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
146
Chris Lattner1678a6c2006-03-16 18:25:23 +0000147 void InsertVRSaveCode(Function &Fn);
148
Chris Lattner43ff01e2005-08-17 19:33:03 +0000149 virtual const char *getPassName() const {
150 return "PowerPC DAG->DAG Pattern Instruction Selection";
151 }
Chris Lattner2cab1352006-03-07 06:32:48 +0000152
Chris Lattnerf058f5a2006-05-16 23:54:25 +0000153 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
154 /// this target when scheduling the DAG.
Chris Lattner543832d2006-03-08 04:25:59 +0000155 virtual HazardRecognizer *CreateTargetHazardRecognizer() {
Chris Lattner2cab1352006-03-07 06:32:48 +0000156 // Should use subtarget info to pick the right hazard recognizer. For
157 // now, always return a PPC970 recognizer.
Chris Lattner51348c52006-03-12 09:13:49 +0000158 const TargetInstrInfo *II = PPCLowering.getTargetMachine().getInstrInfo();
159 assert(II && "No InstrInfo?");
160 return new PPCHazardRecognizer970(*II);
Chris Lattner2cab1352006-03-07 06:32:48 +0000161 }
Chris Lattner03e08ee2005-09-13 22:03:06 +0000162
163// Include the pieces autogenerated from the target description.
Chris Lattner0921e3b2005-10-14 23:37:35 +0000164#include "PPCGenDAGISel.inc"
Chris Lattner259e6c72005-10-06 18:45:51 +0000165
166private:
Chris Lattner491b8292005-10-06 19:03:35 +0000167 SDOperand SelectSETCC(SDOperand Op);
Chris Lattnerb055c872006-06-10 01:15:02 +0000168 void MySelect_PPCbctrl(SDOperand &Result, SDOperand N);
169 void MySelect_PPCcall(SDOperand &Result, SDOperand N);
Chris Lattner43ff01e2005-08-17 19:33:03 +0000170 };
171}
172
Chris Lattner259e6c72005-10-06 18:45:51 +0000173/// InstructionSelectBasicBlock - This callback is invoked by
174/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Nate Begeman0b71e002005-10-18 00:28:58 +0000175void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattner259e6c72005-10-06 18:45:51 +0000176 DEBUG(BB->dump());
177
178 // The selection process is inherently a bottom-up recursive process (users
179 // select their uses before themselves). Given infinite stack space, we
180 // could just start selecting on the root and traverse the whole graph. In
181 // practice however, this causes us to run out of stack space on large basic
182 // blocks. To avoid this problem, select the entry node, then all its uses,
183 // iteratively instead of recursively.
184 std::vector<SDOperand> Worklist;
185 Worklist.push_back(DAG.getEntryNode());
186
187 // Note that we can do this in the PPC target (scanning forward across token
188 // chain edges) because no nodes ever get folded across these edges. On a
189 // target like X86 which supports load/modify/store operations, this would
190 // have to be more careful.
191 while (!Worklist.empty()) {
192 SDOperand Node = Worklist.back();
193 Worklist.pop_back();
Evan Chengf3008962006-07-27 06:40:15 +0000194
Chris Lattner259e6c72005-10-06 18:45:51 +0000195 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
196 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
197 CodeGenMap.count(Node)) continue;
198
199 for (SDNode::use_iterator UI = Node.Val->use_begin(),
200 E = Node.Val->use_end(); UI != E; ++UI) {
201 // Scan the values. If this use has a value that is a token chain, add it
202 // to the worklist.
203 SDNode *User = *UI;
204 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
205 if (User->getValueType(i) == MVT::Other) {
206 Worklist.push_back(SDOperand(User, i));
207 break;
208 }
209 }
210
211 // Finally, legalize this node.
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000212 SDOperand Dummy;
213 Select(Dummy, Node);
Chris Lattner259e6c72005-10-06 18:45:51 +0000214 }
Chris Lattnerdae96f82005-10-07 22:10:27 +0000215
Chris Lattner259e6c72005-10-06 18:45:51 +0000216 // Select target instructions for the DAG.
Evan Cheng54cb1832006-02-05 06:46:41 +0000217 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Cheng4af59da2006-05-25 00:24:28 +0000218 assert(InFlightSet.empty() && "ISel InFlightSet has not been emptied!");
Chris Lattner259e6c72005-10-06 18:45:51 +0000219 CodeGenMap.clear();
Evan Cheng1a8e74d2006-05-24 20:46:25 +0000220 HandleMap.clear();
221 ReplaceMap.clear();
Chris Lattner259e6c72005-10-06 18:45:51 +0000222 DAG.RemoveDeadNodes();
223
Chris Lattner02e2c182006-03-13 21:52:10 +0000224 // Emit machine code to BB.
Chris Lattner259e6c72005-10-06 18:45:51 +0000225 ScheduleAndEmitDAG(DAG);
Chris Lattner1678a6c2006-03-16 18:25:23 +0000226}
227
228/// InsertVRSaveCode - Once the entire function has been instruction selected,
229/// all virtual registers are created and all machine instructions are built,
230/// check to see if we need to save/restore VRSAVE. If so, do it.
231void PPCDAGToDAGISel::InsertVRSaveCode(Function &F) {
Chris Lattner02e2c182006-03-13 21:52:10 +0000232 // Check to see if this function uses vector registers, which means we have to
233 // save and restore the VRSAVE register and update it with the regs we use.
234 //
235 // In this case, there will be virtual registers of vector type type created
236 // by the scheduler. Detect them now.
Chris Lattner1678a6c2006-03-16 18:25:23 +0000237 MachineFunction &Fn = MachineFunction::get(&F);
238 SSARegMap *RegMap = Fn.getSSARegMap();
Chris Lattner02e2c182006-03-13 21:52:10 +0000239 bool HasVectorVReg = false;
240 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattnerab1ed2a2006-03-14 17:56:49 +0000241 e = RegMap->getLastVirtReg()+1; i != e; ++i)
Chris Lattner02e2c182006-03-13 21:52:10 +0000242 if (RegMap->getRegClass(i) == &PPC::VRRCRegClass) {
243 HasVectorVReg = true;
244 break;
245 }
Chris Lattner1678a6c2006-03-16 18:25:23 +0000246 if (!HasVectorVReg) return; // nothing to do.
247
Chris Lattner02e2c182006-03-13 21:52:10 +0000248 // If we have a vector register, we want to emit code into the entry and exit
249 // blocks to save and restore the VRSAVE register. We do this here (instead
250 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
251 //
252 // 1. This (trivially) reduces the load on the register allocator, by not
253 // having to represent the live range of the VRSAVE register.
254 // 2. This (more significantly) allows us to create a temporary virtual
255 // register to hold the saved VRSAVE value, allowing this temporary to be
256 // register allocated, instead of forcing it to be spilled to the stack.
Chris Lattner1678a6c2006-03-16 18:25:23 +0000257
258 // Create two vregs - one to hold the VRSAVE register that is live-in to the
259 // function and one for the value after having bits or'd into it.
260 unsigned InVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
261 unsigned UpdatedVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
262
263 MachineBasicBlock &EntryBB = *Fn.begin();
264 // Emit the following code into the entry block:
265 // InVRSAVE = MFVRSAVE
266 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
267 // MTVRSAVE UpdatedVRSAVE
268 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
269 BuildMI(EntryBB, IP, PPC::MFVRSAVE, 0, InVRSAVE);
270 BuildMI(EntryBB, IP, PPC::UPDATE_VRSAVE, 1, UpdatedVRSAVE).addReg(InVRSAVE);
271 BuildMI(EntryBB, IP, PPC::MTVRSAVE, 1).addReg(UpdatedVRSAVE);
272
273 // Find all return blocks, outputting a restore in each epilog.
274 const TargetInstrInfo &TII = *TM.getInstrInfo();
275 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
276 if (!BB->empty() && TII.isReturn(BB->back().getOpcode())) {
277 IP = BB->end(); --IP;
278
279 // Skip over all terminator instructions, which are part of the return
280 // sequence.
281 MachineBasicBlock::iterator I2 = IP;
282 while (I2 != BB->begin() && TII.isTerminatorInstr((--I2)->getOpcode()))
283 IP = I2;
284
285 // Emit: MTVRSAVE InVRSave
286 BuildMI(*BB, IP, PPC::MTVRSAVE, 1).addReg(InVRSAVE);
287 }
Chris Lattner02e2c182006-03-13 21:52:10 +0000288 }
Chris Lattner259e6c72005-10-06 18:45:51 +0000289}
Chris Lattner8ae95252005-09-03 01:17:22 +0000290
Chris Lattner1678a6c2006-03-16 18:25:23 +0000291
Chris Lattner45640392005-08-19 22:38:53 +0000292/// getGlobalBaseReg - Output the instructions required to put the
293/// base address to use for accessing globals into a register.
294///
Nate Begeman0b71e002005-10-18 00:28:58 +0000295SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner45640392005-08-19 22:38:53 +0000296 if (!GlobalBaseReg) {
297 // Insert the set of GlobalBaseReg into the first MBB of the function
298 MachineBasicBlock &FirstMBB = BB->getParent()->front();
299 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
300 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Chris Lattner97b3da12006-06-27 00:04:13 +0000301
302 if (PPCLowering.getPointerTy() == MVT::i32)
303 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
304 else
305 GlobalBaseReg = RegMap->createVirtualRegister(PPC::G8RCRegisterClass);
306
Chris Lattner45640392005-08-19 22:38:53 +0000307 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
308 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
309 }
Chris Lattner97b3da12006-06-27 00:04:13 +0000310 return CurDAG->getRegister(GlobalBaseReg, PPCLowering.getPointerTy());
311}
312
313/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
314/// or 64-bit immediate, and if the value can be accurately represented as a
315/// sign extension from a 16-bit value. If so, this returns true and the
316/// immediate.
317static bool isIntS16Immediate(SDNode *N, short &Imm) {
318 if (N->getOpcode() != ISD::Constant)
319 return false;
320
321 Imm = (short)cast<ConstantSDNode>(N)->getValue();
322 if (N->getValueType(0) == MVT::i32)
323 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
324 else
325 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
326}
327
328static bool isIntS16Immediate(SDOperand Op, short &Imm) {
329 return isIntS16Immediate(Op.Val, Imm);
Chris Lattner45640392005-08-19 22:38:53 +0000330}
331
332
Chris Lattner97b3da12006-06-27 00:04:13 +0000333/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
334/// operand. If so Imm will receive the 32-bit value.
335static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
336 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Nate Begeman72d6f882005-08-18 05:00:13 +0000337 Imm = cast<ConstantSDNode>(N)->getValue();
338 return true;
339 }
340 return false;
341}
342
Chris Lattner97b3da12006-06-27 00:04:13 +0000343/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
344/// operand. If so Imm will receive the 64-bit value.
345static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
346 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
347 Imm = cast<ConstantSDNode>(N)->getValue();
348 return true;
349 }
350 return false;
351}
352
353// isInt32Immediate - This method tests to see if a constant operand.
354// If so Imm will receive the 32 bit value.
355static bool isInt32Immediate(SDOperand N, unsigned &Imm) {
356 return isInt32Immediate(N.Val, Imm);
357}
358
359
360// isOpcWithIntImmediate - This method tests to see if the node is a specific
361// opcode and that it has a immediate integer right operand.
362// If so Imm will receive the 32 bit value.
363static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
364 return N->getOpcode() == Opc && isInt32Immediate(N->getOperand(1).Val, Imm);
365}
366
367
Nate Begemanb3821a32005-08-18 07:30:46 +0000368// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
369// any number of 0s on either side. The 1s are allowed to wrap from LSB to
370// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
371// not, since all 1s are not contiguous.
372static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
373 if (isShiftedMask_32(Val)) {
374 // look for the first non-zero bit
375 MB = CountLeadingZeros_32(Val);
376 // look for the first zero bit after the run of ones
377 ME = CountLeadingZeros_32((Val - 1) ^ Val);
378 return true;
Chris Lattner666512c2005-08-25 04:47:18 +0000379 } else {
380 Val = ~Val; // invert mask
381 if (isShiftedMask_32(Val)) {
382 // effectively look for the first zero bit
383 ME = CountLeadingZeros_32(Val) - 1;
384 // effectively look for the first one bit after the run of zeros
385 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
386 return true;
387 }
Nate Begemanb3821a32005-08-18 07:30:46 +0000388 }
389 // no run present
390 return false;
391}
392
Chris Lattner89c7fa22005-10-09 05:36:17 +0000393// isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
Nate Begemanb3821a32005-08-18 07:30:46 +0000394// and mask opcode and mask operation.
395static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
396 unsigned &SH, unsigned &MB, unsigned &ME) {
Nate Begeman92e77502005-10-19 00:05:37 +0000397 // Don't even go down this path for i64, since different logic will be
398 // necessary for rldicl/rldicr/rldimi.
399 if (N->getValueType(0) != MVT::i32)
400 return false;
401
Nate Begemanb3821a32005-08-18 07:30:46 +0000402 unsigned Shift = 32;
403 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
404 unsigned Opcode = N->getOpcode();
Chris Lattnere413b602005-08-30 00:59:16 +0000405 if (N->getNumOperands() != 2 ||
Chris Lattner97b3da12006-06-27 00:04:13 +0000406 !isInt32Immediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemanb3821a32005-08-18 07:30:46 +0000407 return false;
408
409 if (Opcode == ISD::SHL) {
410 // apply shift left to mask if it comes first
411 if (IsShiftMask) Mask = Mask << Shift;
412 // determine which bits are made indeterminant by shift
413 Indeterminant = ~(0xFFFFFFFFu << Shift);
Chris Lattnerefa38262005-10-15 21:40:12 +0000414 } else if (Opcode == ISD::SRL) {
Nate Begemanb3821a32005-08-18 07:30:46 +0000415 // apply shift right to mask if it comes first
416 if (IsShiftMask) Mask = Mask >> Shift;
417 // determine which bits are made indeterminant by shift
418 Indeterminant = ~(0xFFFFFFFFu >> Shift);
419 // adjust for the left rotate
420 Shift = 32 - Shift;
421 } else {
422 return false;
423 }
424
425 // if the mask doesn't intersect any Indeterminant bits
426 if (Mask && !(Mask & Indeterminant)) {
Chris Lattnera2963392006-05-12 16:29:37 +0000427 SH = Shift & 31;
Nate Begemanb3821a32005-08-18 07:30:46 +0000428 // make sure the mask is still a mask (wrap arounds may not be)
429 return isRunOfOnes(Mask, MB, ME);
430 }
431 return false;
432}
433
Nate Begeman93c4bc62005-08-19 00:38:14 +0000434/// SelectBitfieldInsert - turn an or of two masked values into
435/// the rotate left word immediate then mask insert (rlwimi) instruction.
Nate Begeman0b71e002005-10-18 00:28:58 +0000436SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Nate Begeman93c4bc62005-08-19 00:38:14 +0000437 SDOperand Op0 = N->getOperand(0);
438 SDOperand Op1 = N->getOperand(1);
439
Nate Begeman1333cea2006-05-07 00:23:38 +0000440 uint64_t LKZ, LKO, RKZ, RKO;
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000441 TLI.ComputeMaskedBits(Op0, 0xFFFFFFFFULL, LKZ, LKO);
442 TLI.ComputeMaskedBits(Op1, 0xFFFFFFFFULL, RKZ, RKO);
Nate Begeman93c4bc62005-08-19 00:38:14 +0000443
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000444 unsigned TargetMask = LKZ;
445 unsigned InsertMask = RKZ;
446
447 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
448 unsigned Op0Opc = Op0.getOpcode();
449 unsigned Op1Opc = Op1.getOpcode();
450 unsigned Value, SH = 0;
451 TargetMask = ~TargetMask;
452 InsertMask = ~InsertMask;
Nate Begeman1333cea2006-05-07 00:23:38 +0000453
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000454 // If the LHS has a foldable shift and the RHS does not, then swap it to the
455 // RHS so that we can fold the shift into the insert.
Nate Begeman1333cea2006-05-07 00:23:38 +0000456 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
457 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
458 Op0.getOperand(0).getOpcode() == ISD::SRL) {
459 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
460 Op1.getOperand(0).getOpcode() != ISD::SRL) {
461 std::swap(Op0, Op1);
462 std::swap(Op0Opc, Op1Opc);
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000463 std::swap(TargetMask, InsertMask);
Nate Begeman1333cea2006-05-07 00:23:38 +0000464 }
Nate Begeman93c4bc62005-08-19 00:38:14 +0000465 }
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000466 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
467 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
468 Op1.getOperand(0).getOpcode() != ISD::SRL) {
469 std::swap(Op0, Op1);
470 std::swap(Op0Opc, Op1Opc);
471 std::swap(TargetMask, InsertMask);
472 }
Nate Begeman93c4bc62005-08-19 00:38:14 +0000473 }
Nate Begeman1333cea2006-05-07 00:23:38 +0000474
475 unsigned MB, ME;
Chris Lattnera2963392006-05-12 16:29:37 +0000476 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Nate Begeman1333cea2006-05-07 00:23:38 +0000477 SDOperand Tmp1, Tmp2, Tmp3;
Nate Begeman9b6d4c22006-05-08 17:38:32 +0000478 bool DisjointMask = (TargetMask ^ InsertMask) == 0xFFFFFFFF;
Nate Begeman1333cea2006-05-07 00:23:38 +0000479
480 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
Chris Lattner97b3da12006-06-27 00:04:13 +0000481 isInt32Immediate(Op1.getOperand(1), Value)) {
Nate Begeman1333cea2006-05-07 00:23:38 +0000482 Op1 = Op1.getOperand(0);
483 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
484 }
485 if (Op1Opc == ISD::AND) {
486 unsigned SHOpc = Op1.getOperand(0).getOpcode();
487 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
Chris Lattner97b3da12006-06-27 00:04:13 +0000488 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
Nate Begeman1333cea2006-05-07 00:23:38 +0000489 Op1 = Op1.getOperand(0).getOperand(0);
490 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
491 } else {
492 Op1 = Op1.getOperand(0);
493 }
494 }
495
496 Tmp3 = (Op0Opc == ISD::AND && DisjointMask) ? Op0.getOperand(0) : Op0;
497 Select(Tmp1, Tmp3);
498 Select(Tmp2, Op1);
Chris Lattnera2963392006-05-12 16:29:37 +0000499 SH &= 31;
Nate Begeman1333cea2006-05-07 00:23:38 +0000500 return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
501 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
Nate Begeman93c4bc62005-08-19 00:38:14 +0000502 }
Nate Begeman93c4bc62005-08-19 00:38:14 +0000503 }
504 return 0;
505}
506
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000507/// SelectAddrImm - Returns true if the address N can be represented by
508/// a base register plus a signed 16-bit displacement [r+imm].
509bool PPCDAGToDAGISel::SelectAddrImm(SDOperand N, SDOperand &Disp,
510 SDOperand &Base) {
Chris Lattner60a60f42006-03-01 07:14:48 +0000511 // If this can be more profitably realized as r+r, fail.
512 if (SelectAddrIdx(N, Disp, Base))
513 return false;
514
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000515 if (N.getOpcode() == ISD::ADD) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000516 short imm = 0;
517 if (isIntS16Immediate(N.getOperand(1), imm)) {
518 Disp = getI32Imm((int)imm & 0xFFFF);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000519 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000520 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000521 } else {
Evan Chengbfa4b7c2006-02-05 08:45:01 +0000522 Base = N.getOperand(0);
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000523 }
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000524 return true; // [r+i]
525 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
Chris Lattner0fe88e32005-11-17 18:02:16 +0000526 // Match LOAD (ADD (X, Lo(G))).
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000527 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
Chris Lattner0fe88e32005-11-17 18:02:16 +0000528 && "Cannot handle constant offsets yet!");
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000529 Disp = N.getOperand(1).getOperand(0); // The global address.
530 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000531 Disp.getOpcode() == ISD::TargetConstantPool ||
532 Disp.getOpcode() == ISD::TargetJumpTable);
Evan Chengbfa4b7c2006-02-05 08:45:01 +0000533 Base = N.getOperand(0);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000534 return true; // [&g+r]
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000535 }
Chris Lattner60a60f42006-03-01 07:14:48 +0000536 } else if (N.getOpcode() == ISD::OR) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000537 short imm = 0;
538 if (isIntS16Immediate(N.getOperand(1), imm)) {
Chris Lattner60a60f42006-03-01 07:14:48 +0000539 // If this is an or of disjoint bitfields, we can codegen this as an add
540 // (for better address arithmetic) if the LHS and RHS of the OR are
541 // provably disjoint.
542 uint64_t LHSKnownZero, LHSKnownOne;
543 PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U,
544 LHSKnownZero, LHSKnownOne);
Chris Lattner97b3da12006-06-27 00:04:13 +0000545 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
Chris Lattner60a60f42006-03-01 07:14:48 +0000546 // If all of the bits are known zero on the LHS or RHS, the add won't
547 // carry.
548 Base = N.getOperand(0);
Chris Lattner97b3da12006-06-27 00:04:13 +0000549 Disp = getI32Imm((int)imm & 0xFFFF);
Chris Lattner60a60f42006-03-01 07:14:48 +0000550 return true;
551 }
552 }
Chris Lattnerc8b16d02006-03-20 22:38:22 +0000553 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
554 // Loading from a constant address.
Chris Lattner97b3da12006-06-27 00:04:13 +0000555
Chris Lattnerc8b16d02006-03-20 22:38:22 +0000556 // If this address fits entirely in a 16-bit sext immediate field, codegen
557 // this as "d, 0"
Chris Lattner97b3da12006-06-27 00:04:13 +0000558 short Imm;
559 if (isIntS16Immediate(CN, Imm)) {
560 Disp = CurDAG->getTargetConstant(Imm, CN->getValueType(0));
561 Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0));
Chris Lattnerc8b16d02006-03-20 22:38:22 +0000562 return true;
563 }
Chris Lattner97b3da12006-06-27 00:04:13 +0000564
565 // FIXME: Handle small sext constant offsets in PPC64 mode also!
566 if (CN->getValueType(0) == MVT::i32) {
567 int Addr = (int)CN->getValue();
Chris Lattnerc8b16d02006-03-20 22:38:22 +0000568
Chris Lattner97b3da12006-06-27 00:04:13 +0000569 // Otherwise, break this down into an LIS + disp.
570 Disp = getI32Imm((short)Addr);
571 Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32);
572 return true;
573 }
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000574 }
Chris Lattnerc8b16d02006-03-20 22:38:22 +0000575
Chris Lattner97b3da12006-06-27 00:04:13 +0000576 Disp = getSmallIPtrImm(0);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
Chris Lattner97b3da12006-06-27 00:04:13 +0000578 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
Nate Begeman4e56db62005-12-10 02:36:00 +0000579 else
Evan Chengbfa4b7c2006-02-05 08:45:01 +0000580 Base = N;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000581 return true; // [r+0]
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000582}
Chris Lattner43ff01e2005-08-17 19:33:03 +0000583
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000584/// SelectAddrIdx - Given the specified addressed, check to see if it can be
585/// represented as an indexed [r+r] operation. Returns false if it can
586/// be represented by [r+imm], which are preferred.
587bool PPCDAGToDAGISel::SelectAddrIdx(SDOperand N, SDOperand &Base,
588 SDOperand &Index) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000589 short imm = 0;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000590 if (N.getOpcode() == ISD::ADD) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000591 if (isIntS16Immediate(N.getOperand(1), imm))
Chris Lattner60a60f42006-03-01 07:14:48 +0000592 return false; // r+i
593 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
594 return false; // r+i
595
Evan Chengbfa4b7c2006-02-05 08:45:01 +0000596 Base = N.getOperand(0);
597 Index = N.getOperand(1);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000598 return true;
Chris Lattner60a60f42006-03-01 07:14:48 +0000599 } else if (N.getOpcode() == ISD::OR) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000600 if (isIntS16Immediate(N.getOperand(1), imm))
Chris Lattner60a60f42006-03-01 07:14:48 +0000601 return false; // r+i can fold it if we can.
602
603 // If this is an or of disjoint bitfields, we can codegen this as an add
604 // (for better address arithmetic) if the LHS and RHS of the OR are provably
605 // disjoint.
606 uint64_t LHSKnownZero, LHSKnownOne;
607 uint64_t RHSKnownZero, RHSKnownOne;
608 PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U,
609 LHSKnownZero, LHSKnownOne);
610
611 if (LHSKnownZero) {
612 PPCLowering.ComputeMaskedBits(N.getOperand(1), ~0U,
613 RHSKnownZero, RHSKnownOne);
614 // If all of the bits are known zero on the LHS or RHS, the add won't
615 // carry.
616 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
617 Base = N.getOperand(0);
618 Index = N.getOperand(1);
619 return true;
620 }
621 }
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000622 }
Chris Lattner60a60f42006-03-01 07:14:48 +0000623
624 return false;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000625}
626
627/// SelectAddrIdxOnly - Given the specified addressed, force it to be
628/// represented as an indexed [r+r] operation.
629bool PPCDAGToDAGISel::SelectAddrIdxOnly(SDOperand N, SDOperand &Base,
630 SDOperand &Index) {
Chris Lattner60a60f42006-03-01 07:14:48 +0000631 // Check to see if we can easily represent this as an [r+r] address. This
632 // will fail if it thinks that the address is more profitably represented as
633 // reg+imm, e.g. where imm = 0.
Chris Lattnerf2286d52006-03-24 17:58:06 +0000634 if (SelectAddrIdx(N, Base, Index))
635 return true;
636
637 // If the operand is an addition, always emit this as [r+r], since this is
638 // better (for code size, and execution, as the memop does the add for free)
639 // than emitting an explicit add.
640 if (N.getOpcode() == ISD::ADD) {
641 Base = N.getOperand(0);
642 Index = N.getOperand(1);
643 return true;
Nate Begeman1064d6e2005-11-30 08:22:07 +0000644 }
Chris Lattnerf2286d52006-03-24 17:58:06 +0000645
646 // Otherwise, do it the hard way, using R0 as the base register.
Chris Lattner97b3da12006-06-27 00:04:13 +0000647 Base = CurDAG->getRegister(PPC::R0, N.getValueType());
Chris Lattnerf2286d52006-03-24 17:58:06 +0000648 Index = N;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000649 return true;
Nate Begeman1064d6e2005-11-30 08:22:07 +0000650}
651
Chris Lattner77373d12006-03-22 05:26:03 +0000652/// SelectAddrImmShift - Returns true if the address N can be represented by
653/// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
654/// for use by STD and friends.
655bool PPCDAGToDAGISel::SelectAddrImmShift(SDOperand N, SDOperand &Disp,
656 SDOperand &Base) {
657 // If this can be more profitably realized as r+r, fail.
658 if (SelectAddrIdx(N, Disp, Base))
659 return false;
660
661 if (N.getOpcode() == ISD::ADD) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000662 short imm = 0;
663 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
664 Disp = getI32Imm(((int)imm & 0xFFFF) >> 2);
Chris Lattner77373d12006-03-22 05:26:03 +0000665 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000666 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
Chris Lattner77373d12006-03-22 05:26:03 +0000667 } else {
668 Base = N.getOperand(0);
669 }
670 return true; // [r+i]
671 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
672 // Match LOAD (ADD (X, Lo(G))).
673 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
674 && "Cannot handle constant offsets yet!");
675 Disp = N.getOperand(1).getOperand(0); // The global address.
676 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000677 Disp.getOpcode() == ISD::TargetConstantPool ||
678 Disp.getOpcode() == ISD::TargetJumpTable);
Chris Lattner77373d12006-03-22 05:26:03 +0000679 Base = N.getOperand(0);
680 return true; // [&g+r]
681 }
682 } else if (N.getOpcode() == ISD::OR) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000683 short imm = 0;
684 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Chris Lattner77373d12006-03-22 05:26:03 +0000685 // If this is an or of disjoint bitfields, we can codegen this as an add
686 // (for better address arithmetic) if the LHS and RHS of the OR are
687 // provably disjoint.
688 uint64_t LHSKnownZero, LHSKnownOne;
689 PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U,
690 LHSKnownZero, LHSKnownOne);
Chris Lattner97b3da12006-06-27 00:04:13 +0000691 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
Chris Lattner77373d12006-03-22 05:26:03 +0000692 // If all of the bits are known zero on the LHS or RHS, the add won't
693 // carry.
694 Base = N.getOperand(0);
Chris Lattner97b3da12006-06-27 00:04:13 +0000695 Disp = getI32Imm(((int)imm & 0xFFFF) >> 2);
Chris Lattner77373d12006-03-22 05:26:03 +0000696 return true;
697 }
698 }
699 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
700 // Loading from a constant address.
Chris Lattner97b3da12006-06-27 00:04:13 +0000701
702 // If this address fits entirely in a 14-bit sext immediate field, codegen
703 // this as "d, 0"
704 short Imm;
705 if (isIntS16Immediate(CN, Imm)) {
706 Disp = getSmallIPtrImm((unsigned short)Imm >> 2);
707 Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0));
708 return true;
709 }
710
711 // FIXME: Handle small sext constant offsets in PPC64 mode also!
712 if (CN->getValueType(0) == MVT::i32) {
713 int Addr = (int)CN->getValue();
Chris Lattner77373d12006-03-22 05:26:03 +0000714
715 // Otherwise, break this down into an LIS + disp.
716 Disp = getI32Imm((short)Addr >> 2);
717 Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32);
718 return true;
719 }
720 }
721
Chris Lattner97b3da12006-06-27 00:04:13 +0000722 Disp = getSmallIPtrImm(0);
Chris Lattner77373d12006-03-22 05:26:03 +0000723 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
Chris Lattner97b3da12006-06-27 00:04:13 +0000724 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
Chris Lattner77373d12006-03-22 05:26:03 +0000725 else
726 Base = N;
727 return true; // [r+0]
728}
729
730
Chris Lattner2a1823d2005-08-21 18:50:37 +0000731/// SelectCC - Select a comparison of the specified values with the specified
732/// condition code, returning the CR# of the expression.
Nate Begeman0b71e002005-10-18 00:28:58 +0000733SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
734 ISD::CondCode CC) {
Chris Lattner2a1823d2005-08-21 18:50:37 +0000735 // Always select the LHS.
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000736 Select(LHS, LHS);
Chris Lattner97b3da12006-06-27 00:04:13 +0000737 unsigned Opc;
738
739 if (LHS.getValueType() == MVT::i32) {
Chris Lattner9a40cca2006-06-27 00:10:13 +0000740 unsigned Imm;
Chris Lattner97b3da12006-06-27 00:04:13 +0000741 if (ISD::isUnsignedIntSetCC(CC)) {
742 if (isInt32Immediate(RHS, Imm) && isUInt16(Imm))
743 return SDOperand(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, LHS,
744 getI32Imm(Imm & 0xFFFF)), 0);
745 Opc = PPC::CMPLW;
746 } else {
747 short SImm;
748 if (isIntS16Immediate(RHS, SImm))
749 return SDOperand(CurDAG->getTargetNode(PPC::CMPWI, MVT::i32, LHS,
750 getI32Imm((int)SImm & 0xFFFF)),
751 0);
752 Opc = PPC::CMPW;
753 }
754 } else if (LHS.getValueType() == MVT::i64) {
755 uint64_t Imm;
Chris Lattner97b3da12006-06-27 00:04:13 +0000756 if (ISD::isUnsignedIntSetCC(CC)) {
757 if (isInt64Immediate(RHS.Val, Imm) && isUInt16(Imm))
758 return SDOperand(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, LHS,
759 getI64Imm(Imm & 0xFFFF)), 0);
760 Opc = PPC::CMPLD;
761 } else {
762 short SImm;
763 if (isIntS16Immediate(RHS, SImm))
764 return SDOperand(CurDAG->getTargetNode(PPC::CMPDI, MVT::i64, LHS,
765 getI64Imm((int)SImm & 0xFFFF)),
766 0);
767 Opc = PPC::CMPD;
768 }
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000769 } else if (LHS.getValueType() == MVT::f32) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000770 Opc = PPC::FCMPUS;
Chris Lattner2a1823d2005-08-21 18:50:37 +0000771 } else {
Chris Lattner97b3da12006-06-27 00:04:13 +0000772 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
773 Opc = PPC::FCMPUD;
Chris Lattner2a1823d2005-08-21 18:50:37 +0000774 }
Chris Lattner97b3da12006-06-27 00:04:13 +0000775 Select(RHS, RHS);
776 return SDOperand(CurDAG->getTargetNode(Opc, MVT::i32, LHS, RHS), 0);
Chris Lattner2a1823d2005-08-21 18:50:37 +0000777}
778
779/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
780/// to Condition.
781static unsigned getBCCForSetCC(ISD::CondCode CC) {
782 switch (CC) {
783 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnerf8899a62005-10-28 20:49:47 +0000784 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner630bbce2006-05-25 16:54:16 +0000785 case ISD::SETUEQ:
Chris Lattner2a1823d2005-08-21 18:50:37 +0000786 case ISD::SETEQ: return PPC::BEQ;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000787 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner630bbce2006-05-25 16:54:16 +0000788 case ISD::SETUNE:
Chris Lattner2a1823d2005-08-21 18:50:37 +0000789 case ISD::SETNE: return PPC::BNE;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000790 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner2a1823d2005-08-21 18:50:37 +0000791 case ISD::SETULT:
792 case ISD::SETLT: return PPC::BLT;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000793 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner2a1823d2005-08-21 18:50:37 +0000794 case ISD::SETULE:
795 case ISD::SETLE: return PPC::BLE;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000796 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner2a1823d2005-08-21 18:50:37 +0000797 case ISD::SETUGT:
798 case ISD::SETGT: return PPC::BGT;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000799 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner2a1823d2005-08-21 18:50:37 +0000800 case ISD::SETUGE:
801 case ISD::SETGE: return PPC::BGE;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000802
803 case ISD::SETO: return PPC::BUN;
804 case ISD::SETUO: return PPC::BNU;
Chris Lattner2a1823d2005-08-21 18:50:37 +0000805 }
806 return 0;
807}
808
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000809/// getCRIdxForSetCC - Return the index of the condition register field
810/// associated with the SetCC condition, and whether or not the field is
811/// treated as inverted. That is, lt = 0; ge = 0 inverted.
812static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
813 switch (CC) {
814 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnerf8899a62005-10-28 20:49:47 +0000815 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000816 case ISD::SETULT:
817 case ISD::SETLT: Inv = false; return 0;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000818 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000819 case ISD::SETUGE:
820 case ISD::SETGE: Inv = true; return 0;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000821 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000822 case ISD::SETUGT:
823 case ISD::SETGT: Inv = false; return 1;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000824 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000825 case ISD::SETULE:
826 case ISD::SETLE: Inv = true; return 1;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000827 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner1fbb0d32006-05-25 18:06:16 +0000828 case ISD::SETUEQ:
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000829 case ISD::SETEQ: Inv = false; return 2;
Chris Lattnerf8899a62005-10-28 20:49:47 +0000830 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner1fbb0d32006-05-25 18:06:16 +0000831 case ISD::SETUNE:
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000832 case ISD::SETNE: Inv = true; return 2;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000833 case ISD::SETO: Inv = true; return 3;
834 case ISD::SETUO: Inv = false; return 3;
Chris Lattner3dcd75b2005-08-25 20:08:18 +0000835 }
836 return 0;
837}
Chris Lattnerc5292ec2005-08-21 22:31:09 +0000838
Nate Begeman0b71e002005-10-18 00:28:58 +0000839SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
Chris Lattner491b8292005-10-06 19:03:35 +0000840 SDNode *N = Op.Val;
841 unsigned Imm;
842 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Chris Lattner97b3da12006-06-27 00:04:13 +0000843 if (isInt32Immediate(N->getOperand(1), Imm)) {
Chris Lattner491b8292005-10-06 19:03:35 +0000844 // We can codegen setcc op, imm very efficiently compared to a brcond.
845 // Check for those cases here.
846 // setcc op, 0
847 if (Imm == 0) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000848 SDOperand Op;
849 Select(Op, N->getOperand(0));
Chris Lattner491b8292005-10-06 19:03:35 +0000850 switch (CC) {
Chris Lattnere2969492005-10-21 21:17:10 +0000851 default: break;
852 case ISD::SETEQ:
Evan Chengd1b82d82006-02-09 07:17:49 +0000853 Op = SDOperand(CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000854 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
855 getI32Imm(5), getI32Imm(31));
Chris Lattnere2969492005-10-21 21:17:10 +0000856 case ISD::SETNE: {
Evan Chengd1b82d82006-02-09 07:17:49 +0000857 SDOperand AD =
858 SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
859 Op, getI32Imm(~0U)), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000860 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
861 AD.getValue(1));
Chris Lattner491b8292005-10-06 19:03:35 +0000862 }
Chris Lattnere2969492005-10-21 21:17:10 +0000863 case ISD::SETLT:
Chris Lattnere3189772005-11-30 22:53:06 +0000864 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
865 getI32Imm(31), getI32Imm(31));
Chris Lattnere2969492005-10-21 21:17:10 +0000866 case ISD::SETGT: {
Evan Chengd1b82d82006-02-09 07:17:49 +0000867 SDOperand T =
868 SDOperand(CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op), 0);
869 T = SDOperand(CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000870 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
871 getI32Imm(31), getI32Imm(31));
Chris Lattnere2969492005-10-21 21:17:10 +0000872 }
873 }
Chris Lattner491b8292005-10-06 19:03:35 +0000874 } else if (Imm == ~0U) { // setcc op, -1
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000875 SDOperand Op;
876 Select(Op, N->getOperand(0));
Chris Lattner491b8292005-10-06 19:03:35 +0000877 switch (CC) {
Chris Lattnere2969492005-10-21 21:17:10 +0000878 default: break;
879 case ISD::SETEQ:
Evan Chengd1b82d82006-02-09 07:17:49 +0000880 Op = SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
881 Op, getI32Imm(1)), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000882 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Evan Chengd1b82d82006-02-09 07:17:49 +0000883 SDOperand(CurDAG->getTargetNode(PPC::LI, MVT::i32,
884 getI32Imm(0)), 0),
Chris Lattnere3189772005-11-30 22:53:06 +0000885 Op.getValue(1));
Chris Lattnere2969492005-10-21 21:17:10 +0000886 case ISD::SETNE: {
Evan Chengd1b82d82006-02-09 07:17:49 +0000887 Op = SDOperand(CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op), 0);
888 SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
889 Op, getI32Imm(~0U));
Chris Lattnerf058f5a2006-05-16 23:54:25 +0000890 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDOperand(AD, 0),
891 Op, SDOperand(AD, 1));
Chris Lattner491b8292005-10-06 19:03:35 +0000892 }
Chris Lattnere2969492005-10-21 21:17:10 +0000893 case ISD::SETLT: {
Evan Chengd1b82d82006-02-09 07:17:49 +0000894 SDOperand AD = SDOperand(CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
895 getI32Imm(1)), 0);
896 SDOperand AN = SDOperand(CurDAG->getTargetNode(PPC::AND, MVT::i32, AD,
897 Op), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000898 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
899 getI32Imm(31), getI32Imm(31));
Chris Lattnere2969492005-10-21 21:17:10 +0000900 }
901 case ISD::SETGT:
Evan Chengd1b82d82006-02-09 07:17:49 +0000902 Op = SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op,
903 getI32Imm(1), getI32Imm(31),
904 getI32Imm(31)), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000905 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattnere2969492005-10-21 21:17:10 +0000906 }
Chris Lattner491b8292005-10-06 19:03:35 +0000907 }
908 }
909
910 bool Inv;
911 unsigned Idx = getCRIdxForSetCC(CC, Inv);
912 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
913 SDOperand IntCR;
914
915 // Force the ccreg into CR7.
916 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
917
Chris Lattnerde085f02005-12-06 20:56:18 +0000918 SDOperand InFlag(0, 0); // Null incoming flag value.
Chris Lattnerbd099102005-12-01 03:50:19 +0000919 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg,
920 InFlag).getValue(1);
Chris Lattner491b8292005-10-06 19:03:35 +0000921
922 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
Evan Chengd1b82d82006-02-09 07:17:49 +0000923 IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg,
924 CCReg), 0);
Chris Lattner491b8292005-10-06 19:03:35 +0000925 else
Evan Chengd1b82d82006-02-09 07:17:49 +0000926 IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg), 0);
Chris Lattner491b8292005-10-06 19:03:35 +0000927
928 if (!Inv) {
Chris Lattnere3189772005-11-30 22:53:06 +0000929 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
930 getI32Imm((32-(3-Idx)) & 31),
931 getI32Imm(31), getI32Imm(31));
Chris Lattner491b8292005-10-06 19:03:35 +0000932 } else {
933 SDOperand Tmp =
Evan Chengd1b82d82006-02-09 07:17:49 +0000934 SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
935 getI32Imm((32-(3-Idx)) & 31),
936 getI32Imm(31),getI32Imm(31)), 0);
Chris Lattnere3189772005-11-30 22:53:06 +0000937 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner491b8292005-10-06 19:03:35 +0000938 }
Chris Lattner491b8292005-10-06 19:03:35 +0000939}
Chris Lattner502a3692005-10-06 18:56:10 +0000940
Chris Lattner318622f2005-10-06 19:07:45 +0000941
Chris Lattner43ff01e2005-08-17 19:33:03 +0000942// Select - Convert the specified operand from a target-independent to a
943// target-specific node if it hasn't already been changed.
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000944void PPCDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Chris Lattner43ff01e2005-08-17 19:33:03 +0000945 SDNode *N = Op.Val;
Chris Lattnerb2854fa2005-08-26 20:25:03 +0000946 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000947 N->getOpcode() < PPCISD::FIRST_NUMBER) {
948 Result = Op;
949 return; // Already selected.
950 }
Chris Lattner08c319f2005-09-29 00:59:32 +0000951
952 // If this has already been converted, use it.
953 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000954 if (CGMI != CodeGenMap.end()) {
955 Result = CGMI->second;
956 return;
957 }
Chris Lattner43ff01e2005-08-17 19:33:03 +0000958
959 switch (N->getOpcode()) {
Chris Lattner498915d2005-09-07 23:45:15 +0000960 default: break;
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000961 case ISD::SETCC:
962 Result = SelectSETCC(Op);
963 return;
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000964 case PPCISD::GlobalBaseReg:
965 Result = getGlobalBaseReg();
966 return;
Chris Lattner595088a2005-11-17 07:30:41 +0000967
Chris Lattnere4c338d2005-08-25 00:45:43 +0000968 case ISD::FrameIndex: {
969 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner97b3da12006-06-27 00:04:13 +0000970 SDOperand TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType());
971 unsigned Opc = Op.getValueType() == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000972 if (N->hasOneUse()) {
Chris Lattner97b3da12006-06-27 00:04:13 +0000973 Result = CurDAG->SelectNodeTo(N, Opc, Op.getValueType(), TFI,
974 getSmallIPtrImm(0));
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000975 return;
976 }
977 Result = CodeGenMap[Op] =
Chris Lattner97b3da12006-06-27 00:04:13 +0000978 SDOperand(CurDAG->getTargetNode(Opc, Op.getValueType(), TFI,
979 getSmallIPtrImm(0)), 0);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000980 return;
Chris Lattnere4c338d2005-08-25 00:45:43 +0000981 }
Chris Lattner6961fc72006-03-26 10:06:40 +0000982
983 case PPCISD::MFCR: {
984 SDOperand InFlag;
985 Select(InFlag, N->getOperand(1));
986 // Use MFOCRF if supported.
987 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
988 Result = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32,
989 N->getOperand(0), InFlag), 0);
990 else
991 Result = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, InFlag), 0);
992 CodeGenMap[Op] = Result;
993 return;
994 }
995
Chris Lattner57693112005-09-28 22:50:24 +0000996 case ISD::SDIV: {
Nate Begeman4dd38312005-10-21 00:02:42 +0000997 // FIXME: since this depends on the setting of the carry flag from the srawi
998 // we should really be making notes about that for the scheduler.
999 // FIXME: It sure would be nice if we could cheaply recognize the
1000 // srl/add/sra pattern the dag combiner will generate for this as
1001 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattnerdc664572005-08-25 17:50:06 +00001002 unsigned Imm;
Chris Lattner97b3da12006-06-27 00:04:13 +00001003 if (isInt32Immediate(N->getOperand(1), Imm)) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001004 SDOperand N0;
1005 Select(N0, N->getOperand(0));
Chris Lattnerdc664572005-08-25 17:50:06 +00001006 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
Evan Chengd1b82d82006-02-09 07:17:49 +00001007 SDNode *Op =
Chris Lattnerdc664572005-08-25 17:50:06 +00001008 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001009 N0, getI32Imm(Log2_32(Imm)));
1010 Result = CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Evan Chengd1b82d82006-02-09 07:17:49 +00001011 SDOperand(Op, 0), SDOperand(Op, 1));
Chris Lattnerdc664572005-08-25 17:50:06 +00001012 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
Evan Chengd1b82d82006-02-09 07:17:49 +00001013 SDNode *Op =
Chris Lattner45706e92005-08-30 17:13:58 +00001014 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001015 N0, getI32Imm(Log2_32(-Imm)));
Chris Lattnerdc664572005-08-25 17:50:06 +00001016 SDOperand PT =
Evan Chengd1b82d82006-02-09 07:17:49 +00001017 SDOperand(CurDAG->getTargetNode(PPC::ADDZE, MVT::i32,
1018 SDOperand(Op, 0), SDOperand(Op, 1)),
1019 0);
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001020 Result = CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattnerdc664572005-08-25 17:50:06 +00001021 }
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001022 return;
Chris Lattnerdc664572005-08-25 17:50:06 +00001023 }
Chris Lattner6e184f22005-08-25 22:04:30 +00001024
Chris Lattner1de57062005-09-29 23:33:31 +00001025 // Other cases are autogenerated.
1026 break;
Chris Lattner6e184f22005-08-25 22:04:30 +00001027 }
Nate Begemanb3821a32005-08-18 07:30:46 +00001028 case ISD::AND: {
Nate Begeman9aea6e42005-12-24 01:00:15 +00001029 unsigned Imm, Imm2;
Nate Begemanb3821a32005-08-18 07:30:46 +00001030 // If this is an and of a value rotated between 0 and 31 bits and then and'd
1031 // with a mask, emit rlwinm
Chris Lattner97b3da12006-06-27 00:04:13 +00001032 if (isInt32Immediate(N->getOperand(1), Imm) &&
1033 (isShiftedMask_32(Imm) || isShiftedMask_32(~Imm))) {
Nate Begemanb3821a32005-08-18 07:30:46 +00001034 SDOperand Val;
Nate Begemand3263872005-08-18 18:01:39 +00001035 unsigned SH, MB, ME;
Nate Begemanb3821a32005-08-18 07:30:46 +00001036 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001037 Select(Val, N->getOperand(0).getOperand(0));
Chris Lattnere1fd05e2005-10-25 19:32:37 +00001038 } else if (Imm == 0) {
1039 // AND X, 0 -> 0, not "rlwinm 32".
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001040 Select(Result, N->getOperand(1));
1041 return ;
Chris Lattnere1fd05e2005-10-25 19:32:37 +00001042 } else {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001043 Select(Val, N->getOperand(0));
Nate Begemanb3821a32005-08-18 07:30:46 +00001044 isRunOfOnes(Imm, MB, ME);
1045 SH = 0;
1046 }
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001047 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val,
1048 getI32Imm(SH), getI32Imm(MB),
1049 getI32Imm(ME));
1050 return;
Nate Begemanb3821a32005-08-18 07:30:46 +00001051 }
Nate Begeman9aea6e42005-12-24 01:00:15 +00001052 // ISD::OR doesn't get all the bitfield insertion fun.
1053 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
Chris Lattner97b3da12006-06-27 00:04:13 +00001054 if (isInt32Immediate(N->getOperand(1), Imm) &&
Nate Begeman9aea6e42005-12-24 01:00:15 +00001055 N->getOperand(0).getOpcode() == ISD::OR &&
Chris Lattner97b3da12006-06-27 00:04:13 +00001056 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattner20c88df2006-01-05 18:32:49 +00001057 unsigned MB, ME;
Nate Begeman9aea6e42005-12-24 01:00:15 +00001058 Imm = ~(Imm^Imm2);
1059 if (isRunOfOnes(Imm, MB, ME)) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001060 SDOperand Tmp1, Tmp2;
1061 Select(Tmp1, N->getOperand(0).getOperand(0));
1062 Select(Tmp2, N->getOperand(0).getOperand(1));
Evan Chengd1b82d82006-02-09 07:17:49 +00001063 Result = SDOperand(CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32,
1064 Tmp1, Tmp2,
1065 getI32Imm(0), getI32Imm(MB),
1066 getI32Imm(ME)), 0);
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001067 return;
Nate Begeman9aea6e42005-12-24 01:00:15 +00001068 }
1069 }
Chris Lattner1de57062005-09-29 23:33:31 +00001070
1071 // Other cases are autogenerated.
1072 break;
Nate Begemanb3821a32005-08-18 07:30:46 +00001073 }
Nate Begeman93c4bc62005-08-19 00:38:14 +00001074 case ISD::OR:
Chris Lattnerca9c4882006-06-27 21:08:52 +00001075 if (N->getValueType(0) == MVT::i32)
1076 if (SDNode *I = SelectBitfieldInsert(N)) {
1077 Result = CodeGenMap[Op] = SDOperand(I, 0);
1078 return;
1079 }
Chris Lattner08c319f2005-09-29 00:59:32 +00001080
Chris Lattner1de57062005-09-29 23:33:31 +00001081 // Other cases are autogenerated.
1082 break;
Nate Begeman33acb2c2005-08-18 23:38:00 +00001083 case ISD::SHL: {
1084 unsigned Imm, SH, MB, ME;
1085 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001086 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001087 SDOperand Val;
1088 Select(Val, N->getOperand(0).getOperand(0));
1089 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
1090 Val, getI32Imm(SH), getI32Imm(MB),
1091 getI32Imm(ME));
1092 return;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +00001093 }
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001094
1095 // Other cases are autogenerated.
1096 break;
Nate Begeman33acb2c2005-08-18 23:38:00 +00001097 }
1098 case ISD::SRL: {
1099 unsigned Imm, SH, MB, ME;
1100 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001101 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001102 SDOperand Val;
1103 Select(Val, N->getOperand(0).getOperand(0));
1104 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Chris Lattnera2963392006-05-12 16:29:37 +00001105 Val, getI32Imm(SH), getI32Imm(MB),
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001106 getI32Imm(ME));
1107 return;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +00001108 }
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001109
1110 // Other cases are autogenerated.
1111 break;
Nate Begeman33acb2c2005-08-18 23:38:00 +00001112 }
Chris Lattnerbec817c2005-08-26 18:46:49 +00001113 case ISD::SELECT_CC: {
1114 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1115
Chris Lattner97b3da12006-06-27 00:04:13 +00001116 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
Chris Lattnerbec817c2005-08-26 18:46:49 +00001117 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1118 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1119 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1120 if (N1C->isNullValue() && N3C->isNullValue() &&
Chris Lattner97b3da12006-06-27 00:04:13 +00001121 N2C->getValue() == 1ULL && CC == ISD::SETNE &&
1122 // FIXME: Implement this optzn for PPC64.
1123 N->getValueType(0) == MVT::i32) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001124 SDOperand LHS;
1125 Select(LHS, N->getOperand(0));
Evan Chengd1b82d82006-02-09 07:17:49 +00001126 SDNode *Tmp =
Chris Lattnerbec817c2005-08-26 18:46:49 +00001127 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1128 LHS, getI32Imm(~0U));
Evan Chengd1b82d82006-02-09 07:17:49 +00001129 Result = CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
1130 SDOperand(Tmp, 0), LHS,
1131 SDOperand(Tmp, 1));
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001132 return;
Chris Lattnerbec817c2005-08-26 18:46:49 +00001133 }
Chris Lattner9b577f12005-08-26 21:23:58 +00001134
Chris Lattner34182af2005-09-01 19:20:44 +00001135 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner9b577f12005-08-26 21:23:58 +00001136 unsigned BROpc = getBCCForSetCC(CC);
1137
1138 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001139 unsigned SelectCCOp;
Chris Lattner97b3da12006-06-27 00:04:13 +00001140 if (N->getValueType(0) == MVT::i32)
1141 SelectCCOp = PPC::SELECT_CC_I4;
1142 else if (N->getValueType(0) == MVT::i64)
1143 SelectCCOp = PPC::SELECT_CC_I8;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001144 else if (N->getValueType(0) == MVT::f32)
1145 SelectCCOp = PPC::SELECT_CC_F4;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +00001146 else if (N->getValueType(0) == MVT::f64)
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001147 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +00001148 else
1149 SelectCCOp = PPC::SELECT_CC_VRRC;
1150
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001151 SDOperand N2, N3;
1152 Select(N2, N->getOperand(2));
1153 Select(N3, N->getOperand(3));
1154 Result = CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1155 N2, N3, getI32Imm(BROpc));
1156 return;
Chris Lattnerbec817c2005-08-26 18:46:49 +00001157 }
Nate Begemanbb01d4f2006-03-17 01:40:33 +00001158 case ISD::BR_CC: {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001159 SDOperand Chain;
1160 Select(Chain, N->getOperand(0));
Chris Lattner2a1823d2005-08-21 18:50:37 +00001161 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1162 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
Nate Begemanbb01d4f2006-03-17 01:40:33 +00001163 Result = CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other,
1164 CondCode, getI32Imm(getBCCForSetCC(CC)),
1165 N->getOperand(4), Chain);
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001166 return;
Chris Lattner2a1823d2005-08-21 18:50:37 +00001167 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001168 case ISD::BRIND: {
Chris Lattnerb055c872006-06-10 01:15:02 +00001169 // FIXME: Should custom lower this.
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001170 SDOperand Chain, Target;
1171 Select(Chain, N->getOperand(0));
1172 Select(Target,N->getOperand(1));
Chris Lattnerf882c542006-06-27 20:46:17 +00001173 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
1174 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, Target,
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001175 Chain), 0);
1176 Result = CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain);
1177 return;
1178 }
Chris Lattnerb055c872006-06-10 01:15:02 +00001179 // FIXME: These are manually selected because tblgen isn't handling varargs
1180 // nodes correctly.
1181 case PPCISD::BCTRL: MySelect_PPCbctrl(Result, Op); return;
1182 case PPCISD::CALL: MySelect_PPCcall(Result, Op); return;
Chris Lattner43ff01e2005-08-17 19:33:03 +00001183 }
Chris Lattner5f12cf12005-09-03 00:53:47 +00001184
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001185 SelectCode(Result, Op);
Chris Lattner43ff01e2005-08-17 19:33:03 +00001186}
1187
1188
Chris Lattnerb055c872006-06-10 01:15:02 +00001189// FIXME: This is manually selected because tblgen isn't handling varargs nodes
1190// correctly.
1191void PPCDAGToDAGISel::MySelect_PPCbctrl(SDOperand &Result, SDOperand N) {
1192 SDOperand Chain(0, 0);
1193 SDOperand InFlag(0, 0);
1194 SDNode *ResNode;
1195
1196 bool hasFlag =
1197 N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag;
1198
1199 std::vector<SDOperand> Ops;
1200 // Push varargs arguments, including optional flag.
1201 for (unsigned i = 1, e = N.getNumOperands()-hasFlag; i != e; ++i) {
1202 Select(Chain, N.getOperand(i));
1203 Ops.push_back(Chain);
1204 }
1205
1206 Select(Chain, N.getOperand(0));
1207 Ops.push_back(Chain);
1208
1209 if (hasFlag) {
1210 Select(Chain, N.getOperand(N.getNumOperands()-1));
1211 Ops.push_back(Chain);
1212 }
1213
1214 ResNode = CurDAG->getTargetNode(PPC::BCTRL, MVT::Other, MVT::Flag, Ops);
1215 Chain = SDOperand(ResNode, 0);
1216 InFlag = SDOperand(ResNode, 1);
1217 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 0, Chain.Val,
1218 Chain.ResNo);
1219 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 1, InFlag.Val,
1220 InFlag.ResNo);
1221 Result = SDOperand(ResNode, N.ResNo);
1222 return;
1223}
1224
1225// FIXME: This is manually selected because tblgen isn't handling varargs nodes
1226// correctly.
1227void PPCDAGToDAGISel::MySelect_PPCcall(SDOperand &Result, SDOperand N) {
1228 SDOperand Chain(0, 0);
1229 SDOperand InFlag(0, 0);
1230 SDOperand N1(0, 0);
1231 SDOperand Tmp0(0, 0);
1232 SDNode *ResNode;
1233 Chain = N.getOperand(0);
1234 N1 = N.getOperand(1);
1235
1236 // Pattern: (PPCcall:void (imm:i32):$func)
1237 // Emits: (BLA:void (imm:i32):$func)
1238 // Pattern complexity = 4 cost = 1
1239 if (N1.getOpcode() == ISD::Constant) {
1240 unsigned Tmp0C = (unsigned)cast<ConstantSDNode>(N1)->getValue();
1241
1242 std::vector<SDOperand> Ops;
1243 Ops.push_back(CurDAG->getTargetConstant(Tmp0C, MVT::i32));
1244
1245 bool hasFlag =
1246 N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag;
1247
1248 // Push varargs arguments, not including optional flag.
1249 for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) {
1250 Select(Chain, N.getOperand(i));
1251 Ops.push_back(Chain);
1252 }
1253 Select(Chain, N.getOperand(0));
1254 Ops.push_back(Chain);
1255 if (hasFlag) {
1256 Select(Chain, N.getOperand(N.getNumOperands()-1));
1257 Ops.push_back(Chain);
1258 }
1259 ResNode = CurDAG->getTargetNode(PPC::BLA, MVT::Other, MVT::Flag, Ops);
1260
1261 Chain = SDOperand(ResNode, 0);
1262 InFlag = SDOperand(ResNode, 1);
Chris Lattner97b3da12006-06-27 00:04:13 +00001263 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 0, Chain.Val,
1264 Chain.ResNo);
1265 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 1, InFlag.Val,
1266 InFlag.ResNo);
Chris Lattnerb055c872006-06-10 01:15:02 +00001267 Result = SDOperand(ResNode, N.ResNo);
1268 return;
1269 }
1270
1271 // Pattern: (PPCcall:void (tglobaladdr:i32):$dst)
1272 // Emits: (BL:void (tglobaladdr:i32):$dst)
1273 // Pattern complexity = 4 cost = 1
1274 if (N1.getOpcode() == ISD::TargetGlobalAddress) {
1275 std::vector<SDOperand> Ops;
1276 Ops.push_back(N1);
1277
1278 bool hasFlag =
1279 N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag;
1280
1281 // Push varargs arguments, not including optional flag.
1282 for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) {
1283 Select(Chain, N.getOperand(i));
1284 Ops.push_back(Chain);
1285 }
1286 Select(Chain, N.getOperand(0));
1287 Ops.push_back(Chain);
1288 if (hasFlag) {
1289 Select(Chain, N.getOperand(N.getNumOperands()-1));
1290 Ops.push_back(Chain);
1291 }
1292
1293 ResNode = CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, Ops);
1294
1295 Chain = SDOperand(ResNode, 0);
1296 InFlag = SDOperand(ResNode, 1);
Chris Lattner97b3da12006-06-27 00:04:13 +00001297 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 0, Chain.Val,
1298 Chain.ResNo);
1299 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 1, InFlag.Val,
1300 InFlag.ResNo);
Chris Lattnerb055c872006-06-10 01:15:02 +00001301 Result = SDOperand(ResNode, N.ResNo);
1302 return;
1303 }
1304
1305 // Pattern: (PPCcall:void (texternalsym:i32):$dst)
1306 // Emits: (BL:void (texternalsym:i32):$dst)
1307 // Pattern complexity = 4 cost = 1
1308 if (N1.getOpcode() == ISD::TargetExternalSymbol) {
1309 std::vector<SDOperand> Ops;
1310 Ops.push_back(N1);
1311
1312 bool hasFlag =
1313 N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag;
1314
1315 // Push varargs arguments, not including optional flag.
1316 for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) {
1317 Select(Chain, N.getOperand(i));
1318 Ops.push_back(Chain);
1319 }
1320 Select(Chain, N.getOperand(0));
1321 Ops.push_back(Chain);
1322 if (hasFlag) {
1323 Select(Chain, N.getOperand(N.getNumOperands()-1));
1324 Ops.push_back(Chain);
1325 }
1326
1327 ResNode = CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, Ops);
1328
1329 Chain = SDOperand(ResNode, 0);
1330 InFlag = SDOperand(ResNode, 1);
Chris Lattner97b3da12006-06-27 00:04:13 +00001331 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 0, Chain.Val,
1332 Chain.ResNo);
1333 SelectionDAG::InsertISelMapEntry(CodeGenMap, N.Val, 1, InFlag.Val,
1334 InFlag.ResNo);
Chris Lattnerb055c872006-06-10 01:15:02 +00001335 Result = SDOperand(ResNode, N.ResNo);
1336 return;
1337 }
1338 std::cerr << "Cannot yet select: ";
1339 N.Val->dump(CurDAG);
1340 std::cerr << '\n';
1341 abort();
1342}
1343
1344
Nate Begeman0b71e002005-10-18 00:28:58 +00001345/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattner43ff01e2005-08-17 19:33:03 +00001346/// PowerPC-specific DAG, ready for instruction scheduling.
1347///
Evan Cheng2dd2c652006-03-13 23:20:37 +00001348FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
Nate Begeman0b71e002005-10-18 00:28:58 +00001349 return new PPCDAGToDAGISel(TM);
Chris Lattner43ff01e2005-08-17 19:33:03 +00001350}
1351