blob: bf230b2db04c64bdb48b00fbed5d4983bad1af3e [file] [log] [blame]
Matt Arsenault9c47dd52016-02-11 06:02:01 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck %s
2; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck %s
Tom Stellardeef2ad92013-08-05 22:45:56 +00003
4; Tests for indirect addressing on SI, which is implemented using dynamic
5; indexing of vectors.
6
Tom Stellard8d19f9b2015-03-20 03:12:42 +00007; CHECK-LABEL: {{^}}extract_w_offset:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00008; CHECK-DAG: s_load_dword [[IN:s[0-9]+]]
Matt Arsenault28419272015-10-07 00:42:51 +00009; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
10; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000011; CHECK-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 2.0
Matt Arsenault28419272015-10-07 00:42:51 +000012; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 1.0
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000013; CHECK-DAG: s_mov_b32 m0, [[IN]]
14; CHECK: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
Tom Stellardeef2ad92013-08-05 22:45:56 +000015define void @extract_w_offset(float addrspace(1)* %out, i32 %in) {
16entry:
Matt Arsenault28419272015-10-07 00:42:51 +000017 %idx = add i32 %in, 1
18 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %idx
19 store float %elt, float addrspace(1)* %out
20 ret void
21}
22
23; XXX: Could do v_or_b32 directly
24; CHECK-LABEL: {{^}}extract_w_offset_salu_use_vector:
25; CHECK-DAG: s_or_b32
26; CHECK-DAG: s_or_b32
27; CHECK-DAG: s_or_b32
28; CHECK-DAG: s_or_b32
29; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
30; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
31; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
32; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
33; CHECK: s_mov_b32 m0
34; CHECK-NEXT: v_movrels_b32_e32
35define void @extract_w_offset_salu_use_vector(i32 addrspace(1)* %out, i32 %in, <4 x i32> %or.val) {
36entry:
37 %idx = add i32 %in, 1
38 %vec = or <4 x i32> %or.val, <i32 1, i32 2, i32 3, i32 4>
39 %elt = extractelement <4 x i32> %vec, i32 %idx
40 store i32 %elt, i32 addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000041 ret void
42}
43
Tom Stellard8d19f9b2015-03-20 03:12:42 +000044; CHECK-LABEL: {{^}}extract_wo_offset:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000045; CHECK-DAG: s_load_dword [[IN:s[0-9]+]]
Matt Arsenault28419272015-10-07 00:42:51 +000046; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
47; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
48; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 2.0
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000049; CHECK-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 1.0
50; CHECK-DAG: s_mov_b32 m0, [[IN]]
51; CHECK: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
Tom Stellardeef2ad92013-08-05 22:45:56 +000052define void @extract_wo_offset(float addrspace(1)* %out, i32 %in) {
53entry:
Matt Arsenault28419272015-10-07 00:42:51 +000054 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %in
55 store float %elt, float addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000056 ret void
57}
58
Tom Stellard8b0182a2015-04-23 20:32:01 +000059; CHECK-LABEL: {{^}}extract_neg_offset_sgpr:
60; The offset depends on the register that holds the first element of the vector.
61; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
62; CHECK: v_movrels_b32_e32 v{{[0-9]}}, v0
63define void @extract_neg_offset_sgpr(i32 addrspace(1)* %out, i32 %offset) {
64entry:
65 %index = add i32 %offset, -512
66 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
67 store i32 %value, i32 addrspace(1)* %out
68 ret void
69}
70
Matt Arsenault28419272015-10-07 00:42:51 +000071; CHECK-LABEL: {{^}}extract_neg_offset_sgpr_loaded:
72; The offset depends on the register that holds the first element of the vector.
73; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
74; CHECK: v_movrels_b32_e32 v{{[0-9]}}, v0
75define void @extract_neg_offset_sgpr_loaded(i32 addrspace(1)* %out, <4 x i32> %vec0, <4 x i32> %vec1, i32 %offset) {
76entry:
77 %index = add i32 %offset, -512
78 %or = or <4 x i32> %vec0, %vec1
79 %value = extractelement <4 x i32> %or, i32 %index
80 store i32 %value, i32 addrspace(1)* %out
81 ret void
82}
83
Tom Stellard8b0182a2015-04-23 20:32:01 +000084; CHECK-LABEL: {{^}}extract_neg_offset_vgpr:
85; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000086
87; FIXME: The waitcnt for the argument load can go after the loop
88; CHECK: s_mov_b64 s{{\[[0-9]+:[0-9]+\]}}, exec
89; CHECK: s_waitcnt lgkmcnt(0)
90
91; CHECK: v_readfirstlane_b32 [[READLANE:s[0-9]+]], v{{[0-9]+}}
92; CHECK: s_add_i32 m0, [[READLANE]], 0xfffffe0
93; CHECK: v_movrels_b32_e32 [[RESULT:v[0-9]+]], v1
Tom Stellard8b0182a2015-04-23 20:32:01 +000094; CHECK: s_cbranch_execnz
Matt Arsenaultcb540bc2016-07-19 00:35:03 +000095
96; CHECK: buffer_store_dword [[RESULT]]
Tom Stellard8b0182a2015-04-23 20:32:01 +000097define void @extract_neg_offset_vgpr(i32 addrspace(1)* %out) {
98entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +000099 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000100 %index = add i32 %id, -512
101 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
102 store i32 %value, i32 addrspace(1)* %out
103 ret void
104}
105
Matt Arsenault21a46252016-06-27 19:57:44 +0000106; CHECK-LABEL: {{^}}extract_undef_offset_sgpr:
107define void @extract_undef_offset_sgpr(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
108entry:
109 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
110 %value = extractelement <4 x i32> %ld, i32 undef
111 store i32 %value, i32 addrspace(1)* %out
112 ret void
113}
114
115; CHECK-LABEL: {{^}}insert_undef_offset_sgpr_vector_src:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000116; CHECK-DAG: buffer_load_dwordx4
117; CHECK-DAG: s_mov_b32 m0,
118; CHECK: v_movreld_b32
Matt Arsenault21a46252016-06-27 19:57:44 +0000119define void @insert_undef_offset_sgpr_vector_src(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
120entry:
121 %ld = load <4 x i32>, <4 x i32> addrspace(1)* %in
122 %value = insertelement <4 x i32> %ld, i32 5, i32 undef
123 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
124 ret void
125}
126
Tom Stellard8d19f9b2015-03-20 03:12:42 +0000127; CHECK-LABEL: {{^}}insert_w_offset:
Matt Arsenaultf403df32016-08-26 06:31:32 +0000128; CHECK-DAG: s_load_dword [[IN:s[0-9]+]]
129; CHECK-DAG: s_mov_b32 m0, [[IN]]
130; CHECK-DAG: v_mov_b32_e32 v[[ELT0:[0-9]+]], 1.0
131; CHECK-DAG: v_mov_b32_e32 v[[ELT1:[0-9]+]], 2.0
132; CHECK-DAG: v_mov_b32_e32 v[[ELT2:[0-9]+]], 0x40400000
133; CHECK-DAG: v_mov_b32_e32 v[[ELT3:[0-9]+]], 4.0
134; CHECK-DAG: v_mov_b32_e32 v[[INS:[0-9]+]], 0x40a00000
135; CHECK: v_movreld_b32_e32 v[[ELT1]], v[[INS]]
136; CHECK: buffer_store_dwordx4 v{{\[}}[[ELT0]]:[[ELT3]]{{\]}}
137define void @insert_w_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000138entry:
139 %0 = add i32 %in, 1
140 %1 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %0
Matt Arsenaultf403df32016-08-26 06:31:32 +0000141 store <4 x float> %1, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000142 ret void
143}
144
Tom Stellard8d19f9b2015-03-20 03:12:42 +0000145; CHECK-LABEL: {{^}}insert_wo_offset:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000146; CHECK: s_load_dword [[IN:s[0-9]+]]
147; CHECK: s_mov_b32 m0, [[IN]]
Matt Arsenaultf403df32016-08-26 06:31:32 +0000148; CHECK: v_movreld_b32_e32 v[[ELT0:[0-9]+]]
149; CHECK: buffer_store_dwordx4 v{{\[}}[[ELT0]]:
150define void @insert_wo_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000151entry:
152 %0 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %in
Matt Arsenaultf403df32016-08-26 06:31:32 +0000153 store <4 x float> %0, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000154 ret void
155}
Tom Stellard8b0182a2015-04-23 20:32:01 +0000156
157; CHECK-LABEL: {{^}}insert_neg_offset_sgpr:
158; The offset depends on the register that holds the first element of the vector.
159; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000160; CHECK: v_movreld_b32_e32 v0, 5
Tom Stellard8b0182a2015-04-23 20:32:01 +0000161define void @insert_neg_offset_sgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, i32 %offset) {
162entry:
163 %index = add i32 %offset, -512
164 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
165 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
166 ret void
167}
168
Matt Arsenault28419272015-10-07 00:42:51 +0000169; The vector indexed into is originally loaded into an SGPR rather
170; than built with a reg_sequence
171
172; CHECK-LABEL: {{^}}insert_neg_offset_sgpr_loadreg:
173; The offset depends on the register that holds the first element of the vector.
174; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000175; CHECK: v_movreld_b32_e32 v0, 5
Matt Arsenault28419272015-10-07 00:42:51 +0000176define void @insert_neg_offset_sgpr_loadreg(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, <4 x i32> %vec, i32 %offset) {
177entry:
178 %index = add i32 %offset, -512
179 %value = insertelement <4 x i32> %vec, i32 5, i32 %index
180 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
181 ret void
182}
183
Tom Stellard8b0182a2015-04-23 20:32:01 +0000184; CHECK-LABEL: {{^}}insert_neg_offset_vgpr:
185; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000186
187; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
188; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
189; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
190; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
191
192; CHECK: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
193; CHECK: s_waitcnt lgkmcnt(0)
194
195; CHECK: [[LOOPBB:BB[0-9]+_[0-9]+]]:
196; CHECK: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
197; CHECK: s_add_i32 m0, [[READLANE]], 0xfffffe00
198; CHECK: v_movreld_b32_e32 [[VEC_ELT0]], 5
199; CHECK: s_cbranch_execnz [[LOOPBB]]
200
201; CHECK: s_mov_b64 exec, [[SAVEEXEC]]
202; CHECK: buffer_store_dword
Tom Stellard8b0182a2015-04-23 20:32:01 +0000203define void @insert_neg_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
204entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000205 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000206 %index = add i32 %id, -512
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000207 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 5, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000208 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
209 ret void
210}
211
212; CHECK-LABEL: {{^}}insert_neg_inline_offset_vgpr:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000213
214; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
215; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
216; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
217; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
218; CHECK-DAG: v_mov_b32_e32 [[VAL:v[0-9]+]], 0x1f4{{$}}
219
220; CHECK: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
221; CHECK: s_waitcnt lgkmcnt(0)
222
Tom Stellard8b0182a2015-04-23 20:32:01 +0000223; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000224; CHECK: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
225; CHECK: s_add_i32 m0, [[READLANE]], -16
226; CHECK: v_movreld_b32_e32 [[VEC_ELT0]], [[VAL]]
Tom Stellard8b0182a2015-04-23 20:32:01 +0000227; CHECK: s_cbranch_execnz
228define void @insert_neg_inline_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
229entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000230 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000231 %index = add i32 %id, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000232 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 500, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000233 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
234 ret void
235}
236
Matt Arsenault9babdf42016-06-22 20:15:28 +0000237; When the block is split to insert the loop, make sure any other
238; places that need to be expanded in the same block are also handled.
239
240; CHECK-LABEL: {{^}}extract_vgpr_offset_multiple_in_block:
241
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000242; FIXME: Why is vector copied in between?
243
Matthias Braun6ad3d052016-06-25 00:23:00 +0000244; CHECK-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000245; CHECK-DAG: s_mov_b32 [[S_ELT0:s[0-9]+]], 7
246; CHECK-DAG: s_mov_b32 [[S_ELT1:s[0-9]+]], 9
247; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], [[S_ELT0]]
248; CHECK-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], [[S_ELT1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000249
250; CHECK: s_mov_b64 [[MASK:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000251; CHECK: s_waitcnt vmcnt(0) lgkmcnt(0)
Matt Arsenault9babdf42016-06-22 20:15:28 +0000252
253; CHECK: [[LOOP0:BB[0-9]+_[0-9]+]]:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000254; CHECK-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
255; CHECK: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
256; CHECK: s_mov_b32 m0, [[READLANE]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000257; CHECK: s_and_saveexec_b64 vcc, vcc
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000258; CHECK: v_movrels_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000259; CHECK-NEXT: s_xor_b64 exec, exec, vcc
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000260; CHECK-NEXT: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000261
262; FIXME: Redundant copy
263; CHECK: s_mov_b64 exec, [[MASK]]
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000264; CHECK: v_mov_b32_e32 [[VEC_ELT1_2:v[0-9]+]], [[S_ELT1]]
Matthias Braun6ad3d052016-06-25 00:23:00 +0000265; CHECK: s_mov_b64 [[MASK2:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000266
267; CHECK: [[LOOP1:BB[0-9]+_[0-9]+]]:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000268; CHECK-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
269; CHECK: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
270; CHECK: s_mov_b32 m0, [[READLANE]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000271; CHECK: s_and_saveexec_b64 vcc, vcc
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000272; CHECK-NEXT: v_movrels_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000273; CHECK-NEXT: s_xor_b64 exec, exec, vcc
274; CHECK: s_cbranch_execnz [[LOOP1]]
275
276; CHECK: buffer_store_dword [[MOVREL0]]
277; CHECK: buffer_store_dword [[MOVREL1]]
278define void @extract_vgpr_offset_multiple_in_block(i32 addrspace(1)* %out0, i32 addrspace(1)* %out1, i32 addrspace(1)* %in) #0 {
279entry:
280 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
281 %id.ext = zext i32 %id to i64
282 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
283 %idx0 = load volatile i32, i32 addrspace(1)* %gep
284 %idx1 = add i32 %idx0, 1
285 %val0 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000286 %live.out.reg = call i32 asm sideeffect "s_mov_b32 $0, 17", "={SGPR4}" ()
Matt Arsenault9babdf42016-06-22 20:15:28 +0000287 %val1 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx1
288 store volatile i32 %val0, i32 addrspace(1)* %out0
289 store volatile i32 %val1, i32 addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000290 %cmp = icmp eq i32 %id, 0
291 br i1 %cmp, label %bb1, label %bb2
292
293bb1:
294 store volatile i32 %live.out.reg, i32 addrspace(1)* undef
295 br label %bb2
296
297bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000298 ret void
299}
300
301; CHECK-LABEL: {{^}}insert_vgpr_offset_multiple_in_block:
302; CHECK-DAG: s_load_dwordx4 s{{\[}}[[S_ELT0:[0-9]+]]:[[S_ELT3:[0-9]+]]{{\]}}
303; CHECK-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000304; CHECK-DAG: v_mov_b32 [[INS0:v[0-9]+]], 62
Matt Arsenault9babdf42016-06-22 20:15:28 +0000305
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000306; CHECK-DAG: v_mov_b32_e32 v[[VEC_ELT0:[0-9]+]], s[[S_ELT0]]
307; CHECK-DAG: v_mov_b32_e32 v[[VEC_ELT3:[0-9]+]], s[[S_ELT3]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000308
309; CHECK: [[LOOP0:BB[0-9]+_[0-9]+]]:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000310; CHECK-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
311; CHECK: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
312; CHECK: s_mov_b32 m0, [[READLANE]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000313; CHECK: s_and_saveexec_b64 vcc, vcc
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000314; CHECK-NEXT: v_movreld_b32_e32 v[[VEC_ELT0]], [[INS0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000315; CHECK-NEXT: s_xor_b64 exec, exec, vcc
316; CHECK: s_cbranch_execnz [[LOOP0]]
317
318; FIXME: Redundant copy
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000319; CHECK: s_mov_b64 exec, [[MASK:s\[[0-9]+:[0-9]+\]]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000320; CHECK: s_mov_b64 [[MASK]], exec
321
322; CHECK: [[LOOP1:BB[0-9]+_[0-9]+]]:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000323; CHECK-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
324; CHECK: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
325; CHECK: s_mov_b32 m0, [[READLANE]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000326; CHECK: s_and_saveexec_b64 vcc, vcc
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000327; CHECK-NEXT: v_movreld_b32_e32 [[VEC_ELT1]], 63
Matt Arsenault9babdf42016-06-22 20:15:28 +0000328; CHECK-NEXT: s_xor_b64 exec, exec, vcc
329; CHECK: s_cbranch_execnz [[LOOP1]]
330
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000331; CHECK: buffer_store_dwordx4 v{{\[}}[[VEC_ELT0]]:
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000332
333; CHECK: buffer_store_dword [[INS0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000334define void @insert_vgpr_offset_multiple_in_block(<4 x i32> addrspace(1)* %out0, <4 x i32> addrspace(1)* %out1, i32 addrspace(1)* %in, <4 x i32> %vec0) #0 {
335entry:
336 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
337 %id.ext = zext i32 %id to i64
338 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
339 %idx0 = load volatile i32, i32 addrspace(1)* %gep
340 %idx1 = add i32 %idx0, 1
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000341 %live.out.val = call i32 asm sideeffect "v_mov_b32 $0, 62", "=v"()
342 %vec1 = insertelement <4 x i32> %vec0, i32 %live.out.val, i32 %idx0
Matt Arsenault9babdf42016-06-22 20:15:28 +0000343 %vec2 = insertelement <4 x i32> %vec1, i32 63, i32 %idx1
344 store volatile <4 x i32> %vec2, <4 x i32> addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000345 %cmp = icmp eq i32 %id, 0
346 br i1 %cmp, label %bb1, label %bb2
347
348bb1:
349 store volatile i32 %live.out.val, i32 addrspace(1)* undef
350 br label %bb2
351
352bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000353 ret void
354}
355
356; CHECK-LABEL: {{^}}extract_adjacent_blocks:
357; CHECK: s_load_dword [[ARG:s[0-9]+]]
358; CHECK: s_cmp_lg_i32
359; CHECK: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
360
361; CHECK: buffer_load_dwordx4
362; CHECK: s_mov_b32 m0,
363; CHECK: v_movrels_b32_e32
364; CHECK: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
365
366; CHECK: [[BB4]]:
367; CHECK: buffer_load_dwordx4
368; CHECK: s_mov_b32 m0,
369; CHECK: v_movrels_b32_e32
370
371; CHECK: [[ENDBB]]:
372; CHECK: buffer_store_dword
373; CHECK: s_endpgm
374define void @extract_adjacent_blocks(i32 %arg) #0 {
375bb:
376 %tmp = icmp eq i32 %arg, 0
377 br i1 %tmp, label %bb1, label %bb4
378
379bb1:
380 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
381 %tmp3 = extractelement <4 x float> %tmp2, i32 undef
382 br label %bb7
383
384bb4:
385 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
386 %tmp6 = extractelement <4 x float> %tmp5, i32 undef
387 br label %bb7
388
389bb7:
390 %tmp8 = phi float [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
391 store volatile float %tmp8, float addrspace(1)* undef
392 ret void
393}
394
395; CHECK-LABEL: {{^}}insert_adjacent_blocks:
396; CHECK: s_load_dword [[ARG:s[0-9]+]]
397; CHECK: s_cmp_lg_i32
398; CHECK: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
399
400; CHECK: buffer_load_dwordx4
401; CHECK: s_mov_b32 m0,
402; CHECK: v_movreld_b32_e32
403; CHECK: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
404
405; CHECK: [[BB4]]:
406; CHECK: buffer_load_dwordx4
407; CHECK: s_mov_b32 m0,
408; CHECK: v_movreld_b32_e32
409
410; CHECK: [[ENDBB]]:
411; CHECK: buffer_store_dword
412; CHECK: s_endpgm
413define void @insert_adjacent_blocks(i32 %arg, float %val0) #0 {
414bb:
415 %tmp = icmp eq i32 %arg, 0
416 br i1 %tmp, label %bb1, label %bb4
417
418bb1: ; preds = %bb
419 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
420 %tmp3 = insertelement <4 x float> %tmp2, float %val0, i32 undef
421 br label %bb7
422
423bb4: ; preds = %bb
424 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
425 %tmp6 = insertelement <4 x float> %tmp5, float %val0, i32 undef
426 br label %bb7
427
428bb7: ; preds = %bb4, %bb1
429 %tmp8 = phi <4 x float> [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
430 store volatile <4 x float> %tmp8, <4 x float> addrspace(1)* undef
431 ret void
432}
433
434; FIXME: Should be able to fold zero input to movreld to inline imm?
435
436; CHECK-LABEL: {{^}}multi_same_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000437
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000438; CHECK-DAG: v_mov_b32_e32 v[[VEC0_ELT0:[0-9]+]], 0x41880000
439; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41900000
440; CHECK-DAG: v_mov_b32_e32 v[[VEC0_ELT2:[0-9]+]], 0x41980000
441; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a00000
442; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a80000
443; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b00000
444; CHECK-DAG: s_load_dword [[ARG:s[0-9]+]]
445
446; CHECK-DAG: s_add_i32 m0, [[ARG]], -16
447; CHECK: v_movreld_b32_e32 v[[VEC0_ELT0]], 4.0
448; CHECK-NOT: m0
449
450; CHECK: v_mov_b32_e32 v[[VEC0_ELT2]], 0x4188cccd
451; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4190cccd
452; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4198cccd
453; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a0cccd
454; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a8cccd
455; CHECK-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b0cccd
456; CHECK: v_movreld_b32_e32 v[[VEC0_ELT2]], -4.0
Matt Arsenault9babdf42016-06-22 20:15:28 +0000457
458; CHECK: s_mov_b32 m0, -1
459; CHECK: ds_write_b32
460; CHECK: ds_write_b32
461; CHECK: s_endpgm
462define void @multi_same_block(i32 %arg) #0 {
463bb:
464 %tmp1 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000465 %tmp2 = insertelement <6 x float> <float 1.700000e+01, float 1.800000e+01, float 1.900000e+01, float 2.000000e+01, float 2.100000e+01, float 2.200000e+01>, float 4.000000e+00, i32 %tmp1
Matt Arsenault9babdf42016-06-22 20:15:28 +0000466 %tmp3 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000467 %tmp4 = insertelement <6 x float> <float 0x40311999A0000000, float 0x40321999A0000000, float 0x40331999A0000000, float 0x40341999A0000000, float 0x40351999A0000000, float 0x40361999A0000000>, float -4.0, i32 %tmp3
Matt Arsenault9babdf42016-06-22 20:15:28 +0000468 %tmp5 = bitcast <6 x float> %tmp2 to <6 x i32>
469 %tmp6 = extractelement <6 x i32> %tmp5, i32 1
470 %tmp7 = bitcast <6 x float> %tmp4 to <6 x i32>
471 %tmp8 = extractelement <6 x i32> %tmp7, i32 5
472 store volatile i32 %tmp6, i32 addrspace(3)* undef, align 4
473 store volatile i32 %tmp8, i32 addrspace(3)* undef, align 4
474 ret void
475}
476
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000477; offset puts outside of superegister bounaries, so clamp to 1st element.
478; CHECK-LABEL: {{^}}extract_largest_inbounds_offset:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000479; CHECK-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
480; CHECK-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000481; CHECK: s_mov_b32 m0, [[IDX]]
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000482; CHECK: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000483; CHECK: buffer_store_dword [[EXTRACT]]
484define void @extract_largest_inbounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
485entry:
486 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
487 %offset = add i32 %idx, 3
488 %value = extractelement <4 x i32> %ld, i32 %offset
489 store i32 %value, i32 addrspace(1)* %out
490 ret void
491}
492
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000493; CHECK-LABEL: {{^}}extract_out_of_bounds_offset:
494; CHECK-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
495; CHECK-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000496; CHECK: s_add_i32 m0, [[IDX]], 4
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000497; CHECK: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000498; CHECK: buffer_store_dword [[EXTRACT]]
499define void @extract_out_of_bounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
500entry:
501 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
502 %offset = add i32 %idx, 4
503 %value = extractelement <4 x i32> %ld, i32 %offset
504 store i32 %value, i32 addrspace(1)* %out
505 ret void
506}
507
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000508; Test that the or is folded into the base address register instead of
509; added to m0
510
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000511; CHECK-LABEL: {{^}}extractelement_v4i32_or_index:
512; CHECK: s_load_dword [[IDX_IN:s[0-9]+]]
513; CHECK: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
514; CHECK-NOT: [[IDX_SHL]]
515; CHECK: s_mov_b32 m0, [[IDX_SHL]]
516; CHECK: v_movrels_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000517define void @extractelement_v4i32_or_index(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx.in) {
518entry:
519 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
520 %idx.shl = shl i32 %idx.in, 2
521 %idx = or i32 %idx.shl, 1
522 %value = extractelement <4 x i32> %ld, i32 %idx
523 store i32 %value, i32 addrspace(1)* %out
524 ret void
525}
526
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000527; CHECK-LABEL: {{^}}insertelement_v4f32_or_index:
528; CHECK: s_load_dword [[IDX_IN:s[0-9]+]]
529; CHECK: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
530; CHECK-NOT: [[IDX_SHL]]
531; CHECK: s_mov_b32 m0, [[IDX_SHL]]
532; CHECK: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000533define void @insertelement_v4f32_or_index(<4 x float> addrspace(1)* %out, <4 x float> %a, i32 %idx.in) nounwind {
534 %idx.shl = shl i32 %idx.in, 2
535 %idx = or i32 %idx.shl, 1
536 %vecins = insertelement <4 x float> %a, float 5.000000e+00, i32 %idx
537 store <4 x float> %vecins, <4 x float> addrspace(1)* %out, align 16
538 ret void
539}
540
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000541; CHECK-LABEL: {{^}}broken_phi_bb:
542; CHECK: v_mov_b32_e32 [[PHIREG:v[0-9]+]], 8
543
544; CHECK: s_branch [[BB2:BB[0-9]+_[0-9]+]]
545
546; CHECK: {{^BB[0-9]+_[0-9]+}}:
547; CHECK: s_mov_b64 exec,
548
549; CHECK: [[BB2]]:
550; CHECK: v_cmp_le_i32_e32 vcc, s{{[0-9]+}}, [[PHIREG]]
551; CHECK: buffer_load_dword
552
553; CHECK: [[REGLOOP:BB[0-9]+_[0-9]+]]:
554; CHECK: v_movreld_b32_e32
555; CHECK: s_cbranch_execnz [[REGLOOP]]
556define void @broken_phi_bb(i32 %arg, i32 %arg1) #0 {
557bb:
558 br label %bb2
559
560bb2: ; preds = %bb4, %bb
561 %tmp = phi i32 [ 8, %bb ], [ %tmp7, %bb4 ]
562 %tmp3 = icmp slt i32 %tmp, %arg
563 br i1 %tmp3, label %bb4, label %bb8
564
565bb4: ; preds = %bb2
566 %vgpr = load volatile i32, i32 addrspace(1)* undef
567 %tmp5 = insertelement <8 x i32> undef, i32 undef, i32 %vgpr
568 %tmp6 = insertelement <8 x i32> %tmp5, i32 %arg1, i32 %vgpr
569 %tmp7 = extractelement <8 x i32> %tmp6, i32 0
570 br label %bb2
571
572bb8: ; preds = %bb2
573 ret void
574}
575
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000576declare i32 @llvm.amdgcn.workitem.id.x() #1
577
Matt Arsenault9babdf42016-06-22 20:15:28 +0000578attributes #0 = { nounwind }
Tom Stellard8b0182a2015-04-23 20:32:01 +0000579attributes #1 = { nounwind readnone }