blob: d46a96a41ca29a2682ec7d66e99f29fcf8ab6014 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===//
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002//
Bob Wilsona4c22902009-04-17 19:07:39 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilsonea09d4a2009-04-17 20:35:10 +00007//
Bob Wilsona4c22902009-04-17 19:07:39 +00008//===----------------------------------------------------------------------===//
9// This describes the calling conventions for ARM architecture.
10//===----------------------------------------------------------------------===//
11
Bob Wilsona4c22902009-04-17 19:07:39 +000012/// CCIfAlign - Match of the original alignment of the arg
13class CCIfAlign<string Align, CCAction A>:
14 CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>;
15
16//===----------------------------------------------------------------------===//
17// ARM APCS Calling Convention
18//===----------------------------------------------------------------------===//
19def CC_ARM_APCS : CallingConv<[
20
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000021 // Handles byval parameters.
Stuart Hastings45fe3c32011-04-20 16:47:52 +000022 CCIfByVal<CCPassByVal<4, 4>>,
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000023
Chad Rosierf0055f62011-11-05 00:02:56 +000024 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000025
Manman Renf46262e2016-03-29 17:37:21 +000026 // A SwiftSelf is passed in R9.
27 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R9]>>>,
28
Bob Wilson2e076c42009-06-22 23:27:02 +000029 // Handle all vector types as either f64 or v2f64.
30 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
31 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
32
33 // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack
34 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000035
36 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson62d47d22009-04-24 16:55:25 +000037 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000038
Bob Wilson62d47d22009-04-24 16:55:25 +000039 CCIfType<[i32], CCAssignToStack<4, 4>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000040 CCIfType<[f64], CCAssignToStack<8, 4>>,
41 CCIfType<[v2f64], CCAssignToStack<16, 4>>
Bob Wilsona4c22902009-04-17 19:07:39 +000042]>;
43
44def RetCC_ARM_APCS : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +000045 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000046 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000047
48 // Handle all vector types as either f64 or v2f64.
49 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
50 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
51
52 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000053
54 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
55 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
56]>;
57
58//===----------------------------------------------------------------------===//
Evan Cheng08dd8c82010-10-22 18:23:05 +000059// ARM APCS Calling Convention for FastCC (when VFP2 or later is available)
60//===----------------------------------------------------------------------===//
61def FastCC_ARM_APCS : CallingConv<[
62 // Handle all vector types as either f64 or v2f64.
63 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
64 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
65
66 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
67 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
68 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
69 S9, S10, S11, S12, S13, S14, S15]>>,
Evan Cheng57add3e2014-02-11 23:49:31 +000070
Evan Chengf1f45e72014-03-04 22:56:57 +000071 // CPRCs may be allocated to co-processor registers or the stack - they
Evan Cheng57add3e2014-02-11 23:49:31 +000072 // may never be allocated to core registers.
73 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
74 CCIfType<[f64], CCAssignToStackWithShadow<8, 4, [Q0, Q1, Q2, Q3]>>,
75 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 4, [Q0, Q1, Q2, Q3]>>,
76
Evan Cheng08dd8c82010-10-22 18:23:05 +000077 CCDelegateTo<CC_ARM_APCS>
78]>;
79
80def RetFastCC_ARM_APCS : CallingConv<[
81 // Handle all vector types as either f64 or v2f64.
82 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
83 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
84
85 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
86 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
87 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
88 S9, S10, S11, S12, S13, S14, S15]>>,
89 CCDelegateTo<RetCC_ARM_APCS>
90]>;
91
Eric Christopherb3322362012-08-03 00:05:53 +000092//===----------------------------------------------------------------------===//
93// ARM APCS Calling Convention for GHC
94//===----------------------------------------------------------------------===//
95
96def CC_ARM_APCS_GHC : CallingConv<[
97 // Handle all vector types as either f64 or v2f64.
98 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
99 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
100
101 CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>,
102 CCIfType<[f64], CCAssignToReg<[D8, D9, D10, D11]>>,
103 CCIfType<[f32], CCAssignToReg<[S16, S17, S18, S19, S20, S21, S22, S23]>>,
104
105 // Promote i8/i16 arguments to i32.
106 CCIfType<[i8, i16], CCPromoteToType<i32>>,
107
108 // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, SpLim
109 CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>>
110]>;
Evan Cheng08dd8c82010-10-22 18:23:05 +0000111
112//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000113// ARM AAPCS (EABI) Calling Convention, common parts
Bob Wilsona4c22902009-04-17 19:07:39 +0000114//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000115
116def CC_ARM_AAPCS_Common : CallingConv<[
Bob Wilsona4c22902009-04-17 19:07:39 +0000117
Chad Rosierfa755302011-11-07 21:43:40 +0000118 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000119
120 // i64/f64 is passed in even pairs of GPRs
121 // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register
Bob Wilsone666cc52009-05-19 10:02:36 +0000122 // (and the same is true for f64 if VFP is not enabled)
Bob Wilsona4c22902009-04-17 19:07:39 +0000123 CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>,
Stepan Dyatkovskiyf80f9512013-04-22 13:06:52 +0000124 CCIfType<[i32], CCIf<"ArgFlags.getOrigAlign() != 8",
Bob Wilsone666cc52009-05-19 10:02:36 +0000125 CCAssignToReg<[R0, R1, R2, R3]>>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000126
Oliver Stannard1dc10342014-02-07 11:19:53 +0000127 CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, [R0, R1, R2, R3]>>>,
128 CCIfType<[i32], CCAssignToStackWithShadow<4, 4, [R0, R1, R2, R3]>>,
129 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
130 CCIfType<[f64], CCAssignToStackWithShadow<8, 8, [Q0, Q1, Q2, Q3]>>,
Tim Northovere0ccdc62015-10-28 22:46:43 +0000131 CCIfType<[v2f64], CCIfAlign<"16",
132 CCAssignToStackWithShadow<16, 16, [Q0, Q1, Q2, Q3]>>>,
Oliver Stannard1dc10342014-02-07 11:19:53 +0000133 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 8, [Q0, Q1, Q2, Q3]>>
Bob Wilsona4c22902009-04-17 19:07:39 +0000134]>;
135
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000136def RetCC_ARM_AAPCS_Common : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +0000137 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Anton Korobeynikov5b1b5b22009-06-08 22:59:50 +0000138 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000139 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
140]>;
141
142//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000143// ARM AAPCS (EABI) Calling Convention
144//===----------------------------------------------------------------------===//
145
146def CC_ARM_AAPCS : CallingConv<[
Manman Rene201e272012-08-10 20:39:38 +0000147 // Handles byval parameters.
148 CCIfByVal<CCPassByVal<4, 4>>,
149
Renato Golin1ef7a0f2015-07-12 18:16:40 +0000150 // The 'nest' parameter, if any, is passed in R12.
151 CCIfNest<CCAssignToReg<[R12]>>,
152
Bob Wilson2e076c42009-06-22 23:27:02 +0000153 // Handle all vector types as either f64 or v2f64.
154 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
155 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
156
Manman Renf46262e2016-03-29 17:37:21 +0000157 // A SwiftSelf is passed in R9.
158 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R9]>>>,
159
Bob Wilson2e076c42009-06-22 23:27:02 +0000160 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000161 CCIfType<[f32], CCBitConvertToType<i32>>,
162 CCDelegateTo<CC_ARM_AAPCS_Common>
163]>;
164
165def RetCC_ARM_AAPCS : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000166 // Handle all vector types as either f64 or v2f64.
167 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
168 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
169
170 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000171 CCIfType<[f32], CCBitConvertToType<i32>>,
172 CCDelegateTo<RetCC_ARM_AAPCS_Common>
173]>;
174
175//===----------------------------------------------------------------------===//
176// ARM AAPCS-VFP (EABI) Calling Convention
Evan Cheng08dd8c82010-10-22 18:23:05 +0000177// Also used for FastCC (when VFP2 or later is available)
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000178//===----------------------------------------------------------------------===//
179
180def CC_ARM_AAPCS_VFP : CallingConv<[
Manman Rend6c82702012-08-13 21:22:50 +0000181 // Handles byval parameters.
182 CCIfByVal<CCPassByVal<4, 4>>,
183
Bob Wilson2e076c42009-06-22 23:27:02 +0000184 // Handle all vector types as either f64 or v2f64.
185 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
186 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
187
Manman Renf46262e2016-03-29 17:37:21 +0000188 // A SwiftSelf is passed in R9.
189 CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R9]>>>,
190
Oliver Stannardc24f2172014-05-09 14:01:47 +0000191 // HFAs are passed in a contiguous block of registers, or on the stack
Tim Northovere95c5b32015-02-24 17:22:34 +0000192 CCIfConsecutiveRegs<CCCustom<"CC_ARM_AAPCS_Custom_Aggregate">>,
Oliver Stannardc24f2172014-05-09 14:01:47 +0000193
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000194 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000195 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
196 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
197 S9, S10, S11, S12, S13, S14, S15]>>,
198 CCDelegateTo<CC_ARM_AAPCS_Common>
199]>;
200
201def RetCC_ARM_AAPCS_VFP : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000202 // Handle all vector types as either f64 or v2f64.
203 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
204 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
205
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000206 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000207 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
208 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
209 S9, S10, S11, S12, S13, S14, S15]>>,
210 CCDelegateTo<RetCC_ARM_AAPCS_Common>
211]>;
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000212
213//===----------------------------------------------------------------------===//
214// Callee-saved register lists.
215//===----------------------------------------------------------------------===//
216
Chad Rosier1ec8e402012-11-06 23:05:24 +0000217def CSR_NoRegs : CalleeSavedRegs<(add)>;
218
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000219def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4,
220 (sequence "D%u", 15, 8))>;
221
Stephen Linb8bd2322013-04-20 05:14:40 +0000222// Constructors and destructors return 'this' in the ARM C++ ABI; since 'this'
223// and the pointer return value are both passed in R0 in these cases, this can
224// be partially modelled by treating R0 as a callee-saved register
225// Only the resulting RegMask is used; the SaveList is ignored
226def CSR_AAPCS_ThisReturn : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6,
227 R5, R4, (sequence "D%u", 15, 8),
228 R0)>;
229
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000230// iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register.
231// Also save R7-R4 first to match the stack frame fixed spill areas.
232def CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>;
Eric Christopherb3322362012-08-03 00:05:53 +0000233
Stephen Linb8bd2322013-04-20 05:14:40 +0000234def CSR_iOS_ThisReturn : CalleeSavedRegs<(add LR, R7, R6, R5, R4,
Tim Northoverd8407452013-10-01 14:33:28 +0000235 (sub CSR_AAPCS_ThisReturn, R9))>;
236
Tim Northoverbd41cf82016-01-07 09:03:03 +0000237def CSR_iOS_TLSCall : CalleeSavedRegs<(add LR, SP,
238 (sequence "R%u", 12, 1),
239 (sequence "D%u", 31, 0))>;
240
Manman Ren16026052016-01-11 23:50:43 +0000241// C++ TLS access function saves all registers except SP. Try to match
242// the order of CSRs in CSR_iOS.
243def CSR_iOS_CXX_TLS : CalleeSavedRegs<(add CSR_iOS, (sequence "R%u", 12, 1),
244 (sequence "D%u", 31, 0))>;
245
Manman Ren5e9e65e2016-01-12 00:47:18 +0000246// CSRs that are handled by prologue, epilogue.
Manman Rena3a019c2016-03-18 23:44:37 +0000247def CSR_iOS_CXX_TLS_PE : CalleeSavedRegs<(add LR, R12, R11, R7, R5, R4)>;
Manman Ren5e9e65e2016-01-12 00:47:18 +0000248
249// CSRs that are handled explicitly via copies.
Manman Rena3a019c2016-03-18 23:44:37 +0000250def CSR_iOS_CXX_TLS_ViaCopy : CalleeSavedRegs<(sub CSR_iOS_CXX_TLS,
251 CSR_iOS_CXX_TLS_PE)>;
Manman Ren5e9e65e2016-01-12 00:47:18 +0000252
Tim Northoverd8407452013-10-01 14:33:28 +0000253// The "interrupt" attribute is used to generate code that is acceptable in
254// exception-handlers of various kinds. It makes us use a different return
255// instruction (handled elsewhere) and affects which registers we must return to
256// our "caller" in the same state as we receive them.
257
258// For most interrupts, all registers except SP and LR are shared with
259// user-space. We mark LR to be saved anyway, since this is what the ARM backend
260// generally does rather than tracking its liveness as a normal register.
261def CSR_GenericInt : CalleeSavedRegs<(add LR, (sequence "R%u", 12, 0))>;
262
263// The fast interrupt handlers have more private state and get their own copies
264// of R8-R12, in addition to SP and LR. As before, mark LR for saving too.
265
266// FIXME: we mark R11 as callee-saved since it's often the frame-pointer, and
267// current frame lowering expects to encounter it while processing callee-saved
268// registers.
269def CSR_FIQ : CalleeSavedRegs<(add LR, R11, (sequence "R%u", 7, 0))>;
270
271