blob: bd23ce40ec75fe261514b41da618c13ca9fb7ab4 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
18#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000021#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000024#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000029
30#define GET_REGINFO_MC_DESC
31#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000032
33#define GET_INSTRINFO_MC_DESC
34#include "X86GenInstrInfo.inc"
35
Evan Cheng0711c4d2011-07-01 22:25:04 +000036#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000037#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000038
Michael J. Spencer35145f82012-03-01 22:42:52 +000039#if _MSC_VER
40#include <intrin.h>
41#endif
42
Evan Cheng24753312011-06-24 01:44:41 +000043using namespace llvm;
44
Evan Cheng13bcc6c2011-07-07 21:06:52 +000045
46std::string X86_MC::ParseX86Triple(StringRef TT) {
47 Triple TheTriple(TT);
Nick Lewycky73df7e32011-09-05 21:51:43 +000048 std::string FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000049 if (TheTriple.getArch() == Triple::x86_64)
Nick Lewycky73df7e32011-09-05 21:51:43 +000050 FS = "+64bit-mode";
51 else
52 FS = "-64bit-mode";
Nick Lewycky73df7e32011-09-05 21:51:43 +000053 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000054}
55
56/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
57/// specified arguments. If we can't run cpuid on the host, return true.
58bool X86_MC::GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
59 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
60#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
61 #if defined(__GNUC__)
62 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
63 asm ("movq\t%%rbx, %%rsi\n\t"
64 "cpuid\n\t"
65 "xchgq\t%%rbx, %%rsi\n\t"
66 : "=a" (*rEAX),
67 "=S" (*rEBX),
68 "=c" (*rECX),
69 "=d" (*rEDX)
70 : "a" (value));
71 return false;
72 #elif defined(_MSC_VER)
73 int registers[4];
74 __cpuid(registers, value);
75 *rEAX = registers[0];
76 *rEBX = registers[1];
77 *rECX = registers[2];
78 *rEDX = registers[3];
79 return false;
David Blaikie46a9f012012-01-20 21:51:11 +000080 #else
81 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000082 #endif
83#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
84 #if defined(__GNUC__)
85 asm ("movl\t%%ebx, %%esi\n\t"
86 "cpuid\n\t"
87 "xchgl\t%%ebx, %%esi\n\t"
88 : "=a" (*rEAX),
89 "=S" (*rEBX),
90 "=c" (*rECX),
91 "=d" (*rEDX)
92 : "a" (value));
93 return false;
94 #elif defined(_MSC_VER)
95 __asm {
96 mov eax,value
97 cpuid
98 mov esi,rEAX
99 mov dword ptr [esi],eax
100 mov esi,rEBX
101 mov dword ptr [esi],ebx
102 mov esi,rECX
103 mov dword ptr [esi],ecx
104 mov esi,rEDX
105 mov dword ptr [esi],edx
106 }
107 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000108 #else
109 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000110 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000111#else
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000112 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000113#endif
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000114}
115
Craig Topper6c8879e2011-10-16 00:21:51 +0000116/// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return the
117/// 4 values in the specified arguments. If we can't run cpuid on the host,
118/// return true.
119bool X86_MC::GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
120 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
121#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
122 #if defined(__GNUC__)
123 // gcc desn't know cpuid would clobber ebx/rbx. Preseve it manually.
124 asm ("movq\t%%rbx, %%rsi\n\t"
125 "cpuid\n\t"
126 "xchgq\t%%rbx, %%rsi\n\t"
127 : "=a" (*rEAX),
128 "=S" (*rEBX),
129 "=c" (*rECX),
130 "=d" (*rEDX)
131 : "a" (value),
132 "c" (subleaf));
133 return false;
134 #elif defined(_MSC_VER)
Craig Toppere20793a2011-10-17 05:33:10 +0000135 // __cpuidex was added in MSVC++ 9.0 SP1
136 #if (_MSC_VER > 1500) || (_MSC_VER == 1500 && _MSC_FULL_VER >= 150030729)
137 int registers[4];
138 __cpuidex(registers, value, subleaf);
139 *rEAX = registers[0];
140 *rEBX = registers[1];
141 *rECX = registers[2];
142 *rEDX = registers[3];
143 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000144 #else
145 return true;
Craig Toppere20793a2011-10-17 05:33:10 +0000146 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000147 #else
148 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000149 #endif
150#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
151 #if defined(__GNUC__)
152 asm ("movl\t%%ebx, %%esi\n\t"
153 "cpuid\n\t"
154 "xchgl\t%%ebx, %%esi\n\t"
155 : "=a" (*rEAX),
156 "=S" (*rEBX),
157 "=c" (*rECX),
158 "=d" (*rEDX)
159 : "a" (value),
160 "c" (subleaf));
161 return false;
162 #elif defined(_MSC_VER)
163 __asm {
164 mov eax,value
165 mov ecx,subleaf
166 cpuid
167 mov esi,rEAX
168 mov dword ptr [esi],eax
169 mov esi,rEBX
170 mov dword ptr [esi],ebx
171 mov esi,rECX
172 mov dword ptr [esi],ecx
173 mov esi,rEDX
174 mov dword ptr [esi],edx
175 }
176 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000177 #else
178 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000179 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000180#else
Craig Topper6c8879e2011-10-16 00:21:51 +0000181 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000182#endif
Craig Topper6c8879e2011-10-16 00:21:51 +0000183}
184
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000185void X86_MC::DetectFamilyModel(unsigned EAX, unsigned &Family,
186 unsigned &Model) {
187 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
188 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
189 if (Family == 6 || Family == 0xf) {
190 if (Family == 0xf)
191 // Examine extended family ID if family ID is F.
192 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
193 // Examine extended model ID if family ID is 6 or F.
194 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
195 }
196}
197
Evan Chengd60fa58b2011-07-18 20:57:22 +0000198unsigned X86_MC::getDwarfRegFlavour(StringRef TT, bool isEH) {
199 Triple TheTriple(TT);
200 if (TheTriple.getArch() == Triple::x86_64)
201 return DWARFFlavour::X86_64;
202
203 if (TheTriple.isOSDarwin())
204 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
205 if (TheTriple.getOS() == Triple::MinGW32 ||
206 TheTriple.getOS() == Triple::Cygwin)
207 // Unsupported by now, just quick fallback
208 return DWARFFlavour::X86_32_Generic;
209 return DWARFFlavour::X86_32_Generic;
210}
211
Evan Chengd60fa58b2011-07-18 20:57:22 +0000212void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
213 // FIXME: TableGen these.
214 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +0000215 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000216 MRI->mapLLVMRegToSEHReg(Reg, SEH);
217 }
218}
219
Evan Cheng4d1ca962011-07-08 01:53:10 +0000220MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
221 StringRef FS) {
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000222 std::string ArchFS = X86_MC::ParseX86Triple(TT);
223 if (!FS.empty()) {
224 if (!ArchFS.empty())
225 ArchFS = ArchFS + "," + FS.str();
226 else
227 ArchFS = FS;
228 }
229
230 std::string CPUName = CPU;
Evan Cheng964cb5f2011-07-08 21:14:14 +0000231 if (CPUName.empty()) {
Evan Cheng4e7992e2012-01-30 23:10:32 +0000232#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
233 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000234 CPUName = sys::getHostCPUName();
Evan Cheng964cb5f2011-07-08 21:14:14 +0000235#else
236 CPUName = "generic";
237#endif
238 }
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000239
Evan Cheng0711c4d2011-07-01 22:25:04 +0000240 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000241 InitX86MCSubtargetInfo(X, TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000242 return X;
243}
244
Evan Cheng1705ab02011-07-14 23:50:31 +0000245static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000246 MCInstrInfo *X = new MCInstrInfo();
247 InitX86MCInstrInfo(X);
248 return X;
249}
250
Evan Chengd60fa58b2011-07-18 20:57:22 +0000251static MCRegisterInfo *createX86MCRegisterInfo(StringRef TT) {
252 Triple TheTriple(TT);
253 unsigned RA = (TheTriple.getArch() == Triple::x86_64)
254 ? X86::RIP // Should have dwarf #16.
255 : X86::EIP; // Should have dwarf #8.
256
Evan Cheng1705ab02011-07-14 23:50:31 +0000257 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000258 InitX86MCRegisterInfo(X, RA,
259 X86_MC::getDwarfRegFlavour(TT, false),
Jim Grosbach6df94842012-12-19 23:38:53 +0000260 X86_MC::getDwarfRegFlavour(TT, true),
261 RA);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000262 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000263 return X;
264}
265
Rafael Espindola227144c2013-05-13 01:16:13 +0000266static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000267 Triple TheTriple(TT);
Evan Cheng67c033e2011-07-18 22:29:13 +0000268 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000269
Evan Cheng67c033e2011-07-18 22:29:13 +0000270 MCAsmInfo *MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000271 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000272 if (is64Bit)
273 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000274 else
Evan Cheng67c033e2011-07-18 22:29:13 +0000275 MAI = new X86MCAsmInfoDarwin(TheTriple);
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000276 } else if (TheTriple.getEnvironment() == Triple::ELF) {
277 // Force the use of an ELF container.
278 MAI = new X86ELFMCAsmInfo(TheTriple);
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000279 } else if (TheTriple.getOS() == Triple::Win32) {
280 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
281 } else if (TheTriple.getOS() == Triple::MinGW32 || TheTriple.getOS() == Triple::Cygwin) {
282 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000283 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000284 // The default is ELF.
Evan Cheng67c033e2011-07-18 22:29:13 +0000285 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000286 }
287
Evan Cheng67c033e2011-07-18 22:29:13 +0000288 // Initialize initial frame state.
289 // Calculate amount of bytes used for return address storing
290 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000291
Evan Cheng67c033e2011-07-18 22:29:13 +0000292 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000293 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
294 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
295 0, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
296 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000297
298 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000299 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
300 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
301 0, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
302 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000303
304 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000305}
306
Evan Cheng63765932011-07-23 00:01:04 +0000307static MCCodeGenInfo *createX86MCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000308 CodeModel::Model CM,
309 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000310 MCCodeGenInfo *X = new MCCodeGenInfo();
311
312 Triple T(TT);
313 bool is64Bit = T.getArch() == Triple::x86_64;
314
315 if (RM == Reloc::Default) {
316 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
317 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
318 // use static relocation model by default.
319 if (T.isOSDarwin()) {
320 if (is64Bit)
321 RM = Reloc::PIC_;
322 else
323 RM = Reloc::DynamicNoPIC;
324 } else if (T.isOSWindows() && is64Bit)
325 RM = Reloc::PIC_;
326 else
327 RM = Reloc::Static;
328 }
329
330 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
331 // is defined as a model for code which may be used in static or dynamic
332 // executables but not necessarily a shared library. On X86-32 we just
333 // compile in -static mode, in x86-64 we use PIC.
334 if (RM == Reloc::DynamicNoPIC) {
335 if (is64Bit)
336 RM = Reloc::PIC_;
337 else if (!T.isOSDarwin())
338 RM = Reloc::Static;
339 }
340
341 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
342 // the Mach-O file format doesn't support it.
343 if (RM == Reloc::Static && T.isOSDarwin() && is64Bit)
344 RM = Reloc::PIC_;
345
Evan Chengefd9b422011-07-20 07:51:56 +0000346 // For static codegen, if we're not already set, use Small codegen.
347 if (CM == CodeModel::Default)
348 CM = CodeModel::Small;
349 else if (CM == CodeModel::JITDefault)
350 // 64-bit JIT places everything in the same buffer except external funcs.
351 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
352
Evan Chengecb29082011-11-16 08:38:26 +0000353 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000354 return X;
355}
356
Evan Cheng3a792252011-07-26 00:42:34 +0000357static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000358 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengb2531002011-07-25 19:33:48 +0000359 raw_ostream &_OS,
360 MCCodeEmitter *_Emitter,
361 bool RelaxAll,
362 bool NoExecStack) {
363 Triple TheTriple(TT);
364
365 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Evan Cheng5928e692011-07-25 23:24:55 +0000366 return createMachOStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll);
Evan Chengb2531002011-07-25 19:33:48 +0000367
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000368 if (TheTriple.isOSWindows() && TheTriple.getEnvironment() != Triple::ELF)
Evan Cheng5928e692011-07-25 23:24:55 +0000369 return createWinCOFFStreamer(Ctx, MAB, *_Emitter, _OS, RelaxAll);
Evan Chengb2531002011-07-25 19:33:48 +0000370
Evan Cheng5928e692011-07-25 23:24:55 +0000371 return createELFStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll, NoExecStack);
Evan Chengb2531002011-07-25 19:33:48 +0000372}
373
Evan Cheng61faa552011-07-25 21:20:24 +0000374static MCInstPrinter *createX86MCInstPrinter(const Target &T,
375 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000376 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000377 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000378 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000379 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000380 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000381 return new X86ATTInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000382 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000383 return new X86IntelInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000384 return 0;
385}
386
Quentin Colombetf4828052013-05-24 22:51:52 +0000387static MCRelocationInfo *createX86MCRelocationInfo(StringRef TT,
388 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000389 Triple TheTriple(TT);
390 if (TheTriple.isEnvironmentMachO() && TheTriple.getArch() == Triple::x86_64)
391 return createX86_64MachORelocationInfo(Ctx);
392 else if (TheTriple.isOSBinFormatELF())
393 return createX86_64ELFRelocationInfo(Ctx);
394 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000395 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000396}
397
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000398static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
399 return new MCInstrAnalysis(Info);
400}
401
Evan Cheng8c886a42011-07-22 21:58:54 +0000402// Force static initialization.
403extern "C" void LLVMInitializeX86TargetMC() {
404 // Register the MC asm info.
405 RegisterMCAsmInfoFn A(TheX86_32Target, createX86MCAsmInfo);
406 RegisterMCAsmInfoFn B(TheX86_64Target, createX86MCAsmInfo);
407
408 // Register the MC codegen info.
409 RegisterMCCodeGenInfoFn C(TheX86_32Target, createX86MCCodeGenInfo);
410 RegisterMCCodeGenInfoFn D(TheX86_64Target, createX86MCCodeGenInfo);
411
412 // Register the MC instruction info.
413 TargetRegistry::RegisterMCInstrInfo(TheX86_32Target, createX86MCInstrInfo);
414 TargetRegistry::RegisterMCInstrInfo(TheX86_64Target, createX86MCInstrInfo);
415
416 // Register the MC register info.
417 TargetRegistry::RegisterMCRegInfo(TheX86_32Target, createX86MCRegisterInfo);
418 TargetRegistry::RegisterMCRegInfo(TheX86_64Target, createX86MCRegisterInfo);
419
420 // Register the MC subtarget info.
421 TargetRegistry::RegisterMCSubtargetInfo(TheX86_32Target,
422 X86_MC::createX86MCSubtargetInfo);
423 TargetRegistry::RegisterMCSubtargetInfo(TheX86_64Target,
424 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000425
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000426 // Register the MC instruction analyzer.
427 TargetRegistry::RegisterMCInstrAnalysis(TheX86_32Target,
428 createX86MCInstrAnalysis);
429 TargetRegistry::RegisterMCInstrAnalysis(TheX86_64Target,
430 createX86MCInstrAnalysis);
431
Evan Chengb2531002011-07-25 19:33:48 +0000432 // Register the code emitter.
Evan Cheng3a792252011-07-26 00:42:34 +0000433 TargetRegistry::RegisterMCCodeEmitter(TheX86_32Target,
434 createX86MCCodeEmitter);
435 TargetRegistry::RegisterMCCodeEmitter(TheX86_64Target,
436 createX86MCCodeEmitter);
Evan Chengb2531002011-07-25 19:33:48 +0000437
438 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000439 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
440 createX86_32AsmBackend);
441 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
442 createX86_64AsmBackend);
Evan Chengb2531002011-07-25 19:33:48 +0000443
444 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000445 TargetRegistry::RegisterMCObjectStreamer(TheX86_32Target,
446 createMCStreamer);
447 TargetRegistry::RegisterMCObjectStreamer(TheX86_64Target,
448 createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000449
450 // Register the MCInstPrinter.
451 TargetRegistry::RegisterMCInstPrinter(TheX86_32Target,
452 createX86MCInstPrinter);
453 TargetRegistry::RegisterMCInstPrinter(TheX86_64Target,
454 createX86MCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000455
456 // Register the MC relocation info.
457 TargetRegistry::RegisterMCRelocationInfo(TheX86_32Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000458 createX86MCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000459 TargetRegistry::RegisterMCRelocationInfo(TheX86_64Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000460 createX86MCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000461}