blob: 5df84c8b103a0f44d813764643373de1cbdb1bab [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000015#include "ARMMCAsmInfo.h"
Benjamin Kramerc22d50e2011-08-08 18:56:44 +000016#include "ARMBaseInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000018#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000020#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000022#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000026
27#define GET_REGINFO_MC_DESC
28#include "ARMGenRegisterInfo.inc"
29
30#define GET_INSTRINFO_MC_DESC
31#include "ARMGenInstrInfo.inc"
32
33#define GET_SUBTARGETINFO_MC_DESC
34#include "ARMGenSubtargetInfo.inc"
35
36using namespace llvm;
37
Evan Cheng9f7ad312012-04-26 01:13:36 +000038std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +000039 // Set the boolean corresponding to the current target triple, or the default
40 // if one cannot be determined, to true.
41 unsigned Len = TT.size();
42 unsigned Idx = 0;
43
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000044 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000045 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000046 if (Len >= 5 && TT.substr(0, 4) == "armv")
47 Idx = 4;
48 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000049 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000050 if (Len >= 7 && TT[5] == 'v')
51 Idx = 6;
52 }
53
Evan Chengf52003d2012-04-27 01:27:19 +000054 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000055 std::string ARMArchFeature;
56 if (Idx) {
57 unsigned SubVer = TT[Idx];
58 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000059 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000060 if (NoCPU)
61 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
62 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
63 else
64 // Use CPU to figure out the exact features.
65 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000066 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000067 if (NoCPU)
68 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
69 // FeatureT2XtPk, FeatureMClass
70 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
71 else
72 // Use CPU to figure out the exact features.
73 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000074 } else {
75 // v7 CPUs have lots of different feature sets. If no CPU is specified,
76 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
77 // the "minimum" feature set and use CPU string to figure out the exact
78 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000079 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000080 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
81 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
82 else
83 // Use CPU to figure out the exact features.
84 ARMArchFeature = "+v7";
85 }
Evan Cheng2bd65362011-07-07 00:08:19 +000086 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +000087 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +000088 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +000089 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
90 if (NoCPU)
91 // v6m: FeatureNoARM, FeatureMClass
92 ARMArchFeature = "+v6,+noarm,+mclass";
93 else
94 ARMArchFeature = "+v6";
95 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +000096 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +000097 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +000098 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +000099 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000100 else
101 ARMArchFeature = "+v5t";
102 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
103 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000104 }
105
Evan Chengf2c26162011-07-07 08:26:46 +0000106 if (isThumb) {
107 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000108 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000109 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000110 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000111 }
112
Evan Cheng2bd65362011-07-07 00:08:19 +0000113 return ARMArchFeature;
114}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000115
116MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
117 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000118 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000119 if (!FS.empty()) {
120 if (!ArchFS.empty())
121 ArchFS = ArchFS + "," + FS.str();
122 else
123 ArchFS = FS;
124 }
125
126 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000127 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000128 return X;
129}
130
Evan Cheng1705ab02011-07-14 23:50:31 +0000131static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000132 MCInstrInfo *X = new MCInstrInfo();
133 InitARMMCInstrInfo(X);
134 return X;
135}
136
Evan Chengd60fa58b2011-07-18 20:57:22 +0000137static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000138 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000139 InitARMMCRegisterInfo(X, ARM::LR);
Evan Cheng1705ab02011-07-14 23:50:31 +0000140 return X;
141}
142
Evan Chenga83b37a2011-07-15 02:09:41 +0000143static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000144 Triple TheTriple(TT);
145
146 if (TheTriple.isOSDarwin())
147 return new ARMMCAsmInfoDarwin();
148
149 return new ARMELFMCAsmInfo();
150}
151
Evan Chengad5f4852011-07-23 00:00:19 +0000152static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000153 CodeModel::Model CM,
154 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000155 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000156 if (RM == Reloc::Default) {
157 Triple TheTriple(TT);
158 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
159 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
160 }
Evan Chengecb29082011-11-16 08:38:26 +0000161 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000162 return X;
163}
164
Evan Chengad5f4852011-07-23 00:00:19 +0000165// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000166static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000167 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000168 raw_ostream &OS,
169 MCCodeEmitter *Emitter,
170 bool RelaxAll,
171 bool NoExecStack) {
172 Triple TheTriple(TT);
173
174 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000175 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000176
177 if (TheTriple.isOSWindows()) {
178 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000179 }
180
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000181 return createELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack);
Evan Chengad5f4852011-07-23 00:00:19 +0000182}
183
Evan Cheng61faa552011-07-25 21:20:24 +0000184static MCInstPrinter *createARMMCInstPrinter(const Target &T,
185 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000186 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000187 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000188 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000189 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000190 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000191 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000192 return 0;
193}
194
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000195namespace {
196
197class ARMMCInstrAnalysis : public MCInstrAnalysis {
198public:
199 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000200
201 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
202 // BCCs with the "always" predicate are unconditional branches.
203 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
204 return true;
205 return MCInstrAnalysis::isUnconditionalBranch(Inst);
206 }
207
208 virtual bool isConditionalBranch(const MCInst &Inst) const {
209 // BCCs with the "always" predicate are unconditional branches.
210 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
211 return false;
212 return MCInstrAnalysis::isConditionalBranch(Inst);
213 }
214
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000215 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
216 uint64_t Size) const {
217 // We only handle PCRel branches for now.
218 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
219 return -1ULL;
220
221 int64_t Imm = Inst.getOperand(0).getImm();
222 // FIXME: This is not right for thumb.
223 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
224 }
225};
226
227}
228
229static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
230 return new ARMMCInstrAnalysis(Info);
231}
Evan Chengad5f4852011-07-23 00:00:19 +0000232
Evan Cheng8c886a42011-07-22 21:58:54 +0000233// Force static initialization.
234extern "C" void LLVMInitializeARMTargetMC() {
235 // Register the MC asm info.
236 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
237 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
238
239 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000240 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
241 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000242
243 // Register the MC instruction info.
244 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
245 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
246
247 // Register the MC register info.
248 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
249 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
250
251 // Register the MC subtarget info.
252 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
253 ARM_MC::createARMMCSubtargetInfo);
254 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
255 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000256
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000257 // Register the MC instruction analyzer.
258 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
259 createARMMCInstrAnalysis);
260 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
261 createARMMCInstrAnalysis);
262
Evan Chengad5f4852011-07-23 00:00:19 +0000263 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000264 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
265 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000266
267 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000268 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
269 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000270
271 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000272 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
273 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000274
275 // Register the MCInstPrinter.
276 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
277 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng2129f592011-07-19 06:37:02 +0000278}