blob: e682b98bd86872f3fdb8072fd9a3704b096bb656 [file] [log] [blame]
Clement Courbet44b4c542018-06-19 11:28:59 +00001//===-- Target.cpp ----------------------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9#include "../Target.h"
10
Clement Courbet4860b982018-06-26 08:49:30 +000011#include "../Latency.h"
12#include "../Uops.h"
Clement Courbet717c9762018-06-28 07:41:16 +000013#include "MCTargetDesc/X86BaseInfo.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000014#include "MCTargetDesc/X86MCTargetDesc.h"
Clement Courbet6fd00e32018-06-20 11:54:35 +000015#include "X86.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000016#include "X86RegisterInfo.h"
Clement Courbete7851692018-07-03 06:17:05 +000017#include "X86Subtarget.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000018#include "llvm/MC/MCInstBuilder.h"
Clement Courbet6fd00e32018-06-20 11:54:35 +000019
Clement Courbet44b4c542018-06-19 11:28:59 +000020namespace exegesis {
21
22namespace {
23
Clement Courbet717c9762018-06-28 07:41:16 +000024// Common code for X86 Uops and Latency runners.
Clement Courbetd939f6d2018-09-13 07:40:53 +000025template <typename Impl> class X86SnippetGenerator : public Impl {
Clement Courbet717c9762018-06-28 07:41:16 +000026 using Impl::Impl;
Clement Courbet4860b982018-06-26 08:49:30 +000027
Guillaume Chatelete60866a2018-08-03 09:29:38 +000028 llvm::Expected<CodeTemplate>
29 generateCodeTemplate(unsigned Opcode) const override {
Clement Courbet717c9762018-06-28 07:41:16 +000030 // Test whether we can generate a snippet for this instruction.
31 const auto &InstrInfo = this->State.getInstrInfo();
32 const auto OpcodeName = InstrInfo.getName(Opcode);
33 if (OpcodeName.startswith("POPF") || OpcodeName.startswith("PUSHF") ||
34 OpcodeName.startswith("ADJCALLSTACK")) {
35 return llvm::make_error<BenchmarkFailure>(
36 "Unsupported opcode: Push/Pop/AdjCallStack");
Clement Courbet4860b982018-06-26 08:49:30 +000037 }
Clement Courbet717c9762018-06-28 07:41:16 +000038
39 // Handle X87.
40 const auto &InstrDesc = InstrInfo.get(Opcode);
41 const unsigned FPInstClass = InstrDesc.TSFlags & llvm::X86II::FPTypeMask;
42 const Instruction Instr(InstrDesc, this->RATC);
43 switch (FPInstClass) {
44 case llvm::X86II::NotFP:
45 break;
46 case llvm::X86II::ZeroArgFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000047 return llvm::make_error<BenchmarkFailure>("Unsupported x87 ZeroArgFP");
Clement Courbet717c9762018-06-28 07:41:16 +000048 case llvm::X86II::OneArgFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000049 return llvm::make_error<BenchmarkFailure>("Unsupported x87 OneArgFP");
Clement Courbet717c9762018-06-28 07:41:16 +000050 case llvm::X86II::OneArgFPRW:
51 case llvm::X86II::TwoArgFP: {
52 // These are instructions like
53 // - `ST(0) = fsqrt(ST(0))` (OneArgFPRW)
54 // - `ST(0) = ST(0) + ST(i)` (TwoArgFP)
55 // They are intrinsically serial and do not modify the state of the stack.
56 // We generate the same code for latency and uops.
Guillaume Chatelete60866a2018-08-03 09:29:38 +000057 return this->generateSelfAliasingCodeTemplate(Instr);
Clement Courbet717c9762018-06-28 07:41:16 +000058 }
59 case llvm::X86II::CompareFP:
60 return Impl::handleCompareFP(Instr);
61 case llvm::X86II::CondMovFP:
62 return Impl::handleCondMovFP(Instr);
63 case llvm::X86II::SpecialFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000064 return llvm::make_error<BenchmarkFailure>("Unsupported x87 SpecialFP");
Clement Courbet717c9762018-06-28 07:41:16 +000065 default:
66 llvm_unreachable("Unknown FP Type!");
67 }
68
69 // Fallback to generic implementation.
Guillaume Chatelete60866a2018-08-03 09:29:38 +000070 return Impl::Base::generateCodeTemplate(Opcode);
Clement Courbet4860b982018-06-26 08:49:30 +000071 }
72};
73
Clement Courbetd939f6d2018-09-13 07:40:53 +000074class X86LatencyImpl : public LatencySnippetGenerator {
Clement Courbet717c9762018-06-28 07:41:16 +000075protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000076 using Base = LatencySnippetGenerator;
Clement Courbet717c9762018-06-28 07:41:16 +000077 using Base::Base;
Guillaume Chatelete60866a2018-08-03 09:29:38 +000078 llvm::Expected<CodeTemplate> handleCompareFP(const Instruction &Instr) const {
Clement Courbetd939f6d2018-09-13 07:40:53 +000079 return llvm::make_error<SnippetGeneratorFailure>(
80 "Unsupported x87 CompareFP");
Clement Courbet717c9762018-06-28 07:41:16 +000081 }
Guillaume Chatelete60866a2018-08-03 09:29:38 +000082 llvm::Expected<CodeTemplate> handleCondMovFP(const Instruction &Instr) const {
Clement Courbetd939f6d2018-09-13 07:40:53 +000083 return llvm::make_error<SnippetGeneratorFailure>(
84 "Unsupported x87 CondMovFP");
Clement Courbet717c9762018-06-28 07:41:16 +000085 }
Clement Courbet717c9762018-06-28 07:41:16 +000086};
87
Clement Courbetd939f6d2018-09-13 07:40:53 +000088class X86UopsImpl : public UopsSnippetGenerator {
Clement Courbet717c9762018-06-28 07:41:16 +000089protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000090 using Base = UopsSnippetGenerator;
Clement Courbet717c9762018-06-28 07:41:16 +000091 using Base::Base;
Clement Courbetf9a0bb32018-07-05 13:54:51 +000092 // We can compute uops for any FP instruction that does not grow or shrink the
93 // stack (either do not touch the stack or push as much as they pop).
Guillaume Chatelete60866a2018-08-03 09:29:38 +000094 llvm::Expected<CodeTemplate> handleCompareFP(const Instruction &Instr) const {
95 return generateUnconstrainedCodeTemplate(
Clement Courbetf9a0bb32018-07-05 13:54:51 +000096 Instr, "instruction does not grow/shrink the FP stack");
Clement Courbet717c9762018-06-28 07:41:16 +000097 }
Guillaume Chatelete60866a2018-08-03 09:29:38 +000098 llvm::Expected<CodeTemplate> handleCondMovFP(const Instruction &Instr) const {
99 return generateUnconstrainedCodeTemplate(
Clement Courbetf9a0bb32018-07-05 13:54:51 +0000100 Instr, "instruction does not grow/shrink the FP stack");
Clement Courbet4860b982018-06-26 08:49:30 +0000101 }
102};
103
Simon Pilgrim02426892018-09-18 15:35:49 +0000104static unsigned GetLoadImmediateOpcode(const llvm::APInt &Value) {
105 switch (Value.getBitWidth()) {
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000106 case 8:
107 return llvm::X86::MOV8ri;
108 case 16:
109 return llvm::X86::MOV16ri;
110 case 32:
111 return llvm::X86::MOV32ri;
112 case 64:
113 return llvm::X86::MOV64ri;
114 }
115 llvm_unreachable("Invalid Value Width");
116}
117
Simon Pilgrim02426892018-09-18 15:35:49 +0000118static llvm::MCInst loadImmediate(unsigned Reg, const llvm::APInt &Value,
119 unsigned MaxBitWidth) {
120 assert(Value.getBitWidth() <= MaxBitWidth && "Value too big to fit register");
121 return llvm::MCInstBuilder(GetLoadImmediateOpcode(Value))
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000122 .addReg(Reg)
123 .addImm(Value.getZExtValue());
124}
125
126// Allocates scratch memory on the stack.
127static llvm::MCInst allocateStackSpace(unsigned Bytes) {
128 return llvm::MCInstBuilder(llvm::X86::SUB64ri8)
129 .addReg(llvm::X86::RSP)
130 .addReg(llvm::X86::RSP)
131 .addImm(Bytes);
132}
133
134// Fills scratch memory at offset `OffsetBytes` with value `Imm`.
135static llvm::MCInst fillStackSpace(unsigned MovOpcode, unsigned OffsetBytes,
136 uint64_t Imm) {
137 return llvm::MCInstBuilder(MovOpcode)
138 // Address = ESP
139 .addReg(llvm::X86::RSP) // BaseReg
140 .addImm(1) // ScaleAmt
141 .addReg(0) // IndexReg
142 .addImm(OffsetBytes) // Disp
143 .addReg(0) // Segment
144 // Immediate.
145 .addImm(Imm);
146}
147
148// Loads scratch memory into register `Reg` using opcode `RMOpcode`.
149static llvm::MCInst loadToReg(unsigned Reg, unsigned RMOpcode) {
150 return llvm::MCInstBuilder(RMOpcode)
151 .addReg(Reg)
152 // Address = ESP
153 .addReg(llvm::X86::RSP) // BaseReg
154 .addImm(1) // ScaleAmt
155 .addReg(0) // IndexReg
156 .addImm(0) // Disp
157 .addReg(0); // Segment
158}
159
160// Releases scratch memory.
161static llvm::MCInst releaseStackSpace(unsigned Bytes) {
162 return llvm::MCInstBuilder(llvm::X86::ADD64ri8)
163 .addReg(llvm::X86::RSP)
164 .addReg(llvm::X86::RSP)
165 .addImm(Bytes);
166}
167
168struct ConstantInliner {
169 explicit ConstantInliner(const llvm::APInt &Constant)
170 : StackSize(Constant.getBitWidth() / 8) {
171 assert(Constant.getBitWidth() % 8 == 0 && "Must be a multiple of 8");
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000172 add(allocateStackSpace(StackSize));
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000173 size_t ByteOffset = 0;
174 for (; StackSize - ByteOffset >= 4; ByteOffset += 4)
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000175 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000176 llvm::X86::MOV32mi, ByteOffset,
177 Constant.extractBits(32, ByteOffset * 8).getZExtValue()));
178 if (StackSize - ByteOffset >= 2) {
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000179 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000180 llvm::X86::MOV16mi, ByteOffset,
181 Constant.extractBits(16, ByteOffset * 8).getZExtValue()));
182 ByteOffset += 2;
183 }
184 if (StackSize - ByteOffset >= 1)
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000185 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000186 llvm::X86::MOV8mi, ByteOffset,
187 Constant.extractBits(8, ByteOffset * 8).getZExtValue()));
188 }
189
Simon Pilgrim02426892018-09-18 15:35:49 +0000190 std::vector<llvm::MCInst> loadAndFinalize(unsigned Reg, unsigned Opcode,
191 unsigned BitWidth) {
192 assert(StackSize * 8 == BitWidth && "Value does not have the correct size");
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000193 add(loadToReg(Reg, Opcode));
194 add(releaseStackSpace(StackSize));
195 return std::move(Instructions);
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000196 }
197
Simon Pilgrim02426892018-09-18 15:35:49 +0000198 std::vector<llvm::MCInst> loadX87AndFinalize(unsigned Reg, unsigned Opcode,
199 unsigned BitWidth) {
200 assert(StackSize * 8 == BitWidth && "Value does not have the correct size");
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000201 add(llvm::MCInstBuilder(Opcode)
202 .addReg(llvm::X86::RSP) // BaseReg
203 .addImm(1) // ScaleAmt
204 .addReg(0) // IndexReg
205 .addImm(0) // Disp
206 .addReg(0)); // Segment
207 if (Reg != llvm::X86::ST0)
208 add(llvm::MCInstBuilder(llvm::X86::ST_Frr).addReg(Reg));
209 add(releaseStackSpace(StackSize));
210 return std::move(Instructions);
211 }
212
213 std::vector<llvm::MCInst> popFlagAndFinalize() {
Simon Pilgrim02426892018-09-18 15:35:49 +0000214 assert(StackSize * 8 == 32 && "Value does not have the correct size");
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000215 add(llvm::MCInstBuilder(llvm::X86::POPF64));
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000216 return std::move(Instructions);
217 }
218
219private:
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000220 ConstantInliner &add(const llvm::MCInst &Inst) {
221 Instructions.push_back(Inst);
222 return *this;
223 }
224
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000225 const size_t StackSize;
226 std::vector<llvm::MCInst> Instructions;
227};
228
Clement Courbet44b4c542018-06-19 11:28:59 +0000229class ExegesisX86Target : public ExegesisTarget {
Clement Courbet6fd00e32018-06-20 11:54:35 +0000230 void addTargetSpecificPasses(llvm::PassManagerBase &PM) const override {
231 // Lowers FP pseudo-instructions, e.g. ABS_Fp32 -> ABS_F.
Clement Courbet717c9762018-06-28 07:41:16 +0000232 PM.add(llvm::createX86FloatingPointStackifierPass());
Clement Courbet6fd00e32018-06-20 11:54:35 +0000233 }
234
Guillaume Chateletfb943542018-08-01 14:41:45 +0000235 unsigned getScratchMemoryRegister(const llvm::Triple &TT) const override {
236 if (!TT.isArch64Bit()) {
237 // FIXME: This would require popping from the stack, so we would have to
238 // add some additional setup code.
239 return 0;
240 }
241 return TT.isOSWindows() ? llvm::X86::RCX : llvm::X86::RDI;
242 }
243
244 unsigned getMaxMemoryAccessSize() const override { return 64; }
245
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000246 void fillMemoryOperands(InstructionBuilder &IB, unsigned Reg,
Guillaume Chateletfb943542018-08-01 14:41:45 +0000247 unsigned Offset) const override {
248 // FIXME: For instructions that read AND write to memory, we use the same
249 // value for input and output.
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000250 for (size_t I = 0, E = IB.Instr.Operands.size(); I < E; ++I) {
251 const Operand *Op = &IB.Instr.Operands[I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000252 if (Op->IsExplicit && Op->IsMem) {
253 // Case 1: 5-op memory.
254 assert((I + 5 <= E) && "x86 memory references are always 5 ops");
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000255 IB.getValueFor(*Op) = llvm::MCOperand::createReg(Reg); // BaseReg
256 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000257 assert(Op->IsMem);
258 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000259 IB.getValueFor(*Op) = llvm::MCOperand::createImm(1); // ScaleAmt
260 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000261 assert(Op->IsMem);
262 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000263 IB.getValueFor(*Op) = llvm::MCOperand::createReg(0); // IndexReg
264 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000265 assert(Op->IsMem);
266 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000267 IB.getValueFor(*Op) = llvm::MCOperand::createImm(Offset); // Disp
268 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000269 assert(Op->IsMem);
270 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000271 IB.getValueFor(*Op) = llvm::MCOperand::createReg(0); // Segment
Guillaume Chateletfb943542018-08-01 14:41:45 +0000272 // Case2: segment:index addressing. We assume that ES is 0.
273 }
274 }
275 }
276
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000277 std::vector<llvm::MCInst> setRegTo(const llvm::MCSubtargetInfo &STI,
Simon Pilgrim02426892018-09-18 15:35:49 +0000278 const llvm::APInt &Value,
279 unsigned Reg) const override {
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000280 if (llvm::X86::GR8RegClass.contains(Reg))
Simon Pilgrim02426892018-09-18 15:35:49 +0000281 return {loadImmediate(Reg, Value, 8)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000282 if (llvm::X86::GR16RegClass.contains(Reg))
Simon Pilgrim02426892018-09-18 15:35:49 +0000283 return {loadImmediate(Reg, Value, 16)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000284 if (llvm::X86::GR32RegClass.contains(Reg))
Simon Pilgrim02426892018-09-18 15:35:49 +0000285 return {loadImmediate(Reg, Value, 32)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000286 if (llvm::X86::GR64RegClass.contains(Reg))
Simon Pilgrim02426892018-09-18 15:35:49 +0000287 return {loadImmediate(Reg, Value, 64)};
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000288 ConstantInliner CI(Value);
289 if (llvm::X86::VR64RegClass.contains(Reg))
Simon Pilgrim02426892018-09-18 15:35:49 +0000290 return CI.loadAndFinalize(Reg, llvm::X86::MMX_MOVQ64rm, 64);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000291 if (llvm::X86::VR128XRegClass.contains(Reg)) {
292 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
Simon Pilgrim02426892018-09-18 15:35:49 +0000293 return CI.loadAndFinalize(Reg, llvm::X86::VMOVDQU32Z128rm, 128);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000294 if (STI.getFeatureBits()[llvm::X86::FeatureAVX])
Simon Pilgrim02426892018-09-18 15:35:49 +0000295 return CI.loadAndFinalize(Reg, llvm::X86::VMOVDQUrm, 128);
296 return CI.loadAndFinalize(Reg, llvm::X86::MOVDQUrm, 128);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000297 }
298 if (llvm::X86::VR256XRegClass.contains(Reg)) {
299 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
Simon Pilgrim02426892018-09-18 15:35:49 +0000300 return CI.loadAndFinalize(Reg, llvm::X86::VMOVDQU32Z256rm, 256);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000301 if (STI.getFeatureBits()[llvm::X86::FeatureAVX])
Simon Pilgrim02426892018-09-18 15:35:49 +0000302 return CI.loadAndFinalize(Reg, llvm::X86::VMOVDQUYrm, 256);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000303 }
304 if (llvm::X86::VR512RegClass.contains(Reg))
305 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
Simon Pilgrim02426892018-09-18 15:35:49 +0000306 return CI.loadAndFinalize(Reg, llvm::X86::VMOVDQU32Zrm, 512);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000307 if (llvm::X86::RSTRegClass.contains(Reg)) {
308 if (Value.getBitWidth() == 32)
Simon Pilgrim02426892018-09-18 15:35:49 +0000309 return CI.loadX87AndFinalize(Reg, llvm::X86::LD_F32m, 32);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000310 if (Value.getBitWidth() == 64)
Simon Pilgrim02426892018-09-18 15:35:49 +0000311 return CI.loadX87AndFinalize(Reg, llvm::X86::LD_F64m, 64);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000312 if (Value.getBitWidth() == 80)
Simon Pilgrim02426892018-09-18 15:35:49 +0000313 return CI.loadX87AndFinalize(Reg, llvm::X86::LD_F80m, 80);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000314 }
315 if (Reg == llvm::X86::EFLAGS)
316 return CI.popFlagAndFinalize();
Simon Pilgrim02426892018-09-18 15:35:49 +0000317 llvm_unreachable("Not yet implemented");
Clement Courbeta51efc22018-06-25 13:12:02 +0000318 }
319
Clement Courbetd939f6d2018-09-13 07:40:53 +0000320 std::unique_ptr<SnippetGenerator>
321 createLatencySnippetGenerator(const LLVMState &State) const override {
322 return llvm::make_unique<X86SnippetGenerator<X86LatencyImpl>>(State);
Clement Courbet4860b982018-06-26 08:49:30 +0000323 }
324
Clement Courbetd939f6d2018-09-13 07:40:53 +0000325 std::unique_ptr<SnippetGenerator>
326 createUopsSnippetGenerator(const LLVMState &State) const override {
327 return llvm::make_unique<X86SnippetGenerator<X86UopsImpl>>(State);
Clement Courbet4860b982018-06-26 08:49:30 +0000328 }
329
Clement Courbet44b4c542018-06-19 11:28:59 +0000330 bool matchesArch(llvm::Triple::ArchType Arch) const override {
331 return Arch == llvm::Triple::x86_64 || Arch == llvm::Triple::x86;
332 }
333};
334
335} // namespace
336
Clement Courbetcff2caa2018-06-25 11:22:23 +0000337static ExegesisTarget *getTheExegesisX86Target() {
Clement Courbet44b4c542018-06-19 11:28:59 +0000338 static ExegesisX86Target Target;
339 return &Target;
340}
341
342void InitializeX86ExegesisTarget() {
343 ExegesisTarget::registerTarget(getTheExegesisX86Target());
344}
345
Clement Courbetcff2caa2018-06-25 11:22:23 +0000346} // namespace exegesis