blob: d06c894c7e056241c05502be59c11306f894f307 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format SPARC assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Chris Lattner158e1f52006-02-05 05:50:24 +000016#include "Sparc.h"
17#include "SparcInstrInfo.h"
Chris Lattner3773afe2009-06-19 15:48:10 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/SmallString.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000022#include "llvm/CodeGen/MachineInstr.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000024#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000025#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000026#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000028#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/Target/Mangler.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000030using namespace llvm;
31
Chris Lattner1ef9cd42006-12-19 22:59:26 +000032namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000033 class SparcAsmPrinter : public AsmPrinter {
Bill Wendlingc5437ea2009-02-24 08:30:20 +000034 public:
Chris Lattnerd20699b2010-04-04 08:18:47 +000035 explicit SparcAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
36 : AsmPrinter(TM, Streamer) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000037
38 virtual const char *getPassName() const {
39 return "Sparc Assembly Printer";
40 }
41
Chris Lattner76c564b2010-04-04 04:47:45 +000042 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
43 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +000044 const char *Modifier = 0);
Chris Lattner76c564b2010-04-04 04:47:45 +000045 void printCCOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
Chris Lattner158e1f52006-02-05 05:50:24 +000046
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000047 virtual void EmitFunctionBodyStart();
Chris Lattnerfd97a332010-01-28 01:48:52 +000048 virtual void EmitInstruction(const MachineInstr *MI) {
Chris Lattner3d86cd62010-04-04 06:12:20 +000049 SmallString<128> Str;
50 raw_svector_ostream OS(Str);
51 printInstruction(MI, OS);
52 OutStreamer.EmitRawText(OS.str());
Chris Lattnerfd97a332010-01-28 01:48:52 +000053 }
Chris Lattner76c564b2010-04-04 04:47:45 +000054 void printInstruction(const MachineInstr *MI, raw_ostream &OS);// autogen'd.
Chris Lattnerad10b3b2009-09-13 20:19:22 +000055 static const char *getRegisterName(unsigned RegNo);
Chris Lattner06c5eed2009-09-13 20:08:00 +000056
Anton Korobeynikov3db21732008-10-10 10:15:03 +000057 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000058 unsigned AsmVariant, const char *ExtraCode,
59 raw_ostream &O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +000060 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000061 unsigned AsmVariant, const char *ExtraCode,
62 raw_ostream &O);
Chris Lattner840c7002009-09-15 17:46:24 +000063
Chris Lattner76c564b2010-04-04 04:47:45 +000064 bool printGetPCX(const MachineInstr *MI, unsigned OpNo, raw_ostream &OS);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000065
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +000066 virtual bool isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB)
67 const;
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000068 void EmitGlobalRegisterDecl(unsigned reg) {
69 SmallString<128> Str;
70 raw_svector_ostream OS(Str);
71 OS << "\t.register "
72 << "%" << StringRef(getRegisterName(reg)).lower()
73 << ", "
74 << ((reg == SP::G6 || reg == SP::G7)? "#ignore" : "#scratch");
75 OutStreamer.EmitRawText(OS.str());
76 }
77
Chris Lattner158e1f52006-02-05 05:50:24 +000078 };
79} // end of anonymous namespace
80
81#include "SparcGenAsmWriter.inc"
82
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000083void SparcAsmPrinter::EmitFunctionBodyStart() {
84 if (!TM.getSubtarget<SparcSubtarget>().is64Bit())
85 return;
86
87 const MachineRegisterInfo &MRI = MF->getRegInfo();
88 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
89 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
90 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +000091 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000092 continue;
93 EmitGlobalRegisterDecl(reg);
94 }
95}
96
Chris Lattner76c564b2010-04-04 04:47:45 +000097void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
98 raw_ostream &O) {
Chris Lattner158e1f52006-02-05 05:50:24 +000099 const MachineOperand &MO = MI->getOperand (opNum);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000100 unsigned TF = MO.getTargetFlags();
101#ifndef NDEBUG
102 // Verify the target flags.
103 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
104 if (MI->getOpcode() == SP::CALL)
105 assert(TF == SPII::MO_NO_FLAG &&
106 "Cannot handle target flags on call address");
107 else if (MI->getOpcode() == SP::SETHIi)
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000108 assert((TF == SPII::MO_HI || TF == SPII::MO_H44 || TF == SPII::MO_HH
109 || TF == SPII::MO_TLS_GD_HI22
110 || TF == SPII::MO_TLS_LDM_HI22
111 || TF == SPII::MO_TLS_LDO_HIX22
112 || TF == SPII::MO_TLS_IE_HI22
113 || TF == SPII::MO_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000114 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000115 else if (MI->getOpcode() == SP::TLS_CALL)
116 assert((TF == SPII::MO_NO_FLAG
117 || TF == SPII::MO_TLS_GD_CALL
118 || TF == SPII::MO_TLS_LDM_CALL) &&
119 "Cannot handle target flags on tls call address");
120 else if (MI->getOpcode() == SP::TLS_ADDrr)
121 assert((TF == SPII::MO_TLS_GD_ADD || TF == SPII::MO_TLS_LDM_ADD
122 || TF == SPII::MO_TLS_LDO_ADD || TF == SPII::MO_TLS_IE_ADD) &&
123 "Cannot handle target flags on add for TLS");
124 else if (MI->getOpcode() == SP::TLS_LDrr)
125 assert(TF == SPII::MO_TLS_IE_LD &&
126 "Cannot handle target flags on ld for TLS");
127 else if (MI->getOpcode() == SP::TLS_LDXrr)
128 assert(TF == SPII::MO_TLS_IE_LDX &&
129 "Cannot handle target flags on ldx for TLS");
130 else if (MI->getOpcode() == SP::XORri)
131 assert((TF == SPII::MO_TLS_LDO_LOX10 || TF == SPII::MO_TLS_LE_LOX10) &&
132 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000133 else
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000134 assert((TF == SPII::MO_LO || TF == SPII::MO_M44 || TF == SPII::MO_L44
135 || TF == SPII::MO_HM
136 || TF == SPII::MO_TLS_GD_LO10
137 || TF == SPII::MO_TLS_LDM_LO10
138 || TF == SPII::MO_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000139 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000140 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000141#endif
142
143 bool CloseParen = true;
144 switch (TF) {
145 default:
146 llvm_unreachable("Unknown target flags on operand");
147 case SPII::MO_NO_FLAG:
148 CloseParen = false;
149 break;
150 case SPII::MO_LO: O << "%lo("; break;
151 case SPII::MO_HI: O << "%hi("; break;
152 case SPII::MO_H44: O << "%h44("; break;
153 case SPII::MO_M44: O << "%m44("; break;
154 case SPII::MO_L44: O << "%l44("; break;
155 case SPII::MO_HH: O << "%hh("; break;
156 case SPII::MO_HM: O << "%hm("; break;
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000157 case SPII::MO_TLS_GD_HI22: O << "%tgd_hi22("; break;
158 case SPII::MO_TLS_GD_LO10: O << "%tgd_lo10("; break;
159 case SPII::MO_TLS_GD_ADD: O << "%tgd_add("; break;
160 case SPII::MO_TLS_GD_CALL: O << "%tgd_call("; break;
161 case SPII::MO_TLS_LDM_HI22: O << "%tldm_hi22("; break;
162 case SPII::MO_TLS_LDM_LO10: O << "%tldm_lo10("; break;
163 case SPII::MO_TLS_LDM_ADD: O << "%tldm_add("; break;
164 case SPII::MO_TLS_LDM_CALL: O << "%tldm_call("; break;
165 case SPII::MO_TLS_LDO_HIX22: O << "%tldo_hix22("; break;
166 case SPII::MO_TLS_LDO_LOX10: O << "%tldo_lox10("; break;
167 case SPII::MO_TLS_LDO_ADD: O << "%tldo_add("; break;
168 case SPII::MO_TLS_IE_HI22: O << "%tie_hi22("; break;
169 case SPII::MO_TLS_IE_LO10: O << "%tie_lo10("; break;
170 case SPII::MO_TLS_IE_LD: O << "%tie_ld("; break;
171 case SPII::MO_TLS_IE_LDX: O << "%tie_ldx("; break;
172 case SPII::MO_TLS_IE_ADD: O << "%tie_add("; break;
173 case SPII::MO_TLS_LE_HIX22: O << "%tle_hix22("; break;
174 case SPII::MO_TLS_LE_LOX10: O << "%tle_lox10("; break;
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000175 }
176
Chris Lattner158e1f52006-02-05 05:50:24 +0000177 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000178 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000179 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000180 break;
181
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000182 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000183 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000184 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000185 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000186 O << *MO.getMBB()->getSymbol();
Chris Lattner158e1f52006-02-05 05:50:24 +0000187 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000188 case MachineOperand::MO_GlobalAddress:
Rafael Espindola79858aa2013-10-29 17:07:16 +0000189 O << *getSymbol(MO.getGlobal());
Chris Lattner158e1f52006-02-05 05:50:24 +0000190 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000191 case MachineOperand::MO_BlockAddress:
192 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
193 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000194 case MachineOperand::MO_ExternalSymbol:
195 O << MO.getSymbolName();
196 break;
197 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnere9a75a62009-08-22 21:43:10 +0000198 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000199 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000200 break;
201 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000202 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000203 }
204 if (CloseParen) O << ")";
205}
206
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000207void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000208 raw_ostream &O, const char *Modifier) {
209 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000210
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000211 // If this is an ADD operand, emit it like normal operands.
212 if (Modifier && !strcmp(Modifier, "arith")) {
213 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000214 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000215 return;
216 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000217
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000218 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000219 MI->getOperand(opNum+1).getReg() == SP::G0)
220 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000221 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000222 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000223 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000224
Chris Lattner158e1f52006-02-05 05:50:24 +0000225 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000226 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000227}
228
Chris Lattner76c564b2010-04-04 04:47:45 +0000229bool SparcAsmPrinter::printGetPCX(const MachineInstr *MI, unsigned opNum,
230 raw_ostream &O) {
Chris Lattner840c7002009-09-15 17:46:24 +0000231 std::string operand = "";
232 const MachineOperand &MO = MI->getOperand(opNum);
233 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000234 default: llvm_unreachable("Operand is not a register");
Chris Lattner840c7002009-09-15 17:46:24 +0000235 case MachineOperand::MO_Register:
236 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
237 "Operand is not a physical register ");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000238 assert(MO.getReg() != SP::O7 &&
Venkatraman Govindarajuee347f82011-01-12 03:52:59 +0000239 "%o7 is assigned as destination for getpcx!");
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000240 operand = "%" + StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner840c7002009-09-15 17:46:24 +0000241 break;
242 }
243
Chris Lattnerbdceca62010-02-17 18:57:19 +0000244 unsigned mfNum = MI->getParent()->getParent()->getFunctionNumber();
Chris Lattner2ab11002010-01-27 00:20:02 +0000245 unsigned bbNum = MI->getParent()->getNumber();
Chris Lattner840c7002009-09-15 17:46:24 +0000246
Chris Lattnerbdceca62010-02-17 18:57:19 +0000247 O << '\n' << ".LLGETPCH" << mfNum << '_' << bbNum << ":\n";
248 O << "\tcall\t.LLGETPC" << mfNum << '_' << bbNum << '\n' ;
Chris Lattner840c7002009-09-15 17:46:24 +0000249
250 O << "\t sethi\t"
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000251 << "%hi(_GLOBAL_OFFSET_TABLE_+(.-.LLGETPCH" << mfNum << '_' << bbNum
Venkatraman Govindarajuee347f82011-01-12 03:52:59 +0000252 << ")), " << operand << '\n' ;
Chris Lattner840c7002009-09-15 17:46:24 +0000253
Chris Lattnerbdceca62010-02-17 18:57:19 +0000254 O << ".LLGETPC" << mfNum << '_' << bbNum << ":\n" ;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000255 O << "\tor\t" << operand
Chris Lattner76c564b2010-04-04 04:47:45 +0000256 << ", %lo(_GLOBAL_OFFSET_TABLE_+(.-.LLGETPCH" << mfNum << '_' << bbNum
257 << ")), " << operand << '\n';
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000258 O << "\tadd\t" << operand << ", %o7, " << operand << '\n';
259
Chris Lattner840c7002009-09-15 17:46:24 +0000260 return true;
261}
262
Chris Lattner76c564b2010-04-04 04:47:45 +0000263void SparcAsmPrinter::printCCOperand(const MachineInstr *MI, int opNum,
264 raw_ostream &O) {
Chris Lattner5c463782007-12-30 20:49:49 +0000265 int CC = (int)MI->getOperand(opNum).getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000266 O << SPARCCondCodeToString((SPCC::CondCodes)CC);
267}
268
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000269/// PrintAsmOperand - Print out an operand for an inline asm expression.
270///
271bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
272 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000273 const char *ExtraCode,
274 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000275 if (ExtraCode && ExtraCode[0]) {
276 if (ExtraCode[1] != 0) return true; // Unknown modifier.
277
278 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000279 default:
280 // See if this is a generic print operand
281 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000282 case 'r':
283 break;
284 }
285 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000286
Chris Lattner76c564b2010-04-04 04:47:45 +0000287 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000288
289 return false;
290}
291
292bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000293 unsigned OpNo, unsigned AsmVariant,
294 const char *ExtraCode,
295 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000296 if (ExtraCode && ExtraCode[0])
297 return true; // Unknown modifier
298
299 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000300 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000301 O << ']';
302
303 return false;
304}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000305
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000306/// isBlockOnlyReachableByFallthough - Return true if the basic block has
307/// exactly one predecessor and the control transfer mechanism between
308/// the predecessor and this block is a fall-through.
Chris Lattner29146d42010-03-06 07:02:28 +0000309///
310/// This overrides AsmPrinter's implementation to handle delay slots.
311bool SparcAsmPrinter::
312isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) const {
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000313 // If this is a landing pad, it isn't a fall through. If it has no preds,
314 // then nothing falls through to it.
315 if (MBB->isLandingPad() || MBB->pred_empty())
316 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000317
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000318 // If there isn't exactly one predecessor, it can't be a fall through.
319 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
320 ++PI2;
321 if (PI2 != MBB->pred_end())
322 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000323
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000324 // The predecessor has to be immediately before this block.
325 const MachineBasicBlock *Pred = *PI;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000326
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000327 if (!Pred->isLayoutSuccessor(MBB))
328 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000329
Chris Lattner29146d42010-03-06 07:02:28 +0000330 // Check if the last terminator is an unconditional branch.
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000331 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000332 while (I != Pred->begin() && !(--I)->isTerminator())
Chris Lattner29146d42010-03-06 07:02:28 +0000333 ; // Noop
Evan Cheng7f8e5632011-12-07 07:15:52 +0000334 return I == Pred->end() || !I->isBarrier();
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000335}
336
Bob Wilson5a495fe2009-06-23 23:59:40 +0000337// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000338extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000339 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner8228b112010-02-04 06:34:01 +0000340 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Daniel Dunbare8338102009-07-15 20:24:03 +0000341}