blob: bb94b7b930a60ccaaab6dc50cd8d8f35a4bad674 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19
20#include "AMDGPUAsmPrinter.h"
21#include "AMDGPU.h"
Tom Stellard043de4c2013-05-06 17:50:51 +000022#include "R600Defines.h"
Vincent Lejeune117f0752013-04-23 17:34:12 +000023#include "R600MachineFunctionInfo.h"
Vincent Lejeune98a73802013-04-17 15:17:25 +000024#include "R600RegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "SIDefines.h"
26#include "SIMachineFunctionInfo.h"
27#include "SIRegisterInfo.h"
Tom Stellard3a7beafb32013-04-15 17:51:30 +000028#include "llvm/MC/MCContext.h"
29#include "llvm/MC/MCSectionELF.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCStreamer.h"
Tom Stellard3a7beafb32013-04-15 17:51:30 +000031#include "llvm/Support/ELF.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000032#include "llvm/Support/MathExtras.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000033#include "llvm/Support/TargetRegistry.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035
36using namespace llvm;
37
38
39static AsmPrinter *createAMDGPUAsmPrinterPass(TargetMachine &tm,
40 MCStreamer &Streamer) {
41 return new AMDGPUAsmPrinter(tm, Streamer);
42}
43
44extern "C" void LLVMInitializeR600AsmPrinter() {
45 TargetRegistry::RegisterAsmPrinter(TheAMDGPUTarget, createAMDGPUAsmPrinterPass);
46}
47
Tom Stellarded699252013-10-12 05:02:51 +000048AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
Matt Arsenault89cc49f2013-12-05 05:15:35 +000049 : AsmPrinter(TM, Streamer) {
Tom Stellarded699252013-10-12 05:02:51 +000050 DisasmEnabled = TM.getSubtarget<AMDGPUSubtarget>().dumpCode() &&
51 ! Streamer.hasRawTextSupport();
52}
53
Tom Stellard75aadc22012-12-11 21:25:42 +000054/// We need to override this function so we can avoid
55/// the call to EmitFunctionHeader(), which the MCPureStreamer can't handle.
56bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard75aadc22012-12-11 21:25:42 +000057 SetupMachineFunction(MF);
Matt Arsenault89cc49f2013-12-05 05:15:35 +000058
Tom Stellard2e5e7a52013-02-05 17:09:11 +000059 if (OutStreamer.hasRawTextSupport()) {
60 OutStreamer.EmitRawText("@" + MF.getName() + ":");
61 }
Vincent Lejeune98a73802013-04-17 15:17:25 +000062
Tom Stellarded699252013-10-12 05:02:51 +000063 MCContext &Context = getObjFileLowering().getContext();
64 const MCSectionELF *ConfigSection = Context.getELFSection(".AMDGPU.config",
Tom Stellard34e40682013-04-24 23:56:14 +000065 ELF::SHT_PROGBITS, 0,
Vincent Lejeune98a73802013-04-17 15:17:25 +000066 SectionKind::getReadOnly());
67 OutStreamer.SwitchSection(ConfigSection);
Matt Arsenault89cc49f2013-12-05 05:15:35 +000068
Tom Stellarded699252013-10-12 05:02:51 +000069 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault89cc49f2013-12-05 05:15:35 +000070 SIProgramInfo KernelInfo;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000071 if (STM.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Matt Arsenault89cc49f2013-12-05 05:15:35 +000072 findNumUsedRegistersSI(MF, KernelInfo.NumSGPR, KernelInfo.NumVGPR);
73 EmitProgramInfoSI(MF, KernelInfo);
Vincent Lejeune98a73802013-04-17 15:17:25 +000074 } else {
75 EmitProgramInfoR600(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +000076 }
Tom Stellarded699252013-10-12 05:02:51 +000077
78 DisasmLines.clear();
79 HexLines.clear();
80 DisasmLineMaxLen = 0;
81
Tom Stellard3a7beafb32013-04-15 17:51:30 +000082 OutStreamer.SwitchSection(getObjFileLowering().getTextSection());
Tom Stellard75aadc22012-12-11 21:25:42 +000083 EmitFunctionBody();
Tom Stellarded699252013-10-12 05:02:51 +000084
Matt Arsenault89cc49f2013-12-05 05:15:35 +000085 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
86 const MCSectionELF *CommentSection
87 = Context.getELFSection(".AMDGPU.csdata",
88 ELF::SHT_PROGBITS, 0,
89 SectionKind::getReadOnly());
90 OutStreamer.SwitchSection(CommentSection);
91
Tom Stellard08b6af92014-01-22 21:55:35 +000092 if (STM.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Rafael Espindola98f5b542014-01-27 00:19:41 +000093 OutStreamer.emitRawComment(" Kernel info:", false);
94 OutStreamer.emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
Rafael Espindolabcf890b2014-01-27 00:16:00 +000095 false);
Rafael Espindola98f5b542014-01-27 00:19:41 +000096 OutStreamer.emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
Rafael Espindolabcf890b2014-01-27 00:16:00 +000097 false);
Tom Stellard08b6af92014-01-22 21:55:35 +000098 } else {
99 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
100 OutStreamer.EmitRawText(
101 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->StackSize)));
102 }
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000103 }
104
Tom Stellarded699252013-10-12 05:02:51 +0000105 if (STM.dumpCode()) {
106#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
107 MF.dump();
108#endif
109
110 if (DisasmEnabled) {
111 OutStreamer.SwitchSection(Context.getELFSection(".AMDGPU.disasm",
112 ELF::SHT_NOTE, 0,
113 SectionKind::getReadOnly()));
114
115 for (size_t i = 0; i < DisasmLines.size(); ++i) {
116 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
117 Comment += " ; " + HexLines[i] + "\n";
118
119 OutStreamer.EmitBytes(StringRef(DisasmLines[i]));
120 OutStreamer.EmitBytes(StringRef(Comment));
121 }
122 }
123 }
124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125 return false;
126}
127
Vincent Lejeune98a73802013-04-17 15:17:25 +0000128void AMDGPUAsmPrinter::EmitProgramInfoR600(MachineFunction &MF) {
129 unsigned MaxGPR = 0;
Vincent Lejeune4a0beb52013-04-30 00:13:13 +0000130 bool killPixel = false;
Vincent Lejeune98a73802013-04-17 15:17:25 +0000131 const R600RegisterInfo * RI =
132 static_cast<const R600RegisterInfo*>(TM.getRegisterInfo());
Vincent Lejeune117f0752013-04-23 17:34:12 +0000133 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Tom Stellard043de4c2013-05-06 17:50:51 +0000134 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
Vincent Lejeune98a73802013-04-17 15:17:25 +0000135
136 for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
137 BB != BB_E; ++BB) {
138 MachineBasicBlock &MBB = *BB;
139 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
140 I != E; ++I) {
141 MachineInstr &MI = *I;
Vincent Lejeune4a0beb52013-04-30 00:13:13 +0000142 if (MI.getOpcode() == AMDGPU::KILLGT)
143 killPixel = true;
Vincent Lejeune98a73802013-04-17 15:17:25 +0000144 unsigned numOperands = MI.getNumOperands();
145 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
146 MachineOperand & MO = MI.getOperand(op_idx);
147 if (!MO.isReg())
148 continue;
149 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
150
151 // Register with value > 127 aren't GPR
152 if (HWReg > 127)
153 continue;
154 MaxGPR = std::max(MaxGPR, HWReg);
155 }
156 }
157 }
Tom Stellard043de4c2013-05-06 17:50:51 +0000158
159 unsigned RsrcReg;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000160 if (STM.getGeneration() >= AMDGPUSubtarget::EVERGREEN) {
Tom Stellard043de4c2013-05-06 17:50:51 +0000161 // Evergreen / Northern Islands
162 switch (MFI->ShaderType) {
163 default: // Fall through
164 case ShaderType::COMPUTE: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
165 case ShaderType::GEOMETRY: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
166 case ShaderType::PIXEL: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
167 case ShaderType::VERTEX: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
168 }
169 } else {
170 // R600 / R700
171 switch (MFI->ShaderType) {
172 default: // Fall through
173 case ShaderType::GEOMETRY: // Fall through
174 case ShaderType::COMPUTE: // Fall through
175 case ShaderType::VERTEX: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
176 case ShaderType::PIXEL: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
177 }
178 }
179
180 OutStreamer.EmitIntValue(RsrcReg, 4);
181 OutStreamer.EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
182 S_STACK_SIZE(MFI->StackSize), 4);
183 OutStreamer.EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
184 OutStreamer.EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000185
186 if (MFI->ShaderType == ShaderType::COMPUTE) {
187 OutStreamer.EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
188 OutStreamer.EmitIntValue(RoundUpToAlignment(MFI->LDSSize, 4) >> 2, 4);
189 }
Vincent Lejeune98a73802013-04-17 15:17:25 +0000190}
191
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000192void AMDGPUAsmPrinter::findNumUsedRegistersSI(MachineFunction &MF,
193 unsigned &NumSGPR,
194 unsigned &NumVGPR) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000195 unsigned MaxSGPR = 0;
196 unsigned MaxVGPR = 0;
197 bool VCCUsed = false;
198 const SIRegisterInfo * RI =
199 static_cast<const SIRegisterInfo*>(TM.getRegisterInfo());
200
201 for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
202 BB != BB_E; ++BB) {
203 MachineBasicBlock &MBB = *BB;
204 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
205 I != E; ++I) {
206 MachineInstr &MI = *I;
207
208 unsigned numOperands = MI.getNumOperands();
209 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000210 MachineOperand &MO = MI.getOperand(op_idx);
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 unsigned width = 0;
212 bool isSGPR = false;
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000213
Tom Stellard75aadc22012-12-11 21:25:42 +0000214 if (!MO.isReg()) {
215 continue;
216 }
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000217 unsigned reg = MO.getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000218 if (reg == AMDGPU::VCC) {
219 VCCUsed = true;
220 continue;
221 }
Matt Arsenault65864e32013-10-22 21:11:31 +0000222
Tom Stellard75aadc22012-12-11 21:25:42 +0000223 switch (reg) {
224 default: break;
Matt Arsenault65864e32013-10-22 21:11:31 +0000225 case AMDGPU::SCC:
Tom Stellard75aadc22012-12-11 21:25:42 +0000226 case AMDGPU::EXEC:
Tom Stellard75aadc22012-12-11 21:25:42 +0000227 case AMDGPU::M0:
228 continue;
229 }
230
231 if (AMDGPU::SReg_32RegClass.contains(reg)) {
232 isSGPR = true;
233 width = 1;
234 } else if (AMDGPU::VReg_32RegClass.contains(reg)) {
235 isSGPR = false;
236 width = 1;
237 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
238 isSGPR = true;
239 width = 2;
240 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
241 isSGPR = false;
242 width = 2;
Christian Konig8b1ed282013-04-10 08:39:16 +0000243 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
244 isSGPR = false;
245 width = 3;
Tom Stellard75aadc22012-12-11 21:25:42 +0000246 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
247 isSGPR = true;
248 width = 4;
249 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
250 isSGPR = false;
251 width = 4;
252 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
253 isSGPR = true;
254 width = 8;
Tom Stellard538ceeb2013-02-07 17:02:09 +0000255 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
256 isSGPR = false;
257 width = 8;
Tom Stellarda66cafa2013-10-23 00:44:12 +0000258 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
259 isSGPR = true;
260 width = 16;
Tom Stellard538ceeb2013-02-07 17:02:09 +0000261 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
262 isSGPR = false;
263 width = 16;
Tom Stellard75aadc22012-12-11 21:25:42 +0000264 } else {
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000265 llvm_unreachable("Unknown register class");
Tom Stellard75aadc22012-12-11 21:25:42 +0000266 }
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000267 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
268 unsigned maxUsed = hwReg + width - 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000269 if (isSGPR) {
270 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
271 } else {
272 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
273 }
274 }
275 }
276 }
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000277
278 if (VCCUsed)
Tom Stellard75aadc22012-12-11 21:25:42 +0000279 MaxSGPR += 2;
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000280
281 NumSGPR = MaxSGPR;
282 NumVGPR = MaxVGPR;
283}
284
285void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &Out,
286 MachineFunction &MF) const {
287 findNumUsedRegistersSI(MF, Out.NumSGPR, Out.NumVGPR);
288}
289
290void AMDGPUAsmPrinter::EmitProgramInfoSI(MachineFunction &MF,
291 const SIProgramInfo &KernelInfo) {
292 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
293
294 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000295 unsigned RsrcReg;
296 switch (MFI->ShaderType) {
297 default: // Fall through
298 case ShaderType::COMPUTE: RsrcReg = R_00B848_COMPUTE_PGM_RSRC1; break;
299 case ShaderType::GEOMETRY: RsrcReg = R_00B228_SPI_SHADER_PGM_RSRC1_GS; break;
300 case ShaderType::PIXEL: RsrcReg = R_00B028_SPI_SHADER_PGM_RSRC1_PS; break;
301 case ShaderType::VERTEX: RsrcReg = R_00B128_SPI_SHADER_PGM_RSRC1_VS; break;
302 }
303
304 OutStreamer.EmitIntValue(RsrcReg, 4);
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000305 OutStreamer.EmitIntValue(S_00B028_VGPRS(KernelInfo.NumVGPR / 4) |
306 S_00B028_SGPRS(KernelInfo.NumSGPR / 8), 4);
Michel Danzer49812b52013-07-10 16:37:07 +0000307
Tom Stellard6e1ee472013-10-29 16:37:28 +0000308 unsigned LDSAlignShift;
309 if (STM.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
310 // LDS is allocated in 64 dword blocks
311 LDSAlignShift = 8;
312 } else {
313 // LDS is allocated in 128 dword blocks
314 LDSAlignShift = 9;
315 }
316 unsigned LDSBlocks =
317 RoundUpToAlignment(MFI->LDSSize, 1 << LDSAlignShift) >> LDSAlignShift;
318
Michel Danzer49812b52013-07-10 16:37:07 +0000319 if (MFI->ShaderType == ShaderType::COMPUTE) {
320 OutStreamer.EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Tom Stellard6e1ee472013-10-29 16:37:28 +0000321 OutStreamer.EmitIntValue(S_00B84C_LDS_SIZE(LDSBlocks), 4);
Michel Danzer49812b52013-07-10 16:37:07 +0000322 }
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000323 if (MFI->ShaderType == ShaderType::PIXEL) {
Michel Danzer49812b52013-07-10 16:37:07 +0000324 OutStreamer.EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
Tom Stellard6e1ee472013-10-29 16:37:28 +0000325 OutStreamer.EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(LDSBlocks), 4);
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000326 OutStreamer.EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
327 OutStreamer.EmitIntValue(MFI->PSInputAddr, 4);
328 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000329}