blob: 87a7c4044aba98f37e602af1756cfe189bfd9cb5 [file] [log] [blame]
Valery Pykhtine330cfa2016-09-20 10:41:16 +00001//===-- VOP3Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3 Classes
12//===----------------------------------------------------------------------===//
13
14class getVOP3ModPat<VOPProfile P, SDPatternOperator node> {
15 list<dag> ret3 = [(set P.DstVT:$vdst,
16 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
17 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
18 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))];
19
20 list<dag> ret2 = [(set P.DstVT:$vdst,
21 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
22 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))];
23
24 list<dag> ret1 = [(set P.DstVT:$vdst,
25 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod))))];
26
27 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
28 !if(!eq(P.NumSrcArgs, 2), ret2,
29 ret1));
30}
31
32class getVOP3Pat<VOPProfile P, SDPatternOperator node> {
33 list<dag> ret3 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2))];
34 list<dag> ret2 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))];
35 list<dag> ret1 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0))];
36 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
37 !if(!eq(P.NumSrcArgs, 2), ret2,
38 ret1));
39}
40
41class VOP3Inst<string OpName, VOPProfile P, SDPatternOperator node = null_frag, bit VOP3Only = 0> :
Valery Pykhtin355103f2016-09-23 09:08:07 +000042 VOP3_Pseudo<OpName, P,
Valery Pykhtine330cfa2016-09-20 10:41:16 +000043 !if(P.HasModifiers, getVOP3ModPat<P, node>.ret, getVOP3Pat<P, node>.ret),
44 VOP3Only>;
45
46// Special case for v_div_fmas_{f32|f64}, since it seems to be the
47// only VOP instruction that implicitly reads VCC.
48let Asm64 = " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$clamp$omod" in {
49def VOP_F32_F32_F32_F32_VCC : VOPProfile<[f32, f32, f32, f32]> {
50 let Outs64 = (outs DstRC.RegClass:$vdst);
51}
52def VOP_F64_F64_F64_F64_VCC : VOPProfile<[f64, f64, f64, f64]> {
53 let Outs64 = (outs DstRC.RegClass:$vdst);
54}
55}
56
57class getVOP3VCC<VOPProfile P, SDPatternOperator node> {
58 list<dag> ret =
59 [(set P.DstVT:$vdst,
60 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
61 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
62 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
63 (i1 VCC)))];
64}
65
66class VOP3_Profile<VOPProfile P> : VOPProfile<P.ArgVT> {
67 // FIXME: Hack to stop printing _e64
68 let Outs64 = (outs DstRC.RegClass:$vdst);
69 let Asm64 = " " # P.Asm64;
70}
71
72class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> {
73 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
74 let Asm64 = " $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$clamp$omod";
75}
76
77def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> {
78 // FIXME: Hack to stop printing _e64
79 let DstRC = RegisterOperand<VGPR_32>;
80}
81
82def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> {
83 // FIXME: Hack to stop printing _e64
84 let DstRC = RegisterOperand<VReg_64>;
85}
86
87//===----------------------------------------------------------------------===//
88// VOP3 Instructions
89//===----------------------------------------------------------------------===//
90
91let isCommutable = 1 in {
92
93def V_MAD_LEGACY_F32 : VOP3Inst <"v_mad_legacy_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
94def V_MAD_F32 : VOP3Inst <"v_mad_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fmad>;
95def V_MAD_I32_I24 : VOP3Inst <"v_mad_i32_i24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_i24>;
96def V_MAD_U32_U24 : VOP3Inst <"v_mad_u32_u24", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUmad_u24>;
97def V_FMA_F32 : VOP3Inst <"v_fma_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fma>;
98def V_FMA_F64 : VOP3Inst <"v_fma_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, fma>;
99def V_LERP_U8 : VOP3Inst <"v_lerp_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_lerp>;
100
101let SchedRW = [WriteDoubleAdd] in {
102def V_ADD_F64 : VOP3Inst <"v_add_f64", VOP3_Profile<VOP_F64_F64_F64>, fadd, 1>;
103def V_MUL_F64 : VOP3Inst <"v_mul_f64", VOP3_Profile<VOP_F64_F64_F64>, fmul, 1>;
104def V_MIN_F64 : VOP3Inst <"v_min_f64", VOP3_Profile<VOP_F64_F64_F64>, fminnum, 1>;
105def V_MAX_F64 : VOP3Inst <"v_max_f64", VOP3_Profile<VOP_F64_F64_F64>, fmaxnum, 1>;
106} // End SchedRW = [WriteDoubleAdd]
107
108let SchedRW = [WriteQuarterRate32] in {
109def V_MUL_LO_U32 : VOP3Inst <"v_mul_lo_u32", VOP3_Profile<VOP_I32_I32_I32>>;
110def V_MUL_HI_U32 : VOP3Inst <"v_mul_hi_u32", VOP3_Profile<VOP_I32_I32_I32>, mulhu>;
111def V_MUL_LO_I32 : VOP3Inst <"v_mul_lo_i32", VOP3_Profile<VOP_I32_I32_I32>>;
112def V_MUL_HI_I32 : VOP3Inst <"v_mul_hi_i32", VOP3_Profile<VOP_I32_I32_I32>, mulhs>;
113} // End SchedRW = [WriteQuarterRate32]
114
115let Uses = [VCC, EXEC] in {
116// v_div_fmas_f32:
117// result = src0 * src1 + src2
118// if (vcc)
119// result *= 2^32
120//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000121def V_DIV_FMAS_F32 : VOP3_Pseudo <"v_div_fmas_f32", VOP_F32_F32_F32_F32_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000122 getVOP3VCC<VOP_F32_F32_F32_F32_VCC, AMDGPUdiv_fmas>.ret> {
123 let SchedRW = [WriteFloatFMA];
124}
125// v_div_fmas_f64:
126// result = src0 * src1 + src2
127// if (vcc)
128// result *= 2^64
129//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000130def V_DIV_FMAS_F64 : VOP3_Pseudo <"v_div_fmas_f64", VOP_F64_F64_F64_F64_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000131 getVOP3VCC<VOP_F64_F64_F64_F64_VCC, AMDGPUdiv_fmas>.ret> {
132 let SchedRW = [WriteDouble];
133}
134} // End Uses = [VCC, EXEC]
135
136} // End isCommutable = 1
137
138def V_CUBEID_F32 : VOP3Inst <"v_cubeid_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubeid>;
139def V_CUBESC_F32 : VOP3Inst <"v_cubesc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubesc>;
140def V_CUBETC_F32 : VOP3Inst <"v_cubetc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubetc>;
141def V_CUBEMA_F32 : VOP3Inst <"v_cubema_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubema>;
142def V_BFE_U32 : VOP3Inst <"v_bfe_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_u32>;
143def V_BFE_I32 : VOP3Inst <"v_bfe_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_i32>;
144def V_BFI_B32 : VOP3Inst <"v_bfi_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfi>;
145def V_ALIGNBIT_B32 : VOP3Inst <"v_alignbit_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
146def V_ALIGNBYTE_B32 : VOP3Inst <"v_alignbyte_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
147def V_MIN3_F32 : VOP3Inst <"v_min3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmin3>;
148def V_MIN3_I32 : VOP3Inst <"v_min3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmin3>;
149def V_MIN3_U32 : VOP3Inst <"v_min3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumin3>;
150def V_MAX3_F32 : VOP3Inst <"v_max3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmax3>;
151def V_MAX3_I32 : VOP3Inst <"v_max3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmax3>;
152def V_MAX3_U32 : VOP3Inst <"v_max3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumax3>;
153def V_MED3_F32 : VOP3Inst <"v_med3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmed3>;
154def V_MED3_I32 : VOP3Inst <"v_med3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmed3>;
155def V_MED3_U32 : VOP3Inst <"v_med3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumed3>;
156def V_SAD_U8 : VOP3Inst <"v_sad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u8>;
157def V_SAD_HI_U8 : VOP3Inst <"v_sad_hi_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_hi_u8>;
158def V_SAD_U16 : VOP3Inst <"v_sad_u16", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_sad_u16>;
159def V_SAD_U32 : VOP3Inst <"v_sad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
160def V_CVT_PK_U8_F32 : VOP3Inst<"v_cvt_pk_u8_f32", VOP3_Profile<VOP_I32_F32_I32_I32>, int_amdgcn_cvt_pk_u8_f32>;
161def V_DIV_FIXUP_F32 : VOP3Inst <"v_div_fixup_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUdiv_fixup>;
162
163let SchedRW = [WriteDoubleAdd] in {
164def V_DIV_FIXUP_F64 : VOP3Inst <"v_div_fixup_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, AMDGPUdiv_fixup>;
165def V_LDEXP_F64 : VOP3Inst <"v_ldexp_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUldexp, 1>;
166} // End SchedRW = [WriteDoubleAdd]
167
Valery Pykhtin355103f2016-09-23 09:08:07 +0000168def V_DIV_SCALE_F32 : VOP3_Pseudo <"v_div_scale_f32", VOP3b_F32_I1_F32_F32_F32, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000169 let SchedRW = [WriteFloatFMA, WriteSALU];
170}
171
172// Double precision division pre-scale.
Valery Pykhtin355103f2016-09-23 09:08:07 +0000173def V_DIV_SCALE_F64 : VOP3_Pseudo <"v_div_scale_f64", VOP3b_F64_I1_F64_F64_F64, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000174 let SchedRW = [WriteDouble, WriteSALU];
175}
176
177def V_MSAD_U8 : VOP3Inst <"v_msad_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_msad_u8>;
178def V_MQSAD_PK_U16_U8 : VOP3Inst <"v_mqsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_mqsad_pk_u16_u8>;
179
180def V_TRIG_PREOP_F64 : VOP3Inst <"v_trig_preop_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUtrig_preop> {
181 let SchedRW = [WriteDouble];
182}
183
184// These instructions only exist on SI and CI
185let SubtargetPredicate = isSICI in {
186def V_LSHL_B64 : VOP3Inst <"v_lshl_b64", VOP3_Profile<VOP_I64_I64_I32>>;
187def V_LSHR_B64 : VOP3Inst <"v_lshr_b64", VOP3_Profile<VOP_I64_I64_I32>>;
188def V_ASHR_I64 : VOP3Inst <"v_ashr_i64", VOP3_Profile<VOP_I64_I64_I32>>;
189def V_MULLIT_F32 : VOP3Inst <"v_mullit_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
190} // End SubtargetPredicate = isSICI
191
192let SubtargetPredicate = isVI in {
193def V_LSHLREV_B64 : VOP3Inst <"v_lshlrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
194def V_LSHRREV_B64 : VOP3Inst <"v_lshrrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
195def V_ASHRREV_I64 : VOP3Inst <"v_ashrrev_i64", VOP3_Profile<VOP_I64_I32_I64>>;
196} // End SubtargetPredicate = isVI
197
198
199let SubtargetPredicate = isCIVI in {
200
201def V_MQSAD_U16_U8 : VOP3Inst <"v_mqsad_u16_u8", VOP3_Profile<VOP_I32_I32_I32>>;
202def V_QSAD_PK_U16_U8 : VOP3Inst <"v_qsad_pk_u16_u8", VOP3_Profile<VOP_I64_I64_I32_I64>, int_amdgcn_qsad_pk_u16_u8>;
203def V_MQSAD_U32_U8 : VOP3Inst <"v_mqsad_u32_u8", VOP3_Profile<VOP_V4I32_I64_I32_V4I32>, int_amdgcn_mqsad_u32_u8>;
204
205let isCommutable = 1 in {
206def V_MAD_U64_U32 : VOP3Inst <"v_mad_u64_u32", VOP3_Profile<VOP_I64_I32_I32_I64>>;
207
208// XXX - Does this set VCC?
209def V_MAD_I64_I32 : VOP3Inst <"v_mad_i64_i32", VOP3_Profile<VOP_I64_I32_I32_I64>>;
210} // End isCommutable = 1
211
212} // End SubtargetPredicate = isCIVI
213
214
215let SubtargetPredicate = isVI in {
216
217let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000218
219def V_DIV_FIXUP_F16 : VOP3Inst <"v_div_fixup_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUdiv_fixup>;
220def V_FMA_F16 : VOP3Inst <"v_fma_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fma>;
221def V_INTERP_P1LL_F16 : VOP3Inst <"v_interp_p1ll_f16", VOP3_Profile<VOP_F32_F32_F16>>;
222def V_INTERP_P1LV_F16 : VOP3Inst <"v_interp_p1lv_f16", VOP3_Profile<VOP_F32_F32_F16_F16>>;
223def V_INTERP_P2_F16 : VOP3Inst <"v_interp_p2_f16", VOP3_Profile<VOP_F16_F32_F16_F32>>;
224def V_MAD_F16 : VOP3Inst <"v_mad_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fmad>;
225
226def V_MAD_U16 : VOP3Inst <"v_mad_u16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
227def V_MAD_I16 : VOP3Inst <"v_mad_i16", VOP3_Profile<VOP_I16_I16_I16_I16>>;
228
229} // End isCommutable = 1
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000230
231} // End SubtargetPredicate = isVI
232
Tom Stellard115a6152016-11-10 16:02:37 +0000233def : Pat <
234 (i16 (select i1:$src0, i16:$src1, i16:$src2)),
235 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
236>;
237
238let Predicates = [isVI] in {
239
240multiclass Tenary_i16_Pats <SDPatternOperator op1, SDPatternOperator op2,
241 Instruction inst, SDPatternOperator op3> {
242def : Pat<
243 (op2 (op1 i16:$src0, i16:$src1), i16:$src2),
244 (inst i16:$src0, i16:$src1, i16:$src2)
245>;
246
247def : Pat<
248 (i32 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
249 (inst i16:$src0, i16:$src1, i16:$src2)
250>;
251
252def : Pat<
253 (i64 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
254 (REG_SEQUENCE VReg_64,
255 (inst i16:$src0, i16:$src1, i16:$src2), sub0,
256 (V_MOV_B32_e32 (i32 0)), sub1)
257>;
258}
259
260defm: Tenary_i16_Pats<mul, add, V_MAD_U16, zext>;
261defm: Tenary_i16_Pats<mul, add, V_MAD_I16, sext>;
262
263} // End Predicates = [isVI]
264
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000265
266//===----------------------------------------------------------------------===//
267// Target
268//===----------------------------------------------------------------------===//
269
270//===----------------------------------------------------------------------===//
271// SI
272//===----------------------------------------------------------------------===//
273
274let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
275
276multiclass VOP3_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000277 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
278 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000279}
280
281multiclass VOP3be_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000282 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
283 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000284}
285
286} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
287
288defm V_MAD_LEGACY_F32 : VOP3_Real_si <0x140>;
289defm V_MAD_F32 : VOP3_Real_si <0x141>;
290defm V_MAD_I32_I24 : VOP3_Real_si <0x142>;
291defm V_MAD_U32_U24 : VOP3_Real_si <0x143>;
292defm V_CUBEID_F32 : VOP3_Real_si <0x144>;
293defm V_CUBESC_F32 : VOP3_Real_si <0x145>;
294defm V_CUBETC_F32 : VOP3_Real_si <0x146>;
295defm V_CUBEMA_F32 : VOP3_Real_si <0x147>;
296defm V_BFE_U32 : VOP3_Real_si <0x148>;
297defm V_BFE_I32 : VOP3_Real_si <0x149>;
298defm V_BFI_B32 : VOP3_Real_si <0x14a>;
299defm V_FMA_F32 : VOP3_Real_si <0x14b>;
300defm V_FMA_F64 : VOP3_Real_si <0x14c>;
301defm V_LERP_U8 : VOP3_Real_si <0x14d>;
302defm V_ALIGNBIT_B32 : VOP3_Real_si <0x14e>;
303defm V_ALIGNBYTE_B32 : VOP3_Real_si <0x14f>;
304defm V_MULLIT_F32 : VOP3_Real_si <0x150>;
305defm V_MIN3_F32 : VOP3_Real_si <0x151>;
306defm V_MIN3_I32 : VOP3_Real_si <0x152>;
307defm V_MIN3_U32 : VOP3_Real_si <0x153>;
308defm V_MAX3_F32 : VOP3_Real_si <0x154>;
309defm V_MAX3_I32 : VOP3_Real_si <0x155>;
310defm V_MAX3_U32 : VOP3_Real_si <0x156>;
311defm V_MED3_F32 : VOP3_Real_si <0x157>;
312defm V_MED3_I32 : VOP3_Real_si <0x158>;
313defm V_MED3_U32 : VOP3_Real_si <0x159>;
314defm V_SAD_U8 : VOP3_Real_si <0x15a>;
315defm V_SAD_HI_U8 : VOP3_Real_si <0x15b>;
316defm V_SAD_U16 : VOP3_Real_si <0x15c>;
317defm V_SAD_U32 : VOP3_Real_si <0x15d>;
318defm V_CVT_PK_U8_F32 : VOP3_Real_si <0x15e>;
319defm V_DIV_FIXUP_F32 : VOP3_Real_si <0x15f>;
320defm V_DIV_FIXUP_F64 : VOP3_Real_si <0x160>;
321defm V_LSHL_B64 : VOP3_Real_si <0x161>;
322defm V_LSHR_B64 : VOP3_Real_si <0x162>;
323defm V_ASHR_I64 : VOP3_Real_si <0x163>;
324defm V_ADD_F64 : VOP3_Real_si <0x164>;
325defm V_MUL_F64 : VOP3_Real_si <0x165>;
326defm V_MIN_F64 : VOP3_Real_si <0x166>;
327defm V_MAX_F64 : VOP3_Real_si <0x167>;
328defm V_LDEXP_F64 : VOP3_Real_si <0x168>;
329defm V_MUL_LO_U32 : VOP3_Real_si <0x169>;
330defm V_MUL_HI_U32 : VOP3_Real_si <0x16a>;
331defm V_MUL_LO_I32 : VOP3_Real_si <0x16b>;
332defm V_MUL_HI_I32 : VOP3_Real_si <0x16c>;
333defm V_DIV_SCALE_F32 : VOP3be_Real_si <0x16d>;
334defm V_DIV_SCALE_F64 : VOP3be_Real_si <0x16e>;
335defm V_DIV_FMAS_F32 : VOP3_Real_si <0x16f>;
336defm V_DIV_FMAS_F64 : VOP3_Real_si <0x170>;
337defm V_MSAD_U8 : VOP3_Real_si <0x171>;
338defm V_MQSAD_PK_U16_U8 : VOP3_Real_si <0x173>;
339defm V_TRIG_PREOP_F64 : VOP3_Real_si <0x174>;
340
341//===----------------------------------------------------------------------===//
342// CI
343//===----------------------------------------------------------------------===//
344
345multiclass VOP3_Real_ci<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000346 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
347 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000348 let AssemblerPredicates = [isCIOnly];
349 let DecoderNamespace = "CI";
350 }
351}
352
353defm V_MQSAD_U16_U8 : VOP3_Real_ci <0x172>;
354defm V_QSAD_PK_U16_U8 : VOP3_Real_ci <0x172>;
355defm V_MQSAD_U32_U8 : VOP3_Real_ci <0x174>;
356defm V_MAD_U64_U32 : VOP3_Real_ci <0x176>;
357defm V_MAD_I64_I32 : VOP3_Real_ci <0x177>;
358
359//===----------------------------------------------------------------------===//
360// VI
361//===----------------------------------------------------------------------===//
362
363let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
364
365multiclass VOP3_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000366 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
367 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000368}
369
370multiclass VOP3be_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000371 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
372 VOP3be_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000373}
374
375} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
376
377defm V_MQSAD_U16_U8 : VOP3_Real_vi <0x172>;
378defm V_MAD_U64_U32 : VOP3_Real_vi <0x176>;
379defm V_MAD_I64_I32 : VOP3_Real_vi <0x177>;
380
381defm V_MAD_LEGACY_F32 : VOP3_Real_vi <0x1c0>;
382defm V_MAD_F32 : VOP3_Real_vi <0x1c1>;
383defm V_MAD_I32_I24 : VOP3_Real_vi <0x1c2>;
384defm V_MAD_U32_U24 : VOP3_Real_vi <0x1c3>;
385defm V_CUBEID_F32 : VOP3_Real_vi <0x1c4>;
386defm V_CUBESC_F32 : VOP3_Real_vi <0x1c5>;
387defm V_CUBETC_F32 : VOP3_Real_vi <0x1c6>;
388defm V_CUBEMA_F32 : VOP3_Real_vi <0x1c7>;
389defm V_BFE_U32 : VOP3_Real_vi <0x1c8>;
390defm V_BFE_I32 : VOP3_Real_vi <0x1c9>;
391defm V_BFI_B32 : VOP3_Real_vi <0x1ca>;
392defm V_FMA_F32 : VOP3_Real_vi <0x1cb>;
393defm V_FMA_F64 : VOP3_Real_vi <0x1cc>;
394defm V_LERP_U8 : VOP3_Real_vi <0x1cd>;
395defm V_ALIGNBIT_B32 : VOP3_Real_vi <0x1ce>;
396defm V_ALIGNBYTE_B32 : VOP3_Real_vi <0x1cf>;
397defm V_MIN3_F32 : VOP3_Real_vi <0x1d0>;
398defm V_MIN3_I32 : VOP3_Real_vi <0x1d1>;
399defm V_MIN3_U32 : VOP3_Real_vi <0x1d2>;
400defm V_MAX3_F32 : VOP3_Real_vi <0x1d3>;
401defm V_MAX3_I32 : VOP3_Real_vi <0x1d4>;
402defm V_MAX3_U32 : VOP3_Real_vi <0x1d5>;
403defm V_MED3_F32 : VOP3_Real_vi <0x1d6>;
404defm V_MED3_I32 : VOP3_Real_vi <0x1d7>;
405defm V_MED3_U32 : VOP3_Real_vi <0x1d8>;
406defm V_SAD_U8 : VOP3_Real_vi <0x1d9>;
407defm V_SAD_HI_U8 : VOP3_Real_vi <0x1da>;
408defm V_SAD_U16 : VOP3_Real_vi <0x1db>;
409defm V_SAD_U32 : VOP3_Real_vi <0x1dc>;
410defm V_CVT_PK_U8_F32 : VOP3_Real_vi <0x1dd>;
411defm V_DIV_FIXUP_F32 : VOP3_Real_vi <0x1de>;
412defm V_DIV_FIXUP_F64 : VOP3_Real_vi <0x1df>;
413defm V_DIV_SCALE_F32 : VOP3be_Real_vi <0x1e0>;
414defm V_DIV_SCALE_F64 : VOP3be_Real_vi <0x1e1>;
415defm V_DIV_FMAS_F32 : VOP3_Real_vi <0x1e2>;
416defm V_DIV_FMAS_F64 : VOP3_Real_vi <0x1e3>;
417defm V_MSAD_U8 : VOP3_Real_vi <0x1e4>;
418defm V_QSAD_PK_U16_U8 : VOP3_Real_vi <0x1e5>;
419defm V_MQSAD_PK_U16_U8 : VOP3_Real_vi <0x1e6>;
420defm V_MQSAD_U32_U8 : VOP3_Real_vi <0x1e7>;
421
422defm V_MAD_F16 : VOP3_Real_vi <0x1ea>;
423defm V_MAD_U16 : VOP3_Real_vi <0x1eb>;
424defm V_MAD_I16 : VOP3_Real_vi <0x1ec>;
425
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000426defm V_FMA_F16 : VOP3_Real_vi <0x1ee>;
427defm V_DIV_FIXUP_F16 : VOP3_Real_vi <0x1ef>;
428
429defm V_INTERP_P1LL_F16 : VOP3_Real_vi <0x274>;
430defm V_INTERP_P1LV_F16 : VOP3_Real_vi <0x275>;
431defm V_INTERP_P2_F16 : VOP3_Real_vi <0x276>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000432defm V_ADD_F64 : VOP3_Real_vi <0x280>;
433defm V_MUL_F64 : VOP3_Real_vi <0x281>;
434defm V_MIN_F64 : VOP3_Real_vi <0x282>;
435defm V_MAX_F64 : VOP3_Real_vi <0x283>;
436defm V_LDEXP_F64 : VOP3_Real_vi <0x284>;
437defm V_MUL_LO_U32 : VOP3_Real_vi <0x285>;
438
439// removed from VI as identical to V_MUL_LO_U32
440let isAsmParserOnly = 1 in {
441defm V_MUL_LO_I32 : VOP3_Real_vi <0x285>;
442}
443
444defm V_MUL_HI_U32 : VOP3_Real_vi <0x286>;
445defm V_MUL_HI_I32 : VOP3_Real_vi <0x287>;
446
447defm V_LSHLREV_B64 : VOP3_Real_vi <0x28f>;
448defm V_LSHRREV_B64 : VOP3_Real_vi <0x290>;
449defm V_ASHRREV_I64 : VOP3_Real_vi <0x291>;
450defm V_TRIG_PREOP_F64 : VOP3_Real_vi <0x292>;