blob: 3fbe2197f9376d48aef36183f501a640d4dbfdca [file] [log] [blame]
Craig Topperf3f66502012-03-17 09:39:20 +00001//===-- HexagonMCTargetDesc.cpp - Hexagon Target Descriptions -------------===//
Tony Linthicumb3705e02011-12-15 22:29:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Craig Topperbc3168b2012-03-17 09:28:37 +000010// This file provides Hexagon specific target descriptions.
Tony Linthicumb3705e02011-12-15 22:29:08 +000011//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "MCTargetDesc/HexagonMCTargetDesc.h"
Eugene Zelenko401f3812016-12-17 01:29:35 +000015#include "Hexagon.h"
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000016#include "HexagonDepArch.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000017#include "HexagonTargetStreamer.h"
Colin LeMahieuff062612014-11-20 21:56:35 +000018#include "MCTargetDesc/HexagonInstPrinter.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000019#include "MCTargetDesc/HexagonMCAsmInfo.h"
20#include "MCTargetDesc/HexagonMCELFStreamer.h"
Eugene Zelenko50156892016-12-17 01:17:18 +000021#include "MCTargetDesc/HexagonMCInstrInfo.h"
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000022#include "llvm/ADT/StringExtras.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000023#include "llvm/ADT/StringRef.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000024#include "llvm/BinaryFormat/ELF.h"
Lang Hames02d33052017-10-11 01:57:21 +000025#include "llvm/MC/MCAsmBackend.h"
Lang Hames2241ffa2017-10-11 23:34:47 +000026#include "llvm/MC/MCCodeEmitter.h"
Colin LeMahieube99a022015-06-17 03:06:16 +000027#include "llvm/MC/MCContext.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000028#include "llvm/MC/MCDwarf.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000029#include "llvm/MC/MCELFStreamer.h"
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000030#include "llvm/MC/MCInstrAnalysis.h"
Tony Linthicumb3705e02011-12-15 22:29:08 +000031#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCRegisterInfo.h"
Jyotsna Verma7503a622013-02-20 16:13:27 +000033#include "llvm/MC/MCStreamer.h"
Tony Linthicumb3705e02011-12-15 22:29:08 +000034#include "llvm/MC/MCSubtargetInfo.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000035#include "llvm/Support/ErrorHandling.h"
Tony Linthicumb3705e02011-12-15 22:29:08 +000036#include "llvm/Support/TargetRegistry.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000037#include "llvm/Support/raw_ostream.h"
Eugene Zelenko58655bb2016-12-17 01:09:05 +000038#include <cassert>
39#include <cstdint>
40#include <new>
41#include <string>
Tony Linthicumb3705e02011-12-15 22:29:08 +000042
Chandler Carruthd174b722014-04-22 02:03:14 +000043using namespace llvm;
44
Tony Linthicumb3705e02011-12-15 22:29:08 +000045#define GET_INSTRINFO_MC_DESC
46#include "HexagonGenInstrInfo.inc"
47
48#define GET_SUBTARGETINFO_MC_DESC
49#include "HexagonGenSubtargetInfo.inc"
50
51#define GET_REGINFO_MC_DESC
52#include "HexagonGenRegisterInfo.inc"
53
Colin LeMahieu7cd08922015-11-09 04:07:48 +000054cl::opt<bool> llvm::HexagonDisableCompound
55 ("mno-compound",
56 cl::desc("Disable looking for compound instructions for Hexagon"));
57
58cl::opt<bool> llvm::HexagonDisableDuplex
59 ("mno-pairing",
60 cl::desc("Disable looking for duplex instructions for Hexagon"));
61
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000062namespace { // These flags are to be deprecated
63cl::opt<bool> MV4("mv4", cl::Hidden, cl::desc("Build for Hexagon V4"),
64 cl::init(false));
65cl::opt<bool> MV5("mv5", cl::Hidden, cl::desc("Build for Hexagon V5"),
66 cl::init(false));
67cl::opt<bool> MV55("mv55", cl::Hidden, cl::desc("Build for Hexagon V55"),
68 cl::init(false));
69cl::opt<bool> MV60("mv60", cl::Hidden, cl::desc("Build for Hexagon V60"),
70 cl::init(false));
71cl::opt<bool> MV62("mv62", cl::Hidden, cl::desc("Build for Hexagon V62"),
72 cl::init(false));
73cl::opt<bool> MV65("mv65", cl::Hidden, cl::desc("Build for Hexagon V65"),
74 cl::init(false));
75} // namespace
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +000076
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000077cl::opt<Hexagon::ArchEnum>
78 EnableHVX("mhvx",
79 cl::desc("Enable Hexagon Vector eXtensions"),
80 cl::values(
81 clEnumValN(Hexagon::ArchEnum::V60, "v60", "Build for HVX v60"),
82 clEnumValN(Hexagon::ArchEnum::V62, "v62", "Build for HVX v62"),
83 clEnumValN(Hexagon::ArchEnum::V65, "v65", "Build for HVX v65"),
84 // Sentinal for no value specified
85 clEnumValN(Hexagon::ArchEnum::V5, "", "")),
86 // Sentinal for flag not present
87 cl::init(Hexagon::ArchEnum::V4), cl::ValueOptional);
88static cl::opt<bool>
89 DisableHVX("mno-hvx", cl::Hidden, cl::desc("Disable Hexagon Vector eXtensions"));
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +000090
Krzysztof Parzyszek7a0981a2017-03-09 17:05:11 +000091
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +000092static StringRef DefaultArch = "hexagonv60";
93
94static StringRef HexagonGetArchVariant() {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000095 if (MV4)
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +000096 return "hexagonv4";
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000097 if (MV5)
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +000098 return "hexagonv5";
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +000099 if (MV55)
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +0000100 return "hexagonv55";
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000101 if (MV60)
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +0000102 return "hexagonv60";
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000103 if (MV62)
Krzysztof Parzyszekf9015e62017-02-10 23:46:45 +0000104 return "hexagonv62";
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000105 if (MV65)
106 return "hexagonv65";
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +0000107 return "";
108}
109
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000110StringRef Hexagon_MC::selectHexagonCPU(StringRef CPU) {
Krzysztof Parzyszek64d4e2b2016-04-20 21:17:40 +0000111 StringRef ArchV = HexagonGetArchVariant();
112 if (!ArchV.empty() && !CPU.empty()) {
113 if (ArchV != CPU)
114 report_fatal_error("conflicting architectures specified.");
115 return CPU;
116 }
117 if (ArchV.empty()) {
118 if (CPU.empty())
119 CPU = DefaultArch;
120 return CPU;
121 }
122 return ArchV;
Krzysztof Parzyszek759a7d02015-12-14 15:03:54 +0000123}
124
Benjamin Kramerefcf06f2017-02-11 11:06:55 +0000125unsigned llvm::HexagonGetLastSlot() { return HexagonItinerariesV4FU::SLOT3; }
Tony Linthicumb3705e02011-12-15 22:29:08 +0000126
Colin LeMahieube99a022015-06-17 03:06:16 +0000127namespace {
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000128
Colin LeMahieud2158752015-06-18 20:43:50 +0000129class HexagonTargetAsmStreamer : public HexagonTargetStreamer {
Colin LeMahieud2158752015-06-18 20:43:50 +0000130public:
131 HexagonTargetAsmStreamer(MCStreamer &S,
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000132 formatted_raw_ostream &OS,
133 bool isVerboseAsm,
134 MCInstPrinter &IP)
Colin LeMahieufa389722015-06-18 21:03:13 +0000135 : HexagonTargetStreamer(S) {}
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000136
Colin LeMahieud2158752015-06-18 20:43:50 +0000137 void prettyPrintAsm(MCInstPrinter &InstPrinter, raw_ostream &OS,
138 const MCInst &Inst, const MCSubtargetInfo &STI) override {
139 assert(HexagonMCInstrInfo::isBundle(Inst));
140 assert(HexagonMCInstrInfo::bundleSize(Inst) <= HEXAGON_PACKET_SIZE);
141 std::string Buffer;
142 {
143 raw_string_ostream TempStream(Buffer);
144 InstPrinter.printInst(&Inst, TempStream, "", STI);
145 }
146 StringRef Contents(Buffer);
147 auto PacketBundle = Contents.rsplit('\n');
148 auto HeadTail = PacketBundle.first.split('\n');
Colin LeMahieub7a5f9f2015-11-10 00:22:00 +0000149 StringRef Separator = "\n";
150 StringRef Indent = "\t\t";
151 OS << "\t{\n";
152 while (!HeadTail.first.empty()) {
153 StringRef InstTxt;
Colin LeMahieud2158752015-06-18 20:43:50 +0000154 auto Duplex = HeadTail.first.split('\v');
Colin LeMahieub7a5f9f2015-11-10 00:22:00 +0000155 if (!Duplex.second.empty()) {
156 OS << Indent << Duplex.first << Separator;
157 InstTxt = Duplex.second;
158 } else if (!HeadTail.first.trim().startswith("immext")) {
159 InstTxt = Duplex.first;
Colin LeMahieud2158752015-06-18 20:43:50 +0000160 }
Colin LeMahieub7a5f9f2015-11-10 00:22:00 +0000161 if (!InstTxt.empty())
162 OS << Indent << InstTxt << Separator;
Colin LeMahieud2158752015-06-18 20:43:50 +0000163 HeadTail = HeadTail.second.split('\n');
Colin LeMahieud2158752015-06-18 20:43:50 +0000164 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000165
166 if (HexagonMCInstrInfo::isMemReorderDisabled(Inst))
167 OS << "\n\t}:mem_noshuf" << PacketBundle.second;
168 else
169 OS << "\t}" << PacketBundle.second;
Colin LeMahieud2158752015-06-18 20:43:50 +0000170 }
171};
Colin LeMahieud2158752015-06-18 20:43:50 +0000172
Colin LeMahieube99a022015-06-17 03:06:16 +0000173class HexagonTargetELFStreamer : public HexagonTargetStreamer {
174public:
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000175 MCELFStreamer &getStreamer() {
176 return static_cast<MCELFStreamer &>(Streamer);
177 }
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000178 HexagonTargetELFStreamer(MCStreamer &S, MCSubtargetInfo const &STI)
179 : HexagonTargetStreamer(S) {
180 MCAssembler &MCA = getStreamer().getAssembler();
181 MCA.setELFHeaderEFlags(Hexagon_MC::GetELFFlags(STI));
182 }
183
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000184
Colin LeMahieube99a022015-06-17 03:06:16 +0000185 void EmitCommonSymbolSorted(MCSymbol *Symbol, uint64_t Size,
186 unsigned ByteAlignment,
187 unsigned AccessSize) override {
188 HexagonMCELFStreamer &HexagonELFStreamer =
189 static_cast<HexagonMCELFStreamer &>(getStreamer());
190 HexagonELFStreamer.HexagonMCEmitCommonSymbol(Symbol, Size, ByteAlignment,
191 AccessSize);
192 }
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000193
Colin LeMahieube99a022015-06-17 03:06:16 +0000194 void EmitLocalCommonSymbolSorted(MCSymbol *Symbol, uint64_t Size,
195 unsigned ByteAlignment,
196 unsigned AccessSize) override {
197 HexagonMCELFStreamer &HexagonELFStreamer =
198 static_cast<HexagonMCELFStreamer &>(getStreamer());
199 HexagonELFStreamer.HexagonMCEmitLocalCommonSymbol(
200 Symbol, Size, ByteAlignment, AccessSize);
201 }
202};
Eugene Zelenko58655bb2016-12-17 01:09:05 +0000203
204} // end anonymous namespace
Colin LeMahieube99a022015-06-17 03:06:16 +0000205
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000206llvm::MCInstrInfo *llvm::createHexagonMCInstrInfo() {
207 MCInstrInfo *X = new MCInstrInfo();
208 InitHexagonMCInstrInfo(X);
209 return X;
210}
211
212static MCRegisterInfo *createHexagonMCRegisterInfo(const Triple &TT) {
213 MCRegisterInfo *X = new MCRegisterInfo();
214 InitHexagonMCRegisterInfo(X, Hexagon::R31);
215 return X;
216}
217
Rafael Espindola227144c2013-05-13 01:16:13 +0000218static MCAsmInfo *createHexagonMCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000219 const Triple &TT) {
Rafael Espindola140a8372013-05-10 18:16:59 +0000220 MCAsmInfo *MAI = new HexagonMCAsmInfo(TT);
Tony Linthicumb3705e02011-12-15 22:29:08 +0000221
222 // VirtualFP = (R30 + #0).
Sid Manning7da3f9a2014-10-03 13:18:11 +0000223 MCCFIInstruction Inst =
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000224 MCCFIInstruction::createDefCfa(nullptr,
225 MRI.getDwarfRegNum(Hexagon::R30, true), 0);
Rafael Espindola227144c2013-05-13 01:16:13 +0000226 MAI->addInitialFrameState(Inst);
Tony Linthicumb3705e02011-12-15 22:29:08 +0000227
228 return MAI;
229}
230
Daniel Sanders50f17232015-09-15 16:17:27 +0000231static MCInstPrinter *createHexagonMCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000232 unsigned SyntaxVariant,
Sid Manning12cd21a2014-10-15 18:27:40 +0000233 const MCAsmInfo &MAI,
234 const MCInstrInfo &MII,
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000235 const MCRegisterInfo &MRI)
236{
Eric Christopherfbe80f52015-04-09 19:20:37 +0000237 if (SyntaxVariant == 0)
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000238 return new HexagonInstPrinter(MAI, MII, MRI);
Eric Christopherfbe80f52015-04-09 19:20:37 +0000239 else
Colin LeMahieube99a022015-06-17 03:06:16 +0000240 return nullptr;
241}
242
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000243static MCTargetStreamer *
244createMCAsmTargetStreamer(MCStreamer &S, formatted_raw_ostream &OS,
245 MCInstPrinter *IP, bool IsVerboseAsm) {
246 return new HexagonTargetAsmStreamer(S, OS, IsVerboseAsm, *IP);
Colin LeMahieud2158752015-06-18 20:43:50 +0000247}
248
Lang Hames02d33052017-10-11 01:57:21 +0000249static MCStreamer *createMCStreamer(Triple const &T, MCContext &Context,
250 std::unique_ptr<MCAsmBackend> &&MAB,
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000251 raw_pwrite_stream &OS,
Lang Hames2241ffa2017-10-11 23:34:47 +0000252 std::unique_ptr<MCCodeEmitter> &&Emitter,
253 bool RelaxAll) {
254 return createHexagonELFStreamer(T, Context, std::move(MAB), OS,
255 std::move(Emitter));
Colin LeMahieube99a022015-06-17 03:06:16 +0000256}
257
258static MCTargetStreamer *
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000259createHexagonObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
Colin LeMahieube99a022015-06-17 03:06:16 +0000260 return new HexagonTargetELFStreamer(S, STI);
Sid Manning12cd21a2014-10-15 18:27:40 +0000261}
Tony Linthicumb3705e02011-12-15 22:29:08 +0000262
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000263static void LLVM_ATTRIBUTE_UNUSED clearFeature(MCSubtargetInfo* STI, uint64_t F) {
264 uint64_t FB = STI->getFeatureBits().to_ullong();
265 if (FB & (1ULL << F))
266 STI->ToggleFeature(F);
267}
268
269static bool LLVM_ATTRIBUTE_UNUSED checkFeature(MCSubtargetInfo* STI, uint64_t F) {
270 uint64_t FB = STI->getFeatureBits().to_ullong();
271 return (FB & (1ULL << F)) != 0;
272}
273
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000274namespace {
275std::string selectHexagonFS(StringRef CPU, StringRef FS) {
276 SmallVector<StringRef, 3> Result;
277 if (!FS.empty())
278 Result.push_back(FS);
279
280 switch (EnableHVX) {
281 case Hexagon::ArchEnum::V55:
282 break;
283 case Hexagon::ArchEnum::V60:
284 Result.push_back("+hvxv60");
285 break;
286 case Hexagon::ArchEnum::V62:
287 Result.push_back("+hvxv62");
288 break;
289 case Hexagon::ArchEnum::V65:
290 Result.push_back("+hvxv65");
291 break;
292 case Hexagon::ArchEnum::V5:{
293 Result.push_back(StringSwitch<StringRef>(CPU)
294 .Case("hexagonv60", "+hvxv60")
295 .Case("hexagonv62", "+hvxv62")
296 .Case("hexagonv65", "+hvxv65"));
297 break;
Krzysztof Parzyszek7a0981a2017-03-09 17:05:11 +0000298 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000299 case Hexagon::ArchEnum::V4:
300 // Sentinal if -mhvx isn't specified
301 break;
302 }
303 return join(Result.begin(), Result.end(), ",");
304}
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000305}
306
307static bool isCPUValid(std::string CPU)
308{
309 std::vector<std::string> table
310 {
311 "hexagonv4",
312 "hexagonv5",
313 "hexagonv55",
314 "hexagonv60",
Krzysztof Parzyszekf9015e62017-02-10 23:46:45 +0000315 "hexagonv62",
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000316 "hexagonv65",
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000317 };
318
319 return std::find(table.begin(), table.end(), CPU) != table.end();
320}
321
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000322namespace {
323std::pair<std::string, std::string> selectCPUAndFS(StringRef CPU,
324 StringRef FS) {
325 std::pair<std::string, std::string> Result;
326 Result.first = Hexagon_MC::selectHexagonCPU(CPU);
327 Result.second = selectHexagonFS(Result.first, FS);
328 return Result;
329}
330}
331
332FeatureBitset Hexagon_MC::completeHVXFeatures(const FeatureBitset &S) {
333 using namespace Hexagon;
334 // Make sure that +hvx-length turns hvx on, and that "hvx" alone
335 // turns on hvxvNN, corresponding to the existing ArchVNN.
336 FeatureBitset FB = S;
337 unsigned CpuArch = ArchV4;
338 for (unsigned F : {ArchV65, ArchV62, ArchV60, ArchV55, ArchV5, ArchV4}) {
339 if (!FB.test(F))
340 continue;
341 CpuArch = F;
342 break;
343 }
344 bool UseHvx = false;
345 for (unsigned F : {ExtensionHVX, ExtensionHVX64B, ExtensionHVX128B,
346 ExtensionHVXDbl}) {
347 if (!FB.test(F))
348 continue;
349 UseHvx = true;
350 break;
351 }
352 bool HasHvxVer = false;
353 for (unsigned F : {ExtensionHVXV60, ExtensionHVXV62, ExtensionHVXV65}) {
354 if (!FB.test(F))
355 continue;
356 HasHvxVer = true;
357 UseHvx = true;
358 break;
359 }
360
361 if (!UseHvx || HasHvxVer)
362 return FB;
363
364 // HasHvxVer is false, and UseHvx is true.
365 switch (CpuArch) {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000366 case ArchV65:
367 FB.set(ExtensionHVXV65);
Krzysztof Parzyszekeba8c0c2017-12-18 18:51:57 +0000368 LLVM_FALLTHROUGH;
369 case ArchV62:
370 FB.set(ExtensionHVXV62);
371 LLVM_FALLTHROUGH;
372 case ArchV60:
373 FB.set(ExtensionHVXV60);
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000374 break;
375 }
376 return FB;
377}
378
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000379MCSubtargetInfo *Hexagon_MC::createHexagonMCSubtargetInfo(const Triple &TT,
380 StringRef CPU,
381 StringRef FS) {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000382 std::pair<std::string, std::string> Features = selectCPUAndFS(CPU, FS);
383 StringRef CPUName = Features.first;
384 StringRef ArchFS = Features.second;
385
Krzysztof Parzyszekf9015e62017-02-10 23:46:45 +0000386 if (!isCPUValid(CPUName.str())) {
387 errs() << "error: invalid CPU \"" << CPUName.str().c_str()
388 << "\" specified\n";
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000389 return nullptr;
390 }
391
392 MCSubtargetInfo *X = createHexagonMCSubtargetInfoImpl(TT, CPUName, ArchFS);
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000393 if (HexagonDisableDuplex) {
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000394 llvm::FeatureBitset Features = X->getFeatureBits();
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000395 X->setFeatureBits(Features.set(Hexagon::FeatureDuplex, false));
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000396 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000397
398 X->setFeatureBits(completeHVXFeatures(X->getFeatureBits()));
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000399 return X;
400}
401
402unsigned Hexagon_MC::GetELFFlags(const MCSubtargetInfo &STI) {
403 static std::map<StringRef,unsigned> ElfFlags = {
404 {"hexagonv4", ELF::EF_HEXAGON_MACH_V4},
405 {"hexagonv5", ELF::EF_HEXAGON_MACH_V5},
406 {"hexagonv55", ELF::EF_HEXAGON_MACH_V55},
407 {"hexagonv60", ELF::EF_HEXAGON_MACH_V60},
Krzysztof Parzyszekf9015e62017-02-10 23:46:45 +0000408 {"hexagonv62", ELF::EF_HEXAGON_MACH_V62},
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000409 {"hexagonv65", ELF::EF_HEXAGON_MACH_V65},
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000410 };
411
412 auto F = ElfFlags.find(STI.getCPU());
413 assert(F != ElfFlags.end() && "Unrecognized Architecture");
414 return F->second;
415}
416
417namespace {
418class HexagonMCInstrAnalysis : public MCInstrAnalysis {
419public:
420 HexagonMCInstrAnalysis(MCInstrInfo const *Info) : MCInstrAnalysis(Info) {}
421
422 bool isUnconditionalBranch(MCInst const &Inst) const override {
423 //assert(!HexagonMCInstrInfo::isBundle(Inst));
424 return MCInstrAnalysis::isUnconditionalBranch(Inst);
425 }
426
427 bool isConditionalBranch(MCInst const &Inst) const override {
428 //assert(!HexagonMCInstrInfo::isBundle(Inst));
429 return MCInstrAnalysis::isConditionalBranch(Inst);
430 }
431
432 bool evaluateBranch(MCInst const &Inst, uint64_t Addr,
433 uint64_t Size, uint64_t &Target) const override {
434 //assert(!HexagonMCInstrInfo::isBundle(Inst));
435 if(!HexagonMCInstrInfo::isExtendable(*Info, Inst))
436 return false;
437 auto const &Extended(HexagonMCInstrInfo::getExtendableOperand(*Info, Inst));
438 assert(Extended.isExpr());
439 int64_t Value;
440 if(!Extended.getExpr()->evaluateAsAbsolute(Value))
441 return false;
442 Target = Value;
443 return true;
444 }
445};
446}
447
448static MCInstrAnalysis *createHexagonMCInstrAnalysis(const MCInstrInfo *Info) {
449 return new HexagonMCInstrAnalysis(Info);
450}
451
Tony Linthicumb3705e02011-12-15 22:29:08 +0000452// Force static initialization.
453extern "C" void LLVMInitializeHexagonTargetMC() {
454 // Register the MC asm info.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000455 RegisterMCAsmInfoFn X(getTheHexagonTarget(), createHexagonMCAsmInfo);
Tony Linthicumb3705e02011-12-15 22:29:08 +0000456
Tony Linthicumb3705e02011-12-15 22:29:08 +0000457 // Register the MC instruction info.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000458 TargetRegistry::RegisterMCInstrInfo(getTheHexagonTarget(),
Sid Manning7da3f9a2014-10-03 13:18:11 +0000459 createHexagonMCInstrInfo);
Tony Linthicumb3705e02011-12-15 22:29:08 +0000460
461 // Register the MC register info.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000462 TargetRegistry::RegisterMCRegInfo(getTheHexagonTarget(),
Tony Linthicumb3705e02011-12-15 22:29:08 +0000463 createHexagonMCRegisterInfo);
464
465 // Register the MC subtarget info.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000466 TargetRegistry::RegisterMCSubtargetInfo(getTheHexagonTarget(),
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000467 Hexagon_MC::createHexagonMCSubtargetInfo);
Sid Manning7da3f9a2014-10-03 13:18:11 +0000468
469 // Register the MC Code Emitter
Mehdi Aminif42454b2016-10-09 23:00:34 +0000470 TargetRegistry::RegisterMCCodeEmitter(getTheHexagonTarget(),
Sid Manning7da3f9a2014-10-03 13:18:11 +0000471 createHexagonMCCodeEmitter);
Sid Manning12cd21a2014-10-15 18:27:40 +0000472
Colin LeMahieua6750772015-06-03 17:34:16 +0000473 // Register the asm backend
Mehdi Aminif42454b2016-10-09 23:00:34 +0000474 TargetRegistry::RegisterMCAsmBackend(getTheHexagonTarget(),
Colin LeMahieua6750772015-06-03 17:34:16 +0000475 createHexagonAsmBackend);
476
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000477
478 // Register the MC instruction analyzer.
479 TargetRegistry::RegisterMCInstrAnalysis(getTheHexagonTarget(),
480 createHexagonMCInstrAnalysis);
481
Colin LeMahieube99a022015-06-17 03:06:16 +0000482 // Register the obj streamer
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000483 TargetRegistry::RegisterELFStreamer(getTheHexagonTarget(),
484 createMCStreamer);
485
486 // Register the obj target streamer
487 TargetRegistry::RegisterObjectTargetStreamer(getTheHexagonTarget(),
488 createHexagonObjectTargetStreamer);
Colin LeMahieube99a022015-06-17 03:06:16 +0000489
Colin LeMahieud2158752015-06-18 20:43:50 +0000490 // Register the asm streamer
Mehdi Aminif42454b2016-10-09 23:00:34 +0000491 TargetRegistry::RegisterAsmTargetStreamer(getTheHexagonTarget(),
Colin LeMahieud2158752015-06-18 20:43:50 +0000492 createMCAsmTargetStreamer);
493
Sid Manning12cd21a2014-10-15 18:27:40 +0000494 // Register the MC Inst Printer
Mehdi Aminif42454b2016-10-09 23:00:34 +0000495 TargetRegistry::RegisterMCInstPrinter(getTheHexagonTarget(),
Sid Manning12cd21a2014-10-15 18:27:40 +0000496 createHexagonMCInstPrinter);
Tony Linthicumb3705e02011-12-15 22:29:08 +0000497}