Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 1 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=kaveri -verify-machineinstrs < %s | FileCheck -check-prefix=CI -check-prefix=GCN -check-prefix=CIVI %s |
| 2 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=GFX89 -check-prefix=GCN -check-prefix=CIVI %s |
Konstantin Zhuravlyov | c40d9f2 | 2017-12-08 20:52:28 +0000 | [diff] [blame] | 3 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=gfx900 -verify-machineinstrs -enable-packed-inlinable-literals < %s | FileCheck -check-prefix=GFX89 -check-prefix=GFX9 -check-prefix=GCN %s |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 4 | |
| 5 | ; GCN-LABEL: {{^}}fneg_fabs_fadd_f16: |
| 6 | ; CI: v_cvt_f32_f16_e32 |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 7 | ; CI: v_cvt_f32_f16_e64 [[CVT_ABS_X:v[0-9]+]], |v{{[0-9]+}}| |
Matt Arsenault | 6c29c5a | 2017-07-10 19:53:57 +0000 | [diff] [blame] | 8 | ; CI: v_sub_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[CVT_ABS_X]] |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 9 | |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 10 | ; GFX89-NOT: _and |
| 11 | ; GFX89: v_sub_f16_e64 {{v[0-9]+}}, {{v[0-9]+}}, |{{v[0-9]+}}| |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 12 | define amdgpu_kernel void @fneg_fabs_fadd_f16(half addrspace(1)* %out, half %x, half %y) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 13 | %fabs = call half @llvm.fabs.f16(half %x) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 14 | %fsub = fsub half -0.0, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 15 | %fadd = fadd half %y, %fsub |
| 16 | store half %fadd, half addrspace(1)* %out, align 2 |
| 17 | ret void |
| 18 | } |
| 19 | |
| 20 | ; GCN-LABEL: {{^}}fneg_fabs_fmul_f16: |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 21 | ; CI-DAG: v_cvt_f32_f16_e32 |
| 22 | ; CI-DAG: v_cvt_f32_f16_e64 [[CVT_NEG_ABS_X:v[0-9]+]], -|{{v[0-9]+}}| |
Matt Arsenault | 6c29c5a | 2017-07-10 19:53:57 +0000 | [diff] [blame] | 23 | ; CI: v_mul_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, [[CVT_NEG_ABS_X]] |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 24 | ; CI: v_cvt_f16_f32_e32 |
| 25 | |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 26 | ; GFX89-NOT: _and |
| 27 | ; GFX89: v_mul_f16_e64 [[MUL:v[0-9]+]], {{v[0-9]+}}, -|{{v[0-9]+}}| |
| 28 | ; GFX89-NOT: [[MUL]] |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 29 | ; GFX89: {{flat|global}}_store_short v{{\[[0-9]+:[0-9]+\]}}, [[MUL]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 30 | define amdgpu_kernel void @fneg_fabs_fmul_f16(half addrspace(1)* %out, half %x, half %y) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 31 | %fabs = call half @llvm.fabs.f16(half %x) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 32 | %fsub = fsub half -0.0, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 33 | %fmul = fmul half %y, %fsub |
| 34 | store half %fmul, half addrspace(1)* %out, align 2 |
| 35 | ret void |
| 36 | } |
| 37 | |
| 38 | ; DAGCombiner will transform: |
| 39 | ; (fabs (f16 bitcast (i16 a))) => (f16 bitcast (and (i16 a), 0x7FFFFFFF)) |
| 40 | ; unless isFabsFree returns true |
| 41 | |
| 42 | ; GCN-LABEL: {{^}}fneg_fabs_free_f16: |
| 43 | ; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 44 | define amdgpu_kernel void @fneg_fabs_free_f16(half addrspace(1)* %out, i16 %in) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 45 | %bc = bitcast i16 %in to half |
| 46 | %fabs = call half @llvm.fabs.f16(half %bc) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 47 | %fsub = fsub half -0.0, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 48 | store half %fsub, half addrspace(1)* %out |
| 49 | ret void |
| 50 | } |
| 51 | |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 52 | ; GCN-LABEL: {{^}}fneg_fabs_f16: |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 53 | ; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 54 | define amdgpu_kernel void @fneg_fabs_f16(half addrspace(1)* %out, half %in) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 55 | %fabs = call half @llvm.fabs.f16(half %in) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 56 | %fsub = fsub half -0.0, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 57 | store half %fsub, half addrspace(1)* %out, align 2 |
| 58 | ret void |
| 59 | } |
| 60 | |
| 61 | ; GCN-LABEL: {{^}}v_fneg_fabs_f16: |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 62 | ; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 63 | define amdgpu_kernel void @v_fneg_fabs_f16(half addrspace(1)* %out, half addrspace(1)* %in) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 64 | %val = load half, half addrspace(1)* %in, align 2 |
| 65 | %fabs = call half @llvm.fabs.f16(half %val) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 66 | %fsub = fsub half -0.0, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 67 | store half %fsub, half addrspace(1)* %out, align 2 |
| 68 | ret void |
| 69 | } |
| 70 | |
| 71 | ; FIXME: single bit op |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 72 | ; GCN-LABEL: {{^}}s_fneg_fabs_v2f16: |
Simon Pilgrim | 8bd2d87 | 2017-09-14 10:38:30 +0000 | [diff] [blame] | 73 | ; CI: v_lshlrev_b32_e32 [[SHL:v[0-9]+]], 16, v{{[0-9]+}} |
| 74 | ; CI: v_or_b32_e32 [[OR:v[0-9]+]], v{{[0-9]+}}, [[SHL]] |
| 75 | ; CI: v_or_b32_e32 v{{[0-9]+}}, 0x80008000, [[OR]] |
| 76 | ; VI: s_mov_b32 [[MASK:s[0-9]+]], 0x8000{{$}} |
Stanislav Mekhanoshin | 56ea488 | 2017-05-30 16:49:24 +0000 | [diff] [blame] | 77 | ; VI: v_mov_b32_e32 [[VMASK:v[0-9]+]], [[MASK]] |
Stanislav Mekhanoshin | 0330660 | 2017-06-03 17:39:47 +0000 | [diff] [blame] | 78 | ; VI: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[VMASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD |
Simon Pilgrim | 8bd2d87 | 2017-09-14 10:38:30 +0000 | [diff] [blame] | 79 | ; VI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]], |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 80 | ; CIVI: flat_store_dword |
| 81 | |
| 82 | ; GFX9: s_or_b32 s{{[0-9]+}}, 0x80008000, s{{[0-9]+}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 83 | define amdgpu_kernel void @s_fneg_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 84 | %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 85 | %fneg.fabs = fsub <2 x half> <half -0.0, half -0.0>, %fabs |
| 86 | store <2 x half> %fneg.fabs, <2 x half> addrspace(1)* %out |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 87 | ret void |
| 88 | } |
| 89 | |
| 90 | ; GCN-LABEL: {{^}}fneg_fabs_v4f16: |
Simon Pilgrim | 8bd2d87 | 2017-09-14 10:38:30 +0000 | [diff] [blame] | 91 | ; CI: s_mov_b32 [[MASK:s[0-9]+]], 0x80008000 |
| 92 | ; CI: v_lshlrev_b32_e32 [[SHL0:v[0-9]+]], 16, v{{[0-9]+}} |
| 93 | ; CI: v_or_b32_e32 [[OR0:v[0-9]+]], v{{[0-9]+}}, [[SHL0]] |
| 94 | ; CI: v_lshlrev_b32_e32 [[SHL1:v[0-9]+]], 16, v{{[0-9]+}} |
| 95 | ; CI: v_or_b32_e32 [[OR1:v[0-9]+]], v{{[0-9]+}}, [[SHL1]] |
| 96 | ; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]], [[OR0]] |
| 97 | ; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]], [[OR1]] |
| 98 | ; VI: s_mov_b32 [[MASK:s[0-9]+]], 0x8000{{$}} |
Stanislav Mekhanoshin | 56ea488 | 2017-05-30 16:49:24 +0000 | [diff] [blame] | 99 | ; VI: v_mov_b32_e32 [[VMASK:v[0-9]+]], [[MASK]] |
Stanislav Mekhanoshin | 0330660 | 2017-06-03 17:39:47 +0000 | [diff] [blame] | 100 | ; VI: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[VMASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD |
Stanislav Mekhanoshin | 56ea488 | 2017-05-30 16:49:24 +0000 | [diff] [blame] | 101 | ; VI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]], |
Stanislav Mekhanoshin | 0330660 | 2017-06-03 17:39:47 +0000 | [diff] [blame] | 102 | ; VI: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[VMASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD |
Stanislav Mekhanoshin | 56ea488 | 2017-05-30 16:49:24 +0000 | [diff] [blame] | 103 | ; VI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]], |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 104 | |
| 105 | ; GFX9: s_mov_b32 [[MASK:s[0-9]+]], 0x80008000 |
| 106 | ; GFX9: s_or_b32 s{{[0-9]+}}, [[MASK]], s{{[0-9]+}} |
| 107 | ; GFX9: s_or_b32 s{{[0-9]+}}, [[MASK]], s{{[0-9]+}} |
| 108 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 109 | ; GCN: {{flat|global}}_store_dwordx2 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 110 | define amdgpu_kernel void @fneg_fabs_v4f16(<4 x half> addrspace(1)* %out, <4 x half> %in) { |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 111 | %fabs = call <4 x half> @llvm.fabs.v4f16(<4 x half> %in) |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 112 | %fsub = fsub <4 x half> <half -0.0, half -0.0, half -0.0, half -0.0>, %fabs |
Matt Arsenault | c79dc70 | 2016-11-15 02:25:28 +0000 | [diff] [blame] | 113 | store <4 x half> %fsub, <4 x half> addrspace(1)* %out |
| 114 | ret void |
| 115 | } |
| 116 | |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 117 | ; GCN-LABEL: {{^}}fold_user_fneg_fabs_v2f16: |
| 118 | ; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}| |
| 119 | ; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}| |
| 120 | ; CI: v_mul_f32_e32 v{{[0-9]+}}, 4.0, v{{[0-9]+}} |
| 121 | ; CI: v_mul_f32_e32 v{{[0-9]+}}, 4.0, v{{[0-9]+}} |
| 122 | |
| 123 | ; VI: v_mul_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}|, 4.0 |
Stanislav Mekhanoshin | 0330660 | 2017-06-03 17:39:47 +0000 | [diff] [blame] | 124 | ; VI: v_mul_f16_sdwa v{{[0-9]+}}, -|v{{[0-9]+}}|, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 125 | |
| 126 | ; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff |
| 127 | ; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[ABS]], 4.0 neg_lo:[1,0] neg_hi:[1,0] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 128 | define amdgpu_kernel void @fold_user_fneg_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) #0 { |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 129 | %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in) |
| 130 | %fneg.fabs = fsub <2 x half> <half -0.0, half -0.0>, %fabs |
| 131 | %mul = fmul <2 x half> %fneg.fabs, <half 4.0, half 4.0> |
| 132 | store <2 x half> %mul, <2 x half> addrspace(1)* %out |
| 133 | ret void |
| 134 | } |
| 135 | |
| 136 | ; GCN-LABEL: {{^}}s_fneg_multi_use_fabs_v2f16: |
| 137 | ; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff |
| 138 | ; GFX9: v_mov_b32_e32 [[VABS:v[0-9]+]], [[ABS]] |
| 139 | ; GFX9: v_xor_b32_e32 [[NEG:v[0-9]+]], 0x80008000, [[VABS]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 140 | define amdgpu_kernel void @s_fneg_multi_use_fabs_v2f16(<2 x half> addrspace(1)* %out0, <2 x half> addrspace(1)* %out1, <2 x half> %in) { |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 141 | %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in) |
| 142 | %fneg = fsub <2 x half> <half -0.0, half -0.0>, %fabs |
| 143 | store <2 x half> %fabs, <2 x half> addrspace(1)* %out0 |
| 144 | store <2 x half> %fneg, <2 x half> addrspace(1)* %out1 |
| 145 | ret void |
| 146 | } |
| 147 | |
| 148 | ; GCN-LABEL: {{^}}s_fneg_multi_use_fabs_foldable_neg_v2f16: |
| 149 | ; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff |
| 150 | ; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[ABS]], 4.0 neg_lo:[1,0] neg_hi:[1,0] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 151 | define amdgpu_kernel void @s_fneg_multi_use_fabs_foldable_neg_v2f16(<2 x half> addrspace(1)* %out0, <2 x half> addrspace(1)* %out1, <2 x half> %in) { |
Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 152 | %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in) |
| 153 | %fneg = fsub <2 x half> <half -0.0, half -0.0>, %fabs |
| 154 | %mul = fmul <2 x half> %fneg, <half 4.0, half 4.0> |
| 155 | store <2 x half> %fabs, <2 x half> addrspace(1)* %out0 |
| 156 | store <2 x half> %mul, <2 x half> addrspace(1)* %out1 |
| 157 | ret void |
| 158 | } |
| 159 | |
| 160 | declare half @llvm.fabs.f16(half) #1 |
| 161 | declare <2 x half> @llvm.fabs.v2f16(<2 x half>) #1 |
| 162 | declare <4 x half> @llvm.fabs.v4f16(<4 x half>) #1 |
| 163 | |
| 164 | attributes #0 = { nounwind } |
| 165 | attributes #1 = { nounwind readnone } |