blob: 06d380e10ba3ef497e69b971a6d0fa702f760e52 [file] [log] [blame]
Chris Lattner9ec375c2010-11-15 04:16:32 +00001//===-- PPCMCCodeEmitter.cpp - Convert PPC code to machine code -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/PPCMCTargetDesc.h"
Evan Cheng61d4a202011-07-25 19:53:23 +000015#include "MCTargetDesc/PPCFixupKinds.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/Statistic.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000017#include "llvm/MC/MCCodeEmitter.h"
Hal Finkelfeea6532013-03-26 20:08:20 +000018#include "llvm/MC/MCContext.h"
Bill Schmidtc56f1d32012-12-11 20:30:11 +000019#include "llvm/MC/MCExpr.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000020#include "llvm/MC/MCInst.h"
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000021#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000023#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/Support/raw_ostream.h"
Bill Schmidtc763c222013-09-16 17:25:12 +000025#include "llvm/Target/TargetOpcodes.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000026using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "mccodeemitter"
29
Chris Lattner9ec375c2010-11-15 04:16:32 +000030STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
31
32namespace {
33class PPCMCCodeEmitter : public MCCodeEmitter {
Aaron Ballmanf9a18972015-02-15 22:54:22 +000034 PPCMCCodeEmitter(const PPCMCCodeEmitter &) = delete;
35 void operator=(const PPCMCCodeEmitter &) = delete;
Craig Toppera60c0f12012-09-15 17:09:36 +000036
Hal Finkela7bbaf62014-02-02 06:12:27 +000037 const MCInstrInfo &MCII;
Hal Finkelfeea6532013-03-26 20:08:20 +000038 const MCContext &CTX;
Ulrich Weigandcae3a172014-03-24 18:16:09 +000039 bool IsLittleEndian;
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000040
Chris Lattner9ec375c2010-11-15 04:16:32 +000041public:
Ulrich Weigandcae3a172014-03-24 18:16:09 +000042 PPCMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx, bool isLittle)
43 : MCII(mcii), CTX(ctx), IsLittleEndian(isLittle) {
Chris Lattner9ec375c2010-11-15 04:16:32 +000044 }
45
46 ~PPCMCCodeEmitter() {}
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000047
Chris Lattner0e3461e2010-11-15 06:09:35 +000048 unsigned getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000049 SmallVectorImpl<MCFixup> &Fixups,
50 const MCSubtargetInfo &STI) const;
Chris Lattner0e3461e2010-11-15 06:09:35 +000051 unsigned getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000052 SmallVectorImpl<MCFixup> &Fixups,
53 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000054 unsigned getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000055 SmallVectorImpl<MCFixup> &Fixups,
56 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000057 unsigned getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000058 SmallVectorImpl<MCFixup> &Fixups,
59 const MCSubtargetInfo &STI) const;
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000060 unsigned getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000061 SmallVectorImpl<MCFixup> &Fixups,
62 const MCSubtargetInfo &STI) const;
Chris Lattnerefacb9e2010-11-15 08:22:03 +000063 unsigned getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000064 SmallVectorImpl<MCFixup> &Fixups,
65 const MCSubtargetInfo &STI) const;
Chris Lattner8f4444d2010-11-15 08:02:41 +000066 unsigned getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000067 SmallVectorImpl<MCFixup> &Fixups,
68 const MCSubtargetInfo &STI) const;
Joerg Sonnenberger0013b922014-08-08 16:43:49 +000069 unsigned getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
70 SmallVectorImpl<MCFixup> &Fixups,
71 const MCSubtargetInfo &STI) const;
72 unsigned getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
73 SmallVectorImpl<MCFixup> &Fixups,
74 const MCSubtargetInfo &STI) const;
75 unsigned getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
76 SmallVectorImpl<MCFixup> &Fixups,
77 const MCSubtargetInfo &STI) const;
Bill Schmidtca4a0c92012-12-04 16:18:08 +000078 unsigned getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000079 SmallVectorImpl<MCFixup> &Fixups,
80 const MCSubtargetInfo &STI) const;
Ulrich Weigand5143bab2013-07-02 21:31:04 +000081 unsigned getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000082 SmallVectorImpl<MCFixup> &Fixups,
83 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000084 unsigned get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000085 SmallVectorImpl<MCFixup> &Fixups,
86 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000087
Chris Lattner9ec375c2010-11-15 04:16:32 +000088 /// getMachineOpValue - Return binary encoding of operand. If the machine
89 /// operand requires relocation, record the relocation and return zero.
90 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +000091 SmallVectorImpl<MCFixup> &Fixups,
92 const MCSubtargetInfo &STI) const;
Chris Lattner9ec375c2010-11-15 04:16:32 +000093
94 // getBinaryCodeForInstr - TableGen'erated function for getting the
95 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000096 uint64_t getBinaryCodeForInstr(const MCInst &MI,
David Woodhouse3fa98a62014-01-28 23:13:18 +000097 SmallVectorImpl<MCFixup> &Fixups,
98 const MCSubtargetInfo &STI) const;
Chris Lattner9ec375c2010-11-15 04:16:32 +000099 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000100 SmallVectorImpl<MCFixup> &Fixups,
Craig Topper0d3fa922014-04-29 07:57:37 +0000101 const MCSubtargetInfo &STI) const override {
Bill Schmidtc763c222013-09-16 17:25:12 +0000102 // For fast-isel, a float COPY_TO_REGCLASS can survive this long.
103 // It's just a nop to keep the register classes happy, so don't
104 // generate anything.
105 unsigned Opcode = MI.getOpcode();
Hal Finkela7bbaf62014-02-02 06:12:27 +0000106 const MCInstrDesc &Desc = MCII.get(Opcode);
Bill Schmidtc763c222013-09-16 17:25:12 +0000107 if (Opcode == TargetOpcode::COPY_TO_REGCLASS)
108 return;
109
David Woodhouse3fa98a62014-01-28 23:13:18 +0000110 uint64_t Bits = getBinaryCodeForInstr(MI, Fixups, STI);
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000111
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000112 // Output the constant in big/little endian byte order.
Hal Finkela7bbaf62014-02-02 06:12:27 +0000113 unsigned Size = Desc.getSize();
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000114 switch (Size) {
115 case 4:
116 if (IsLittleEndian) {
117 OS << (char)(Bits);
118 OS << (char)(Bits >> 8);
119 OS << (char)(Bits >> 16);
120 OS << (char)(Bits >> 24);
121 } else {
122 OS << (char)(Bits >> 24);
123 OS << (char)(Bits >> 16);
124 OS << (char)(Bits >> 8);
125 OS << (char)(Bits);
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000126 }
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000127 break;
128 case 8:
129 // If we emit a pair of instructions, the first one is
130 // always in the top 32 bits, even on little-endian.
131 if (IsLittleEndian) {
132 OS << (char)(Bits >> 32);
133 OS << (char)(Bits >> 40);
134 OS << (char)(Bits >> 48);
135 OS << (char)(Bits >> 56);
136 OS << (char)(Bits);
137 OS << (char)(Bits >> 8);
138 OS << (char)(Bits >> 16);
139 OS << (char)(Bits >> 24);
140 } else {
141 OS << (char)(Bits >> 56);
142 OS << (char)(Bits >> 48);
143 OS << (char)(Bits >> 40);
144 OS << (char)(Bits >> 32);
145 OS << (char)(Bits >> 24);
146 OS << (char)(Bits >> 16);
147 OS << (char)(Bits >> 8);
148 OS << (char)(Bits);
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000149 }
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000150 break;
151 default:
152 llvm_unreachable ("Invalid instruction size");
Chris Lattner9ec375c2010-11-15 04:16:32 +0000153 }
154
155 ++MCNumEmitted; // Keep track of the # of mi's emitted.
156 }
157
158};
159
160} // end anonymous namespace
161
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000162MCCodeEmitter *llvm::createPPCMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000163 const MCRegisterInfo &MRI,
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000164 const MCSubtargetInfo &STI,
Chris Lattner9ec375c2010-11-15 04:16:32 +0000165 MCContext &Ctx) {
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000166 Triple TT(STI.getTargetTriple());
167 bool IsLittleEndian = TT.getArch() == Triple::ppc64le;
168 return new PPCMCCodeEmitter(MCII, Ctx, IsLittleEndian);
Chris Lattner9ec375c2010-11-15 04:16:32 +0000169}
170
171unsigned PPCMCCodeEmitter::
Chris Lattner0e3461e2010-11-15 06:09:35 +0000172getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000173 SmallVectorImpl<MCFixup> &Fixups,
174 const MCSubtargetInfo &STI) const {
Chris Lattner79fa3712010-11-15 05:57:53 +0000175 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000176 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner79fa3712010-11-15 05:57:53 +0000177
178 // Add a fixup for the branch target.
179 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
180 (MCFixupKind)PPC::fixup_ppc_br24));
181 return 0;
182}
183
Chris Lattner0e3461e2010-11-15 06:09:35 +0000184unsigned PPCMCCodeEmitter::getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000185 SmallVectorImpl<MCFixup> &Fixups,
186 const MCSubtargetInfo &STI) const {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000187 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000188 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner0e3461e2010-11-15 06:09:35 +0000189
Chris Lattner85e37682010-11-15 06:12:22 +0000190 // Add a fixup for the branch target.
191 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
192 (MCFixupKind)PPC::fixup_ppc_brcond14));
Chris Lattner0e3461e2010-11-15 06:09:35 +0000193 return 0;
194}
195
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000196unsigned PPCMCCodeEmitter::
197getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000198 SmallVectorImpl<MCFixup> &Fixups,
199 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000200 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000201 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000202
203 // Add a fixup for the branch target.
204 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
205 (MCFixupKind)PPC::fixup_ppc_br24abs));
206 return 0;
207}
208
209unsigned PPCMCCodeEmitter::
210getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000211 SmallVectorImpl<MCFixup> &Fixups,
212 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000213 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000214 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000215
216 // Add a fixup for the branch target.
217 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
218 (MCFixupKind)PPC::fixup_ppc_brcond14abs));
219 return 0;
220}
221
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000222unsigned PPCMCCodeEmitter::getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000223 SmallVectorImpl<MCFixup> &Fixups,
224 const MCSubtargetInfo &STI) const {
Chris Lattner65661122010-11-15 06:33:39 +0000225 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000226 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner65661122010-11-15 06:33:39 +0000227
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000228 // Add a fixup for the immediate field.
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000229 Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000230 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattner65661122010-11-15 06:33:39 +0000231 return 0;
232}
233
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000234unsigned PPCMCCodeEmitter::getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000235 SmallVectorImpl<MCFixup> &Fixups,
236 const MCSubtargetInfo &STI) const {
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000237 // Encode (imm, reg) as a memri, which has the low 16-bits as the
238 // displacement and the next 5 bits as the register #.
239 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000240 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 16;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000241
242 const MCOperand &MO = MI.getOperand(OpNo);
243 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000244 return (getMachineOpValue(MI, MO, Fixups, STI) & 0xFFFF) | RegBits;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000245
246 // Add a fixup for the displacement field.
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000247 Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000248 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000249 return RegBits;
250}
251
252
Chris Lattner8f4444d2010-11-15 08:02:41 +0000253unsigned PPCMCCodeEmitter::getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000254 SmallVectorImpl<MCFixup> &Fixups,
255 const MCSubtargetInfo &STI) const {
Chris Lattner8f4444d2010-11-15 08:02:41 +0000256 // Encode (imm, reg) as a memrix, which has the low 14-bits as the
257 // displacement and the next 5 bits as the register #.
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000258 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000259 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 14;
Chris Lattner8f4444d2010-11-15 08:02:41 +0000260
Chris Lattner65661122010-11-15 06:33:39 +0000261 const MCOperand &MO = MI.getOperand(OpNo);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000262 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000263 return ((getMachineOpValue(MI, MO, Fixups, STI) >> 2) & 0x3FFF) | RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000264
Ulrich Weigand3e186012013-03-26 10:56:47 +0000265 // Add a fixup for the displacement field.
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000266 Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000267 (MCFixupKind)PPC::fixup_ppc_half16ds));
Chris Lattner8f4444d2010-11-15 08:02:41 +0000268 return RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000269}
270
Chris Lattner0e3461e2010-11-15 06:09:35 +0000271
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000272unsigned PPCMCCodeEmitter::getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
273 SmallVectorImpl<MCFixup> &Fixups,
274 const MCSubtargetInfo &STI)
275 const {
276 // Encode (imm, reg) as a spe8dis, which has the low 5-bits of (imm / 8)
277 // as the displacement and the next 5 bits as the register #.
278 assert(MI.getOperand(OpNo+1).isReg());
279 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
280
281 const MCOperand &MO = MI.getOperand(OpNo);
282 assert(MO.isImm());
283 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 3;
284 return reverseBits(Imm | RegBits) >> 22;
285}
286
287
288unsigned PPCMCCodeEmitter::getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
289 SmallVectorImpl<MCFixup> &Fixups,
290 const MCSubtargetInfo &STI)
291 const {
292 // Encode (imm, reg) as a spe4dis, which has the low 5-bits of (imm / 4)
293 // as the displacement and the next 5 bits as the register #.
294 assert(MI.getOperand(OpNo+1).isReg());
295 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
296
297 const MCOperand &MO = MI.getOperand(OpNo);
298 assert(MO.isImm());
299 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 2;
300 return reverseBits(Imm | RegBits) >> 22;
301}
302
303
304unsigned PPCMCCodeEmitter::getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
305 SmallVectorImpl<MCFixup> &Fixups,
306 const MCSubtargetInfo &STI)
307 const {
308 // Encode (imm, reg) as a spe2dis, which has the low 5-bits of (imm / 2)
309 // as the displacement and the next 5 bits as the register #.
310 assert(MI.getOperand(OpNo+1).isReg());
311 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
312
313 const MCOperand &MO = MI.getOperand(OpNo);
314 assert(MO.isImm());
315 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 1;
316 return reverseBits(Imm | RegBits) >> 22;
317}
318
319
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000320unsigned PPCMCCodeEmitter::getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000321 SmallVectorImpl<MCFixup> &Fixups,
322 const MCSubtargetInfo &STI) const {
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000323 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000324 if (MO.isReg()) return getMachineOpValue(MI, MO, Fixups, STI);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000325
326 // Add a fixup for the TLS register, which simply provides a relocation
327 // hint to the linker that this statement is part of a relocation sequence.
328 // Return the thread-pointer register's encoding.
329 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
Ulrich Weigand5b427592013-07-05 12:22:36 +0000330 (MCFixupKind)PPC::fixup_ppc_nofixup));
David Woodhoused2cca112014-01-28 23:13:25 +0000331 Triple TT(STI.getTargetTriple());
Roman Divackybc1655b42013-12-22 10:45:37 +0000332 bool isPPC64 = TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le;
333 return CTX.getRegisterInfo()->getEncodingValue(isPPC64 ? PPC::X13 : PPC::R2);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000334}
335
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000336unsigned PPCMCCodeEmitter::getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000337 SmallVectorImpl<MCFixup> &Fixups,
338 const MCSubtargetInfo &STI) const {
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000339 // For special TLS calls, we need two fixups; one for the branch target
340 // (__tls_get_addr), which we create via getDirectBrEncoding as usual,
341 // and one for the TLSGD or TLSLD symbol, which is emitted here.
342 const MCOperand &MO = MI.getOperand(OpNo+1);
343 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
344 (MCFixupKind)PPC::fixup_ppc_nofixup));
David Woodhouse3fa98a62014-01-28 23:13:18 +0000345 return getDirectBrEncoding(MI, OpNo, Fixups, STI);
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000346}
347
Chris Lattner79fa3712010-11-15 05:57:53 +0000348unsigned PPCMCCodeEmitter::
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000349get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000350 SmallVectorImpl<MCFixup> &Fixups,
351 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000352 const MCOperand &MO = MI.getOperand(OpNo);
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000353 assert((MI.getOpcode() == PPC::MTOCRF || MI.getOpcode() == PPC::MTOCRF8 ||
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000354 MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) &&
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000355 (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7));
Bill Wendlingbc07a892013-06-18 07:20:20 +0000356 return 0x80 >> CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000357}
358
359
360unsigned PPCMCCodeEmitter::
Chris Lattner9ec375c2010-11-15 04:16:32 +0000361getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000362 SmallVectorImpl<MCFixup> &Fixups,
363 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000364 if (MO.isReg()) {
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000365 // MTOCRF/MFOCRF should go through get_crbitm_encoding for the CR operand.
Chris Lattner7b25d6f2010-11-16 00:57:32 +0000366 // The GPR operand should come through here though.
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000367 assert((MI.getOpcode() != PPC::MTOCRF && MI.getOpcode() != PPC::MTOCRF8 &&
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000368 MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) ||
Chris Lattner73716a62010-11-16 00:55:51 +0000369 MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000370 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000371 }
Chris Lattnerc877d8f2010-11-15 04:51:55 +0000372
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000373 assert(MO.isImm() &&
374 "Relocation required in an instruction that we cannot encode!");
375 return MO.getImm();
Chris Lattner9ec375c2010-11-15 04:16:32 +0000376}
377
378
379#include "PPCGenMCCodeEmitter.inc"