Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 1 | //===-- PPCMCCodeEmitter.cpp - Convert PPC code to machine code -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the PPCMCCodeEmitter class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 14 | #include "MCTargetDesc/PPCMCTargetDesc.h" |
Evan Cheng | 61d4a20 | 2011-07-25 19:53:23 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/PPCFixupKinds.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCCodeEmitter.h" |
Hal Finkel | feea653 | 2013-03-26 20:08:20 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCContext.h" |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCExpr.h" |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInst.h" |
Adhemerval Zanella | f2aceda | 2012-10-25 12:27:42 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSubtargetInfo.h" |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 23 | #include "llvm/Support/ErrorHandling.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" |
Bill Schmidt | c763c22 | 2013-09-16 17:25:12 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetOpcodes.h" |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 28 | #define DEBUG_TYPE "mccodeemitter" |
| 29 | |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 30 | STATISTIC(MCNumEmitted, "Number of MC instructions emitted"); |
| 31 | |
| 32 | namespace { |
| 33 | class PPCMCCodeEmitter : public MCCodeEmitter { |
Aaron Ballman | f9a1897 | 2015-02-15 22:54:22 +0000 | [diff] [blame^] | 34 | PPCMCCodeEmitter(const PPCMCCodeEmitter &) = delete; |
| 35 | void operator=(const PPCMCCodeEmitter &) = delete; |
Craig Topper | a60c0f1 | 2012-09-15 17:09:36 +0000 | [diff] [blame] | 36 | |
Hal Finkel | a7bbaf6 | 2014-02-02 06:12:27 +0000 | [diff] [blame] | 37 | const MCInstrInfo &MCII; |
Hal Finkel | feea653 | 2013-03-26 20:08:20 +0000 | [diff] [blame] | 38 | const MCContext &CTX; |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 39 | bool IsLittleEndian; |
Adhemerval Zanella | f2aceda | 2012-10-25 12:27:42 +0000 | [diff] [blame] | 40 | |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 41 | public: |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 42 | PPCMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx, bool isLittle) |
| 43 | : MCII(mcii), CTX(ctx), IsLittleEndian(isLittle) { |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 44 | } |
| 45 | |
| 46 | ~PPCMCCodeEmitter() {} |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 47 | |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 48 | unsigned getDirectBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 49 | SmallVectorImpl<MCFixup> &Fixups, |
| 50 | const MCSubtargetInfo &STI) const; |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 51 | unsigned getCondBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 52 | SmallVectorImpl<MCFixup> &Fixups, |
| 53 | const MCSubtargetInfo &STI) const; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 54 | unsigned getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 55 | SmallVectorImpl<MCFixup> &Fixups, |
| 56 | const MCSubtargetInfo &STI) const; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 57 | unsigned getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 58 | SmallVectorImpl<MCFixup> &Fixups, |
| 59 | const MCSubtargetInfo &STI) const; |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 60 | unsigned getImm16Encoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 61 | SmallVectorImpl<MCFixup> &Fixups, |
| 62 | const MCSubtargetInfo &STI) const; |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 63 | unsigned getMemRIEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 64 | SmallVectorImpl<MCFixup> &Fixups, |
| 65 | const MCSubtargetInfo &STI) const; |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 66 | unsigned getMemRIXEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 67 | SmallVectorImpl<MCFixup> &Fixups, |
| 68 | const MCSubtargetInfo &STI) const; |
Joerg Sonnenberger | 0013b92 | 2014-08-08 16:43:49 +0000 | [diff] [blame] | 69 | unsigned getSPE8DisEncoding(const MCInst &MI, unsigned OpNo, |
| 70 | SmallVectorImpl<MCFixup> &Fixups, |
| 71 | const MCSubtargetInfo &STI) const; |
| 72 | unsigned getSPE4DisEncoding(const MCInst &MI, unsigned OpNo, |
| 73 | SmallVectorImpl<MCFixup> &Fixups, |
| 74 | const MCSubtargetInfo &STI) const; |
| 75 | unsigned getSPE2DisEncoding(const MCInst &MI, unsigned OpNo, |
| 76 | SmallVectorImpl<MCFixup> &Fixups, |
| 77 | const MCSubtargetInfo &STI) const; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 78 | unsigned getTLSRegEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 79 | SmallVectorImpl<MCFixup> &Fixups, |
| 80 | const MCSubtargetInfo &STI) const; |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 81 | unsigned getTLSCallEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 82 | SmallVectorImpl<MCFixup> &Fixups, |
| 83 | const MCSubtargetInfo &STI) const; |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 84 | unsigned get_crbitm_encoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 85 | SmallVectorImpl<MCFixup> &Fixups, |
| 86 | const MCSubtargetInfo &STI) const; |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 87 | |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 88 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 89 | /// operand requires relocation, record the relocation and return zero. |
| 90 | unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 91 | SmallVectorImpl<MCFixup> &Fixups, |
| 92 | const MCSubtargetInfo &STI) const; |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 93 | |
| 94 | // getBinaryCodeForInstr - TableGen'erated function for getting the |
| 95 | // binary encoding for an instruction. |
Owen Anderson | d845d9d | 2012-01-24 18:37:29 +0000 | [diff] [blame] | 96 | uint64_t getBinaryCodeForInstr(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 97 | SmallVectorImpl<MCFixup> &Fixups, |
| 98 | const MCSubtargetInfo &STI) const; |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 99 | void EncodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 100 | SmallVectorImpl<MCFixup> &Fixups, |
Craig Topper | 0d3fa92 | 2014-04-29 07:57:37 +0000 | [diff] [blame] | 101 | const MCSubtargetInfo &STI) const override { |
Bill Schmidt | c763c22 | 2013-09-16 17:25:12 +0000 | [diff] [blame] | 102 | // For fast-isel, a float COPY_TO_REGCLASS can survive this long. |
| 103 | // It's just a nop to keep the register classes happy, so don't |
| 104 | // generate anything. |
| 105 | unsigned Opcode = MI.getOpcode(); |
Hal Finkel | a7bbaf6 | 2014-02-02 06:12:27 +0000 | [diff] [blame] | 106 | const MCInstrDesc &Desc = MCII.get(Opcode); |
Bill Schmidt | c763c22 | 2013-09-16 17:25:12 +0000 | [diff] [blame] | 107 | if (Opcode == TargetOpcode::COPY_TO_REGCLASS) |
| 108 | return; |
| 109 | |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 110 | uint64_t Bits = getBinaryCodeForInstr(MI, Fixups, STI); |
Adhemerval Zanella | 1be10dc | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 111 | |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 112 | // Output the constant in big/little endian byte order. |
Hal Finkel | a7bbaf6 | 2014-02-02 06:12:27 +0000 | [diff] [blame] | 113 | unsigned Size = Desc.getSize(); |
Ulrich Weigand | 7c3f0dc | 2014-06-18 15:37:07 +0000 | [diff] [blame] | 114 | switch (Size) { |
| 115 | case 4: |
| 116 | if (IsLittleEndian) { |
| 117 | OS << (char)(Bits); |
| 118 | OS << (char)(Bits >> 8); |
| 119 | OS << (char)(Bits >> 16); |
| 120 | OS << (char)(Bits >> 24); |
| 121 | } else { |
| 122 | OS << (char)(Bits >> 24); |
| 123 | OS << (char)(Bits >> 16); |
| 124 | OS << (char)(Bits >> 8); |
| 125 | OS << (char)(Bits); |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 126 | } |
Ulrich Weigand | 7c3f0dc | 2014-06-18 15:37:07 +0000 | [diff] [blame] | 127 | break; |
| 128 | case 8: |
| 129 | // If we emit a pair of instructions, the first one is |
| 130 | // always in the top 32 bits, even on little-endian. |
| 131 | if (IsLittleEndian) { |
| 132 | OS << (char)(Bits >> 32); |
| 133 | OS << (char)(Bits >> 40); |
| 134 | OS << (char)(Bits >> 48); |
| 135 | OS << (char)(Bits >> 56); |
| 136 | OS << (char)(Bits); |
| 137 | OS << (char)(Bits >> 8); |
| 138 | OS << (char)(Bits >> 16); |
| 139 | OS << (char)(Bits >> 24); |
| 140 | } else { |
| 141 | OS << (char)(Bits >> 56); |
| 142 | OS << (char)(Bits >> 48); |
| 143 | OS << (char)(Bits >> 40); |
| 144 | OS << (char)(Bits >> 32); |
| 145 | OS << (char)(Bits >> 24); |
| 146 | OS << (char)(Bits >> 16); |
| 147 | OS << (char)(Bits >> 8); |
| 148 | OS << (char)(Bits); |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 149 | } |
Ulrich Weigand | 7c3f0dc | 2014-06-18 15:37:07 +0000 | [diff] [blame] | 150 | break; |
| 151 | default: |
| 152 | llvm_unreachable ("Invalid instruction size"); |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | ++MCNumEmitted; // Keep track of the # of mi's emitted. |
| 156 | } |
| 157 | |
| 158 | }; |
| 159 | |
| 160 | } // end anonymous namespace |
| 161 | |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 162 | MCCodeEmitter *llvm::createPPCMCCodeEmitter(const MCInstrInfo &MCII, |
Jim Grosbach | c3b0427 | 2012-05-15 17:35:52 +0000 | [diff] [blame] | 163 | const MCRegisterInfo &MRI, |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 164 | const MCSubtargetInfo &STI, |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 165 | MCContext &Ctx) { |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 166 | Triple TT(STI.getTargetTriple()); |
| 167 | bool IsLittleEndian = TT.getArch() == Triple::ppc64le; |
| 168 | return new PPCMCCodeEmitter(MCII, Ctx, IsLittleEndian); |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | unsigned PPCMCCodeEmitter:: |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 172 | getDirectBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 173 | SmallVectorImpl<MCFixup> &Fixups, |
| 174 | const MCSubtargetInfo &STI) const { |
Chris Lattner | 79fa371 | 2010-11-15 05:57:53 +0000 | [diff] [blame] | 175 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 176 | if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI); |
Chris Lattner | 79fa371 | 2010-11-15 05:57:53 +0000 | [diff] [blame] | 177 | |
| 178 | // Add a fixup for the branch target. |
| 179 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
| 180 | (MCFixupKind)PPC::fixup_ppc_br24)); |
| 181 | return 0; |
| 182 | } |
| 183 | |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 184 | unsigned PPCMCCodeEmitter::getCondBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 185 | SmallVectorImpl<MCFixup> &Fixups, |
| 186 | const MCSubtargetInfo &STI) const { |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 187 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 188 | if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI); |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 189 | |
Chris Lattner | 85e3768 | 2010-11-15 06:12:22 +0000 | [diff] [blame] | 190 | // Add a fixup for the branch target. |
| 191 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
| 192 | (MCFixupKind)PPC::fixup_ppc_brcond14)); |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 193 | return 0; |
| 194 | } |
| 195 | |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 196 | unsigned PPCMCCodeEmitter:: |
| 197 | getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 198 | SmallVectorImpl<MCFixup> &Fixups, |
| 199 | const MCSubtargetInfo &STI) const { |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 200 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 201 | if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI); |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 202 | |
| 203 | // Add a fixup for the branch target. |
| 204 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
| 205 | (MCFixupKind)PPC::fixup_ppc_br24abs)); |
| 206 | return 0; |
| 207 | } |
| 208 | |
| 209 | unsigned PPCMCCodeEmitter:: |
| 210 | getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 211 | SmallVectorImpl<MCFixup> &Fixups, |
| 212 | const MCSubtargetInfo &STI) const { |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 213 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 214 | if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI); |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 215 | |
| 216 | // Add a fixup for the branch target. |
| 217 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
| 218 | (MCFixupKind)PPC::fixup_ppc_brcond14abs)); |
| 219 | return 0; |
| 220 | } |
| 221 | |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 222 | unsigned PPCMCCodeEmitter::getImm16Encoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 223 | SmallVectorImpl<MCFixup> &Fixups, |
| 224 | const MCSubtargetInfo &STI) const { |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 225 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 226 | if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI); |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 227 | |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 228 | // Add a fixup for the immediate field. |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 229 | Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(), |
Ulrich Weigand | 6e23ac6 | 2013-05-17 12:37:21 +0000 | [diff] [blame] | 230 | (MCFixupKind)PPC::fixup_ppc_half16)); |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 231 | return 0; |
| 232 | } |
| 233 | |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 234 | unsigned PPCMCCodeEmitter::getMemRIEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 235 | SmallVectorImpl<MCFixup> &Fixups, |
| 236 | const MCSubtargetInfo &STI) const { |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 237 | // Encode (imm, reg) as a memri, which has the low 16-bits as the |
| 238 | // displacement and the next 5 bits as the register #. |
| 239 | assert(MI.getOperand(OpNo+1).isReg()); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 240 | unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 16; |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 241 | |
| 242 | const MCOperand &MO = MI.getOperand(OpNo); |
| 243 | if (MO.isImm()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 244 | return (getMachineOpValue(MI, MO, Fixups, STI) & 0xFFFF) | RegBits; |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 245 | |
| 246 | // Add a fixup for the displacement field. |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 247 | Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(), |
Ulrich Weigand | 6e23ac6 | 2013-05-17 12:37:21 +0000 | [diff] [blame] | 248 | (MCFixupKind)PPC::fixup_ppc_half16)); |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 249 | return RegBits; |
| 250 | } |
| 251 | |
| 252 | |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 253 | unsigned PPCMCCodeEmitter::getMemRIXEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 254 | SmallVectorImpl<MCFixup> &Fixups, |
| 255 | const MCSubtargetInfo &STI) const { |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 256 | // Encode (imm, reg) as a memrix, which has the low 14-bits as the |
| 257 | // displacement and the next 5 bits as the register #. |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 258 | assert(MI.getOperand(OpNo+1).isReg()); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 259 | unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 14; |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 260 | |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 261 | const MCOperand &MO = MI.getOperand(OpNo); |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 262 | if (MO.isImm()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 263 | return ((getMachineOpValue(MI, MO, Fixups, STI) >> 2) & 0x3FFF) | RegBits; |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 264 | |
Ulrich Weigand | 3e18601 | 2013-03-26 10:56:47 +0000 | [diff] [blame] | 265 | // Add a fixup for the displacement field. |
Ulrich Weigand | cae3a17 | 2014-03-24 18:16:09 +0000 | [diff] [blame] | 266 | Fixups.push_back(MCFixup::Create(IsLittleEndian? 0 : 2, MO.getExpr(), |
Ulrich Weigand | 6e23ac6 | 2013-05-17 12:37:21 +0000 | [diff] [blame] | 267 | (MCFixupKind)PPC::fixup_ppc_half16ds)); |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 268 | return RegBits; |
Chris Lattner | 6566112 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 269 | } |
| 270 | |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 271 | |
Joerg Sonnenberger | 0013b92 | 2014-08-08 16:43:49 +0000 | [diff] [blame] | 272 | unsigned PPCMCCodeEmitter::getSPE8DisEncoding(const MCInst &MI, unsigned OpNo, |
| 273 | SmallVectorImpl<MCFixup> &Fixups, |
| 274 | const MCSubtargetInfo &STI) |
| 275 | const { |
| 276 | // Encode (imm, reg) as a spe8dis, which has the low 5-bits of (imm / 8) |
| 277 | // as the displacement and the next 5 bits as the register #. |
| 278 | assert(MI.getOperand(OpNo+1).isReg()); |
| 279 | uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5; |
| 280 | |
| 281 | const MCOperand &MO = MI.getOperand(OpNo); |
| 282 | assert(MO.isImm()); |
| 283 | uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 3; |
| 284 | return reverseBits(Imm | RegBits) >> 22; |
| 285 | } |
| 286 | |
| 287 | |
| 288 | unsigned PPCMCCodeEmitter::getSPE4DisEncoding(const MCInst &MI, unsigned OpNo, |
| 289 | SmallVectorImpl<MCFixup> &Fixups, |
| 290 | const MCSubtargetInfo &STI) |
| 291 | const { |
| 292 | // Encode (imm, reg) as a spe4dis, which has the low 5-bits of (imm / 4) |
| 293 | // as the displacement and the next 5 bits as the register #. |
| 294 | assert(MI.getOperand(OpNo+1).isReg()); |
| 295 | uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5; |
| 296 | |
| 297 | const MCOperand &MO = MI.getOperand(OpNo); |
| 298 | assert(MO.isImm()); |
| 299 | uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 2; |
| 300 | return reverseBits(Imm | RegBits) >> 22; |
| 301 | } |
| 302 | |
| 303 | |
| 304 | unsigned PPCMCCodeEmitter::getSPE2DisEncoding(const MCInst &MI, unsigned OpNo, |
| 305 | SmallVectorImpl<MCFixup> &Fixups, |
| 306 | const MCSubtargetInfo &STI) |
| 307 | const { |
| 308 | // Encode (imm, reg) as a spe2dis, which has the low 5-bits of (imm / 2) |
| 309 | // as the displacement and the next 5 bits as the register #. |
| 310 | assert(MI.getOperand(OpNo+1).isReg()); |
| 311 | uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5; |
| 312 | |
| 313 | const MCOperand &MO = MI.getOperand(OpNo); |
| 314 | assert(MO.isImm()); |
| 315 | uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 1; |
| 316 | return reverseBits(Imm | RegBits) >> 22; |
| 317 | } |
| 318 | |
| 319 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 320 | unsigned PPCMCCodeEmitter::getTLSRegEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 321 | SmallVectorImpl<MCFixup> &Fixups, |
| 322 | const MCSubtargetInfo &STI) const { |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 323 | const MCOperand &MO = MI.getOperand(OpNo); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 324 | if (MO.isReg()) return getMachineOpValue(MI, MO, Fixups, STI); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 325 | |
| 326 | // Add a fixup for the TLS register, which simply provides a relocation |
| 327 | // hint to the linker that this statement is part of a relocation sequence. |
| 328 | // Return the thread-pointer register's encoding. |
| 329 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 330 | (MCFixupKind)PPC::fixup_ppc_nofixup)); |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 331 | Triple TT(STI.getTargetTriple()); |
Roman Divacky | bc1655b4 | 2013-12-22 10:45:37 +0000 | [diff] [blame] | 332 | bool isPPC64 = TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le; |
| 333 | return CTX.getRegisterInfo()->getEncodingValue(isPPC64 ? PPC::X13 : PPC::R2); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 334 | } |
| 335 | |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 336 | unsigned PPCMCCodeEmitter::getTLSCallEncoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 337 | SmallVectorImpl<MCFixup> &Fixups, |
| 338 | const MCSubtargetInfo &STI) const { |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 339 | // For special TLS calls, we need two fixups; one for the branch target |
| 340 | // (__tls_get_addr), which we create via getDirectBrEncoding as usual, |
| 341 | // and one for the TLSGD or TLSLD symbol, which is emitted here. |
| 342 | const MCOperand &MO = MI.getOperand(OpNo+1); |
| 343 | Fixups.push_back(MCFixup::Create(0, MO.getExpr(), |
| 344 | (MCFixupKind)PPC::fixup_ppc_nofixup)); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 345 | return getDirectBrEncoding(MI, OpNo, Fixups, STI); |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 346 | } |
| 347 | |
Chris Lattner | 79fa371 | 2010-11-15 05:57:53 +0000 | [diff] [blame] | 348 | unsigned PPCMCCodeEmitter:: |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 349 | get_crbitm_encoding(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 350 | SmallVectorImpl<MCFixup> &Fixups, |
| 351 | const MCSubtargetInfo &STI) const { |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 352 | const MCOperand &MO = MI.getOperand(OpNo); |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 353 | assert((MI.getOpcode() == PPC::MTOCRF || MI.getOpcode() == PPC::MTOCRF8 || |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 354 | MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) && |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 355 | (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7)); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 356 | return 0x80 >> CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 357 | } |
| 358 | |
| 359 | |
| 360 | unsigned PPCMCCodeEmitter:: |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 361 | getMachineOpValue(const MCInst &MI, const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 362 | SmallVectorImpl<MCFixup> &Fixups, |
| 363 | const MCSubtargetInfo &STI) const { |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 364 | if (MO.isReg()) { |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 365 | // MTOCRF/MFOCRF should go through get_crbitm_encoding for the CR operand. |
Chris Lattner | 7b25d6f | 2010-11-16 00:57:32 +0000 | [diff] [blame] | 366 | // The GPR operand should come through here though. |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 367 | assert((MI.getOpcode() != PPC::MTOCRF && MI.getOpcode() != PPC::MTOCRF8 && |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 368 | MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) || |
Chris Lattner | 73716a6 | 2010-11-16 00:55:51 +0000 | [diff] [blame] | 369 | MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 370 | return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 371 | } |
Chris Lattner | c877d8f | 2010-11-15 04:51:55 +0000 | [diff] [blame] | 372 | |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 373 | assert(MO.isImm() && |
| 374 | "Relocation required in an instruction that we cannot encode!"); |
| 375 | return MO.getImm(); |
Chris Lattner | 9ec375c | 2010-11-15 04:16:32 +0000 | [diff] [blame] | 376 | } |
| 377 | |
| 378 | |
| 379 | #include "PPCGenMCCodeEmitter.inc" |