Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1 | //===-- BUFInstructions.td - Buffer Instruction Defintions ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; |
| 11 | def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">; |
| 12 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; |
| 13 | |
| 14 | def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">; |
| 15 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; |
| 16 | def MUBUFOffsetNoGLC : ComplexPattern<i64, 3, "SelectMUBUFOffset">; |
| 17 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; |
| 18 | def MUBUFIntrinsicOffset : ComplexPattern<i32, 2, "SelectMUBUFIntrinsicOffset">; |
| 19 | def MUBUFIntrinsicVOffset : ComplexPattern<i32, 3, "SelectMUBUFIntrinsicVOffset">; |
| 20 | |
| 21 | class MubufLoad <SDPatternOperator op> : PatFrag < |
| 22 | (ops node:$ptr), (op node:$ptr), [{ |
| 23 | auto const AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 24 | return AS == AMDGPUAS::GLOBAL_ADDRESS || |
| 25 | AS == AMDGPUAS::CONSTANT_ADDRESS; |
| 26 | }]>; |
| 27 | |
| 28 | def mubuf_load : MubufLoad <load>; |
| 29 | def mubuf_az_extloadi8 : MubufLoad <az_extloadi8>; |
| 30 | def mubuf_sextloadi8 : MubufLoad <sextloadi8>; |
| 31 | def mubuf_az_extloadi16 : MubufLoad <az_extloadi16>; |
| 32 | def mubuf_sextloadi16 : MubufLoad <sextloadi16>; |
| 33 | def mubuf_load_atomic : MubufLoad <atomic_load>; |
| 34 | |
| 35 | def BUFAddrKind { |
| 36 | int Offset = 0; |
| 37 | int OffEn = 1; |
| 38 | int IdxEn = 2; |
| 39 | int BothEn = 3; |
| 40 | int Addr64 = 4; |
| 41 | } |
| 42 | |
| 43 | class getAddrName<int addrKind> { |
| 44 | string ret = |
| 45 | !if(!eq(addrKind, BUFAddrKind.Offset), "offset", |
| 46 | !if(!eq(addrKind, BUFAddrKind.OffEn), "offen", |
| 47 | !if(!eq(addrKind, BUFAddrKind.IdxEn), "idxen", |
| 48 | !if(!eq(addrKind, BUFAddrKind.BothEn), "bothen", |
| 49 | !if(!eq(addrKind, BUFAddrKind.Addr64), "addr64", |
| 50 | ""))))); |
| 51 | } |
| 52 | |
| 53 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 54 | bit IsAddr64 = is_addr64; |
| 55 | string OpName = NAME # suffix; |
| 56 | } |
| 57 | |
| 58 | //===----------------------------------------------------------------------===// |
| 59 | // MTBUF classes |
| 60 | //===----------------------------------------------------------------------===// |
| 61 | |
| 62 | class MTBUF_Pseudo <string opName, dag outs, dag ins, |
| 63 | string asmOps, list<dag> pattern=[]> : |
| 64 | InstSI<outs, ins, "", pattern>, |
| 65 | SIMCInstr<opName, SIEncodingFamily.NONE> { |
| 66 | |
| 67 | let isPseudo = 1; |
| 68 | let isCodeGenOnly = 1; |
| 69 | let UseNamedOperandTable = 1; |
| 70 | |
| 71 | string Mnemonic = opName; |
| 72 | string AsmOperands = asmOps; |
| 73 | |
| 74 | let VM_CNT = 1; |
| 75 | let EXP_CNT = 1; |
| 76 | let MTBUF = 1; |
| 77 | let Uses = [EXEC]; |
| 78 | |
| 79 | let hasSideEffects = 0; |
| 80 | let UseNamedOperandTable = 1; |
| 81 | let SchedRW = [WriteVMEM]; |
| 82 | } |
| 83 | |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame^] | 84 | class MTBUF_Real <MTBUF_Pseudo ps> : |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 85 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, |
| 86 | Enc64 { |
| 87 | |
| 88 | let isPseudo = 0; |
| 89 | let isCodeGenOnly = 0; |
| 90 | |
| 91 | // copy relevant pseudo op flags |
| 92 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 93 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 94 | let Constraints = ps.Constraints; |
| 95 | let DisableEncoding = ps.DisableEncoding; |
| 96 | let TSFlags = ps.TSFlags; |
| 97 | |
| 98 | bits<8> vdata; |
| 99 | bits<12> offset; |
| 100 | bits<1> offen; |
| 101 | bits<1> idxen; |
| 102 | bits<1> glc; |
| 103 | bits<1> addr64; |
| 104 | bits<4> dfmt; |
| 105 | bits<3> nfmt; |
| 106 | bits<8> vaddr; |
| 107 | bits<7> srsrc; |
| 108 | bits<1> slc; |
| 109 | bits<1> tfe; |
| 110 | bits<8> soffset; |
| 111 | |
| 112 | let Inst{11-0} = offset; |
| 113 | let Inst{12} = offen; |
| 114 | let Inst{13} = idxen; |
| 115 | let Inst{14} = glc; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 116 | let Inst{22-19} = dfmt; |
| 117 | let Inst{25-23} = nfmt; |
| 118 | let Inst{31-26} = 0x3a; //encoding |
| 119 | let Inst{39-32} = vaddr; |
| 120 | let Inst{47-40} = vdata; |
| 121 | let Inst{52-48} = srsrc{6-2}; |
| 122 | let Inst{54} = slc; |
| 123 | let Inst{55} = tfe; |
| 124 | let Inst{63-56} = soffset; |
| 125 | } |
| 126 | |
| 127 | class MTBUF_Load_Pseudo <string opName, RegisterClass regClass> : MTBUF_Pseudo < |
| 128 | opName, (outs regClass:$dst), |
| 129 | (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64, |
| 130 | i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc, |
| 131 | i1imm:$slc, i1imm:$tfe, SCSrc_b32:$soffset), |
| 132 | " $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"# |
| 133 | " $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset" |
| 134 | > { |
| 135 | let mayLoad = 1; |
| 136 | let mayStore = 0; |
| 137 | } |
| 138 | |
| 139 | class MTBUF_Store_Pseudo <string opName, RegisterClass regClass> : MTBUF_Pseudo < |
| 140 | opName, (outs), |
| 141 | (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, |
| 142 | i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, |
| 143 | SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_b32:$soffset), |
| 144 | " $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"# |
| 145 | " $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset" |
| 146 | > { |
| 147 | let mayLoad = 0; |
| 148 | let mayStore = 1; |
| 149 | } |
| 150 | |
| 151 | //===----------------------------------------------------------------------===// |
| 152 | // MUBUF classes |
| 153 | //===----------------------------------------------------------------------===// |
| 154 | |
| 155 | class MUBUF_Pseudo <string opName, dag outs, dag ins, |
| 156 | string asmOps, list<dag> pattern=[]> : |
| 157 | InstSI<outs, ins, "", pattern>, |
| 158 | SIMCInstr<opName, SIEncodingFamily.NONE> { |
| 159 | |
| 160 | let isPseudo = 1; |
| 161 | let isCodeGenOnly = 1; |
| 162 | let UseNamedOperandTable = 1; |
| 163 | |
| 164 | string Mnemonic = opName; |
| 165 | string AsmOperands = asmOps; |
| 166 | |
| 167 | let VM_CNT = 1; |
| 168 | let EXP_CNT = 1; |
| 169 | let MUBUF = 1; |
| 170 | let Uses = [EXEC]; |
| 171 | let hasSideEffects = 0; |
| 172 | let SchedRW = [WriteVMEM]; |
| 173 | |
| 174 | let AsmMatchConverter = "cvtMubuf"; |
| 175 | |
| 176 | bits<1> offen = 0; |
| 177 | bits<1> idxen = 0; |
| 178 | bits<1> addr64 = 0; |
| 179 | bits<1> has_vdata = 1; |
| 180 | bits<1> has_vaddr = 1; |
| 181 | bits<1> has_glc = 1; |
| 182 | bits<1> glc_value = 0; // the value for glc if no such operand |
| 183 | bits<1> has_srsrc = 1; |
| 184 | bits<1> has_soffset = 1; |
| 185 | bits<1> has_offset = 1; |
| 186 | bits<1> has_slc = 1; |
| 187 | bits<1> has_tfe = 1; |
| 188 | } |
| 189 | |
| 190 | class MUBUF_Real <bits<7> op, MUBUF_Pseudo ps> : |
| 191 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> { |
| 192 | |
| 193 | let isPseudo = 0; |
| 194 | let isCodeGenOnly = 0; |
| 195 | |
| 196 | // copy relevant pseudo op flags |
| 197 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 198 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 199 | let Constraints = ps.Constraints; |
| 200 | let DisableEncoding = ps.DisableEncoding; |
| 201 | let TSFlags = ps.TSFlags; |
| 202 | |
| 203 | bits<12> offset; |
| 204 | bits<1> glc; |
| 205 | bits<1> lds = 0; |
| 206 | bits<8> vaddr; |
| 207 | bits<8> vdata; |
| 208 | bits<7> srsrc; |
| 209 | bits<1> slc; |
| 210 | bits<1> tfe; |
| 211 | bits<8> soffset; |
| 212 | } |
| 213 | |
| 214 | |
| 215 | // For cache invalidation instructions. |
| 216 | class MUBUF_Invalidate <string opName, SDPatternOperator node> : |
| 217 | MUBUF_Pseudo<opName, (outs), (ins), "", [(node)]> { |
| 218 | |
| 219 | let AsmMatchConverter = ""; |
| 220 | |
| 221 | let hasSideEffects = 1; |
| 222 | let mayStore = 1; |
| 223 | |
| 224 | // Set everything to 0. |
| 225 | let offen = 0; |
| 226 | let idxen = 0; |
| 227 | let addr64 = 0; |
| 228 | let has_vdata = 0; |
| 229 | let has_vaddr = 0; |
| 230 | let has_glc = 0; |
| 231 | let glc_value = 0; |
| 232 | let has_srsrc = 0; |
| 233 | let has_soffset = 0; |
| 234 | let has_offset = 0; |
| 235 | let has_slc = 0; |
| 236 | let has_tfe = 0; |
| 237 | } |
| 238 | |
| 239 | class getMUBUFInsDA<list<RegisterClass> vdataList, |
| 240 | list<RegisterClass> vaddrList=[]> { |
| 241 | RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList)); |
| 242 | RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList)); |
| 243 | dag InsNoData = !if(!empty(vaddrList), |
| 244 | (ins SReg_128:$srsrc, SCSrc_b32:$soffset, |
| 245 | offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
| 246 | (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset, |
| 247 | offset:$offset, glc:$glc, slc:$slc, tfe:$tfe) |
| 248 | ); |
| 249 | dag InsData = !if(!empty(vaddrList), |
| 250 | (ins vdataClass:$vdata, SReg_128:$srsrc, |
| 251 | SCSrc_b32:$soffset, offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
| 252 | (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc, |
| 253 | SCSrc_b32:$soffset, offset:$offset, glc:$glc, slc:$slc, tfe:$tfe) |
| 254 | ); |
| 255 | dag ret = !if(!empty(vdataList), InsNoData, InsData); |
| 256 | } |
| 257 | |
| 258 | class getMUBUFIns<int addrKind, list<RegisterClass> vdataList=[]> { |
| 259 | dag ret = |
| 260 | !if(!eq(addrKind, BUFAddrKind.Offset), getMUBUFInsDA<vdataList>.ret, |
| 261 | !if(!eq(addrKind, BUFAddrKind.OffEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret, |
| 262 | !if(!eq(addrKind, BUFAddrKind.IdxEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret, |
| 263 | !if(!eq(addrKind, BUFAddrKind.BothEn), getMUBUFInsDA<vdataList, [VReg_64]>.ret, |
| 264 | !if(!eq(addrKind, BUFAddrKind.Addr64), getMUBUFInsDA<vdataList, [VReg_64]>.ret, |
| 265 | (ins)))))); |
| 266 | } |
| 267 | |
| 268 | class getMUBUFAsmOps<int addrKind> { |
| 269 | string Pfx = |
| 270 | !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $soffset", |
| 271 | !if(!eq(addrKind, BUFAddrKind.OffEn), "$vaddr, $srsrc, $soffset offen", |
| 272 | !if(!eq(addrKind, BUFAddrKind.IdxEn), "$vaddr, $srsrc, $soffset idxen", |
| 273 | !if(!eq(addrKind, BUFAddrKind.BothEn), "$vaddr, $srsrc, $soffset idxen offen", |
| 274 | !if(!eq(addrKind, BUFAddrKind.Addr64), "$vaddr, $srsrc, $soffset addr64", |
| 275 | ""))))); |
| 276 | string ret = Pfx # "$offset"; |
| 277 | } |
| 278 | |
| 279 | class MUBUF_SetupAddr<int addrKind> { |
| 280 | bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1, |
| 281 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 282 | |
| 283 | bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1, |
| 284 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 285 | |
| 286 | bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0); |
| 287 | |
| 288 | bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1); |
| 289 | } |
| 290 | |
| 291 | class MUBUF_Load_Pseudo <string opName, |
| 292 | int addrKind, |
| 293 | RegisterClass vdataClass, |
| 294 | list<dag> pattern=[], |
| 295 | // Workaround bug bz30254 |
| 296 | int addrKindCopy = addrKind> |
| 297 | : MUBUF_Pseudo<opName, |
| 298 | (outs vdataClass:$vdata), |
| 299 | getMUBUFIns<addrKindCopy>.ret, |
| 300 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe", |
| 301 | pattern>, |
| 302 | MUBUF_SetupAddr<addrKindCopy> { |
| 303 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
| 304 | let mayLoad = 1; |
| 305 | let mayStore = 0; |
| 306 | } |
| 307 | |
| 308 | // FIXME: tfe can't be an operand because it requires a separate |
| 309 | // opcode because it needs an N+1 register class dest register. |
| 310 | multiclass MUBUF_Pseudo_Loads<string opName, RegisterClass vdataClass, |
| 311 | ValueType load_vt = i32, |
| 312 | SDPatternOperator ld = null_frag> { |
| 313 | |
| 314 | def _OFFSET : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 315 | [(set load_vt:$vdata, |
| 316 | (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>, |
| 317 | MUBUFAddr64Table<0>; |
| 318 | |
| 319 | def _ADDR64 : MUBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 320 | [(set load_vt:$vdata, |
| 321 | (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>, |
| 322 | MUBUFAddr64Table<1>; |
| 323 | |
| 324 | def _OFFEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 325 | def _IDXEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 326 | def _BOTHEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 327 | |
| 328 | let DisableWQM = 1 in { |
| 329 | def _OFFSET_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>; |
| 330 | def _OFFEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 331 | def _IDXEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 332 | def _BOTHEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 333 | } |
| 334 | } |
| 335 | |
| 336 | class MUBUF_Store_Pseudo <string opName, |
| 337 | int addrKind, |
| 338 | RegisterClass vdataClass, |
| 339 | list<dag> pattern=[], |
| 340 | // Workaround bug bz30254 |
| 341 | int addrKindCopy = addrKind, |
| 342 | RegisterClass vdataClassCopy = vdataClass> |
| 343 | : MUBUF_Pseudo<opName, |
| 344 | (outs), |
| 345 | getMUBUFIns<addrKindCopy, [vdataClassCopy]>.ret, |
| 346 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe", |
| 347 | pattern>, |
| 348 | MUBUF_SetupAddr<addrKindCopy> { |
| 349 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
| 350 | let mayLoad = 0; |
| 351 | let mayStore = 1; |
| 352 | } |
| 353 | |
| 354 | multiclass MUBUF_Pseudo_Stores<string opName, RegisterClass vdataClass, |
| 355 | ValueType store_vt = i32, |
| 356 | SDPatternOperator st = null_frag> { |
| 357 | |
| 358 | def _OFFSET : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 359 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 360 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>, |
| 361 | MUBUFAddr64Table<0>; |
| 362 | |
| 363 | def _ADDR64 : MUBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 364 | [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 365 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>, |
| 366 | MUBUFAddr64Table<1>; |
| 367 | |
| 368 | def _OFFEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 369 | def _IDXEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 370 | def _BOTHEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 371 | |
| 372 | let DisableWQM = 1 in { |
| 373 | def _OFFSET_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>; |
| 374 | def _OFFEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 375 | def _IDXEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 376 | def _BOTHEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 377 | } |
| 378 | } |
| 379 | |
| 380 | |
| 381 | class getMUBUFAtomicInsDA<RegisterClass vdataClass, bit vdata_in, |
| 382 | list<RegisterClass> vaddrList=[]> { |
| 383 | RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList)); |
| 384 | dag ret = !if(vdata_in, |
| 385 | !if(!empty(vaddrList), |
| 386 | (ins vdataClass:$vdata_in, |
| 387 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc), |
| 388 | (ins vdataClass:$vdata_in, vaddrClass:$vaddr, |
| 389 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc) |
| 390 | ), |
| 391 | !if(!empty(vaddrList), |
| 392 | (ins vdataClass:$vdata, |
| 393 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc), |
| 394 | (ins vdataClass:$vdata, vaddrClass:$vaddr, |
| 395 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc) |
| 396 | )); |
| 397 | } |
| 398 | |
| 399 | class getMUBUFAtomicIns<int addrKind, |
| 400 | RegisterClass vdataClass, |
| 401 | bit vdata_in, |
| 402 | // Workaround bug bz30254 |
| 403 | RegisterClass vdataClassCopy=vdataClass> { |
| 404 | dag ret = |
| 405 | !if(!eq(addrKind, BUFAddrKind.Offset), |
| 406 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in>.ret, |
| 407 | !if(!eq(addrKind, BUFAddrKind.OffEn), |
| 408 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret, |
| 409 | !if(!eq(addrKind, BUFAddrKind.IdxEn), |
| 410 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret, |
| 411 | !if(!eq(addrKind, BUFAddrKind.BothEn), |
| 412 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret, |
| 413 | !if(!eq(addrKind, BUFAddrKind.Addr64), |
| 414 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret, |
| 415 | (ins)))))); |
| 416 | } |
| 417 | |
| 418 | class MUBUF_Atomic_Pseudo<string opName, |
| 419 | int addrKind, |
| 420 | dag outs, |
| 421 | dag ins, |
| 422 | string asmOps, |
| 423 | list<dag> pattern=[], |
| 424 | // Workaround bug bz30254 |
| 425 | int addrKindCopy = addrKind> |
| 426 | : MUBUF_Pseudo<opName, outs, ins, asmOps, pattern>, |
| 427 | MUBUF_SetupAddr<addrKindCopy> { |
| 428 | let mayStore = 1; |
| 429 | let mayLoad = 1; |
| 430 | let hasPostISelHook = 1; |
| 431 | let hasSideEffects = 1; |
| 432 | let DisableWQM = 1; |
| 433 | let has_glc = 0; |
| 434 | let has_tfe = 0; |
| 435 | } |
| 436 | |
| 437 | class MUBUF_AtomicNoRet_Pseudo<string opName, int addrKind, |
| 438 | RegisterClass vdataClass, |
| 439 | list<dag> pattern=[], |
| 440 | // Workaround bug bz30254 |
| 441 | int addrKindCopy = addrKind, |
| 442 | RegisterClass vdataClassCopy = vdataClass> |
| 443 | : MUBUF_Atomic_Pseudo<opName, addrKindCopy, |
| 444 | (outs), |
| 445 | getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 0>.ret, |
| 446 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$slc", |
| 447 | pattern>, |
| 448 | AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 0> { |
| 449 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
| 450 | let glc_value = 0; |
| 451 | let AsmMatchConverter = "cvtMubufAtomic"; |
| 452 | } |
| 453 | |
| 454 | class MUBUF_AtomicRet_Pseudo<string opName, int addrKind, |
| 455 | RegisterClass vdataClass, |
| 456 | list<dag> pattern=[], |
| 457 | // Workaround bug bz30254 |
| 458 | int addrKindCopy = addrKind, |
| 459 | RegisterClass vdataClassCopy = vdataClass> |
| 460 | : MUBUF_Atomic_Pseudo<opName, addrKindCopy, |
| 461 | (outs vdataClassCopy:$vdata), |
| 462 | getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 1>.ret, |
| 463 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # " glc$slc", |
| 464 | pattern>, |
| 465 | AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 1> { |
| 466 | let PseudoInstr = opName # "_rtn_" # getAddrName<addrKindCopy>.ret; |
| 467 | let glc_value = 1; |
| 468 | let Constraints = "$vdata = $vdata_in"; |
| 469 | let DisableEncoding = "$vdata_in"; |
| 470 | let AsmMatchConverter = "cvtMubufAtomicReturn"; |
| 471 | } |
| 472 | |
| 473 | multiclass MUBUF_Pseudo_Atomics <string opName, |
| 474 | RegisterClass vdataClass, |
| 475 | ValueType vdataType, |
| 476 | SDPatternOperator atomic> { |
| 477 | |
| 478 | def _OFFSET : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass>, |
| 479 | MUBUFAddr64Table <0>; |
| 480 | def _ADDR64 : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass>, |
| 481 | MUBUFAddr64Table <1>; |
| 482 | def _OFFEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 483 | def _IDXEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 484 | def _BOTHEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 485 | |
| 486 | def _RTN_OFFSET : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 487 | [(set vdataType:$vdata, |
| 488 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$slc), |
| 489 | vdataType:$vdata_in))]>, |
| 490 | MUBUFAddr64Table <0, "_RTN">; |
| 491 | |
| 492 | def _RTN_ADDR64 : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 493 | [(set vdataType:$vdata, |
| 494 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$slc), |
| 495 | vdataType:$vdata_in))]>, |
| 496 | MUBUFAddr64Table <1, "_RTN">; |
| 497 | |
| 498 | def _RTN_OFFEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 499 | def _RTN_IDXEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 500 | def _RTN_BOTHEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 501 | } |
| 502 | |
| 503 | |
| 504 | //===----------------------------------------------------------------------===// |
| 505 | // MUBUF Instructions |
| 506 | //===----------------------------------------------------------------------===// |
| 507 | |
| 508 | let SubtargetPredicate = isGCN in { |
| 509 | |
| 510 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Pseudo_Loads < |
| 511 | "buffer_load_format_x", VGPR_32 |
| 512 | >; |
| 513 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Pseudo_Loads < |
| 514 | "buffer_load_format_xy", VReg_64 |
| 515 | >; |
| 516 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Pseudo_Loads < |
| 517 | "buffer_load_format_xyz", VReg_96 |
| 518 | >; |
| 519 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Pseudo_Loads < |
| 520 | "buffer_load_format_xyzw", VReg_128 |
| 521 | >; |
| 522 | defm BUFFER_STORE_FORMAT_X : MUBUF_Pseudo_Stores < |
| 523 | "buffer_store_format_x", VGPR_32 |
| 524 | >; |
| 525 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Pseudo_Stores < |
| 526 | "buffer_store_format_xy", VReg_64 |
| 527 | >; |
| 528 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Pseudo_Stores < |
| 529 | "buffer_store_format_xyz", VReg_96 |
| 530 | >; |
| 531 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Pseudo_Stores < |
| 532 | "buffer_store_format_xyzw", VReg_128 |
| 533 | >; |
| 534 | defm BUFFER_LOAD_UBYTE : MUBUF_Pseudo_Loads < |
| 535 | "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8 |
| 536 | >; |
| 537 | defm BUFFER_LOAD_SBYTE : MUBUF_Pseudo_Loads < |
| 538 | "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8 |
| 539 | >; |
| 540 | defm BUFFER_LOAD_USHORT : MUBUF_Pseudo_Loads < |
| 541 | "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16 |
| 542 | >; |
| 543 | defm BUFFER_LOAD_SSHORT : MUBUF_Pseudo_Loads < |
| 544 | "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16 |
| 545 | >; |
| 546 | defm BUFFER_LOAD_DWORD : MUBUF_Pseudo_Loads < |
| 547 | "buffer_load_dword", VGPR_32, i32, mubuf_load |
| 548 | >; |
| 549 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Pseudo_Loads < |
| 550 | "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load |
| 551 | >; |
| 552 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Pseudo_Loads < |
| 553 | "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load |
| 554 | >; |
| 555 | defm BUFFER_STORE_BYTE : MUBUF_Pseudo_Stores < |
| 556 | "buffer_store_byte", VGPR_32, i32, truncstorei8_global |
| 557 | >; |
| 558 | defm BUFFER_STORE_SHORT : MUBUF_Pseudo_Stores < |
| 559 | "buffer_store_short", VGPR_32, i32, truncstorei16_global |
| 560 | >; |
| 561 | defm BUFFER_STORE_DWORD : MUBUF_Pseudo_Stores < |
| 562 | "buffer_store_dword", VGPR_32, i32, global_store |
| 563 | >; |
| 564 | defm BUFFER_STORE_DWORDX2 : MUBUF_Pseudo_Stores < |
| 565 | "buffer_store_dwordx2", VReg_64, v2i32, global_store |
| 566 | >; |
| 567 | defm BUFFER_STORE_DWORDX4 : MUBUF_Pseudo_Stores < |
| 568 | "buffer_store_dwordx4", VReg_128, v4i32, global_store |
| 569 | >; |
| 570 | defm BUFFER_ATOMIC_SWAP : MUBUF_Pseudo_Atomics < |
| 571 | "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global |
| 572 | >; |
| 573 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Pseudo_Atomics < |
| 574 | "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag |
| 575 | >; |
| 576 | defm BUFFER_ATOMIC_ADD : MUBUF_Pseudo_Atomics < |
| 577 | "buffer_atomic_add", VGPR_32, i32, atomic_add_global |
| 578 | >; |
| 579 | defm BUFFER_ATOMIC_SUB : MUBUF_Pseudo_Atomics < |
| 580 | "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global |
| 581 | >; |
| 582 | defm BUFFER_ATOMIC_SMIN : MUBUF_Pseudo_Atomics < |
| 583 | "buffer_atomic_smin", VGPR_32, i32, atomic_min_global |
| 584 | >; |
| 585 | defm BUFFER_ATOMIC_UMIN : MUBUF_Pseudo_Atomics < |
| 586 | "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global |
| 587 | >; |
| 588 | defm BUFFER_ATOMIC_SMAX : MUBUF_Pseudo_Atomics < |
| 589 | "buffer_atomic_smax", VGPR_32, i32, atomic_max_global |
| 590 | >; |
| 591 | defm BUFFER_ATOMIC_UMAX : MUBUF_Pseudo_Atomics < |
| 592 | "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global |
| 593 | >; |
| 594 | defm BUFFER_ATOMIC_AND : MUBUF_Pseudo_Atomics < |
| 595 | "buffer_atomic_and", VGPR_32, i32, atomic_and_global |
| 596 | >; |
| 597 | defm BUFFER_ATOMIC_OR : MUBUF_Pseudo_Atomics < |
| 598 | "buffer_atomic_or", VGPR_32, i32, atomic_or_global |
| 599 | >; |
| 600 | defm BUFFER_ATOMIC_XOR : MUBUF_Pseudo_Atomics < |
| 601 | "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global |
| 602 | >; |
| 603 | defm BUFFER_ATOMIC_INC : MUBUF_Pseudo_Atomics < |
| 604 | "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global |
| 605 | >; |
| 606 | defm BUFFER_ATOMIC_DEC : MUBUF_Pseudo_Atomics < |
| 607 | "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global |
| 608 | >; |
| 609 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Pseudo_Atomics < |
| 610 | "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global |
| 611 | >; |
| 612 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Pseudo_Atomics < |
| 613 | "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag |
| 614 | >; |
| 615 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Pseudo_Atomics < |
| 616 | "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global |
| 617 | >; |
| 618 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Pseudo_Atomics < |
| 619 | "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global |
| 620 | >; |
| 621 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Pseudo_Atomics < |
| 622 | "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global |
| 623 | >; |
| 624 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Pseudo_Atomics < |
| 625 | "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global |
| 626 | >; |
| 627 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Pseudo_Atomics < |
| 628 | "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global |
| 629 | >; |
| 630 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Pseudo_Atomics < |
| 631 | "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global |
| 632 | >; |
| 633 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Pseudo_Atomics < |
| 634 | "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global |
| 635 | >; |
| 636 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Pseudo_Atomics < |
| 637 | "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global |
| 638 | >; |
| 639 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Pseudo_Atomics < |
| 640 | "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global |
| 641 | >; |
| 642 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Pseudo_Atomics < |
| 643 | "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global |
| 644 | >; |
| 645 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Pseudo_Atomics < |
| 646 | "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global |
| 647 | >; |
| 648 | |
| 649 | let SubtargetPredicate = isSI in { // isn't on CI & VI |
| 650 | /* |
| 651 | defm BUFFER_ATOMIC_RSUB : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub">; |
| 652 | defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap">; |
| 653 | defm BUFFER_ATOMIC_FMIN : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin">; |
| 654 | defm BUFFER_ATOMIC_FMAX : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax">; |
| 655 | defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub_x2">; |
| 656 | defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap_x2">; |
| 657 | defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin_x2">; |
| 658 | defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax_x2">; |
| 659 | */ |
| 660 | |
| 661 | def BUFFER_WBINVL1_SC : MUBUF_Invalidate <"buffer_wbinvl1_sc", |
| 662 | int_amdgcn_buffer_wbinvl1_sc>; |
| 663 | } |
| 664 | |
| 665 | def BUFFER_WBINVL1 : MUBUF_Invalidate <"buffer_wbinvl1", |
| 666 | int_amdgcn_buffer_wbinvl1>; |
| 667 | |
| 668 | //===----------------------------------------------------------------------===// |
| 669 | // MTBUF Instructions |
| 670 | //===----------------------------------------------------------------------===// |
| 671 | |
| 672 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0, "tbuffer_load_format_x", []>; |
| 673 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <1, "tbuffer_load_format_xy", []>; |
| 674 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <2, "tbuffer_load_format_xyz", []>; |
| 675 | def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Pseudo <"tbuffer_load_format_xyzw", VReg_128>; |
| 676 | def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Pseudo <"tbuffer_store_format_x", VGPR_32>; |
| 677 | def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Pseudo <"tbuffer_store_format_xy", VReg_64>; |
| 678 | def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Pseudo <"tbuffer_store_format_xyz", VReg_128>; |
| 679 | def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Pseudo <"tbuffer_store_format_xyzw", VReg_128>; |
| 680 | |
| 681 | } // End let SubtargetPredicate = isGCN |
| 682 | |
| 683 | let SubtargetPredicate = isCIVI in { |
| 684 | |
| 685 | //===----------------------------------------------------------------------===// |
| 686 | // Instruction definitions for CI and newer. |
| 687 | //===----------------------------------------------------------------------===// |
| 688 | // Remaining instructions: |
| 689 | // BUFFER_LOAD_DWORDX3 |
| 690 | // BUFFER_STORE_DWORDX3 |
| 691 | |
| 692 | def BUFFER_WBINVL1_VOL : MUBUF_Invalidate <"buffer_wbinvl1_vol", |
| 693 | int_amdgcn_buffer_wbinvl1_vol>; |
| 694 | |
| 695 | } // End let SubtargetPredicate = isCIVI |
| 696 | |
| 697 | //===----------------------------------------------------------------------===// |
| 698 | // MUBUF Patterns |
| 699 | //===----------------------------------------------------------------------===// |
| 700 | |
| 701 | def mubuf_vaddr_offset : PatFrag< |
| 702 | (ops node:$ptr, node:$offset, node:$imm_offset), |
| 703 | (add (add node:$ptr, node:$offset), node:$imm_offset) |
| 704 | >; |
| 705 | |
| 706 | |
| 707 | let Predicates = [isGCN] in { |
| 708 | |
| 709 | // int_SI_vs_load_input |
| 710 | def : Pat< |
| 711 | (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr), |
| 712 | (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0) |
| 713 | >; |
| 714 | |
| 715 | // Offset in an 32-bit VGPR |
| 716 | def : Pat < |
| 717 | (SIload_constant v4i32:$sbase, i32:$voff), |
| 718 | (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0) |
| 719 | >; |
| 720 | |
| 721 | |
| 722 | //===----------------------------------------------------------------------===// |
| 723 | // buffer_load/store_format patterns |
| 724 | //===----------------------------------------------------------------------===// |
| 725 | |
| 726 | multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 727 | string opcode> { |
| 728 | def : Pat< |
| 729 | (vt (name v4i32:$rsrc, 0, |
| 730 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 731 | imm:$glc, imm:$slc)), |
| 732 | (!cast<MUBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset), |
| 733 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 734 | >; |
| 735 | |
| 736 | def : Pat< |
| 737 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 738 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 739 | imm:$glc, imm:$slc)), |
| 740 | (!cast<MUBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset), |
| 741 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 742 | >; |
| 743 | |
| 744 | def : Pat< |
| 745 | (vt (name v4i32:$rsrc, 0, |
| 746 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 747 | imm:$glc, imm:$slc)), |
| 748 | (!cast<MUBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset), |
| 749 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 750 | >; |
| 751 | |
| 752 | def : Pat< |
| 753 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 754 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 755 | imm:$glc, imm:$slc)), |
| 756 | (!cast<MUBUF_Pseudo>(opcode # _BOTHEN) |
| 757 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 758 | $rsrc, $soffset, (as_i16imm $offset), |
| 759 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 760 | >; |
| 761 | } |
| 762 | |
| 763 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">; |
| 764 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">; |
| 765 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">; |
| 766 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">; |
| 767 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">; |
| 768 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">; |
| 769 | |
| 770 | multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 771 | string opcode> { |
| 772 | def : Pat< |
| 773 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 774 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 775 | imm:$glc, imm:$slc), |
| 776 | (!cast<MUBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset), |
| 777 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 778 | >; |
| 779 | |
| 780 | def : Pat< |
| 781 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 782 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 783 | imm:$glc, imm:$slc), |
| 784 | (!cast<MUBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset, |
| 785 | (as_i16imm $offset), (as_i1imm $glc), |
| 786 | (as_i1imm $slc), 0) |
| 787 | >; |
| 788 | |
| 789 | def : Pat< |
| 790 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 791 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 792 | imm:$glc, imm:$slc), |
| 793 | (!cast<MUBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset, |
| 794 | (as_i16imm $offset), (as_i1imm $glc), |
| 795 | (as_i1imm $slc), 0) |
| 796 | >; |
| 797 | |
| 798 | def : Pat< |
| 799 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 800 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 801 | imm:$glc, imm:$slc), |
| 802 | (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_exact) |
| 803 | $vdata, |
| 804 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 805 | $rsrc, $soffset, (as_i16imm $offset), |
| 806 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 807 | >; |
| 808 | } |
| 809 | |
| 810 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">; |
| 811 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">; |
| 812 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">; |
| 813 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">; |
| 814 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">; |
| 815 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">; |
| 816 | |
| 817 | //===----------------------------------------------------------------------===// |
| 818 | // buffer_atomic patterns |
| 819 | //===----------------------------------------------------------------------===// |
| 820 | |
| 821 | multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> { |
| 822 | def : Pat< |
| 823 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 824 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 825 | imm:$slc), |
| 826 | (!cast<MUBUF_Pseudo>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset, |
| 827 | (as_i16imm $offset), (as_i1imm $slc)) |
| 828 | >; |
| 829 | |
| 830 | def : Pat< |
| 831 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 832 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 833 | imm:$slc), |
| 834 | (!cast<MUBUF_Pseudo>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset, |
| 835 | (as_i16imm $offset), (as_i1imm $slc)) |
| 836 | >; |
| 837 | |
| 838 | def : Pat< |
| 839 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 840 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 841 | imm:$slc), |
| 842 | (!cast<MUBUF_Pseudo>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset, |
| 843 | (as_i16imm $offset), (as_i1imm $slc)) |
| 844 | >; |
| 845 | |
| 846 | def : Pat< |
| 847 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 848 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 849 | imm:$slc), |
| 850 | (!cast<MUBUF_Pseudo>(opcode # _RTN_BOTHEN) |
| 851 | $vdata_in, |
| 852 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 853 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)) |
| 854 | >; |
| 855 | } |
| 856 | |
| 857 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">; |
| 858 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">; |
| 859 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">; |
| 860 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">; |
| 861 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">; |
| 862 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">; |
| 863 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">; |
| 864 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">; |
| 865 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">; |
| 866 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">; |
| 867 | |
| 868 | def : Pat< |
| 869 | (int_amdgcn_buffer_atomic_cmpswap |
| 870 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 871 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 872 | imm:$slc), |
| 873 | (EXTRACT_SUBREG |
| 874 | (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET |
| 875 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 876 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 877 | sub0) |
| 878 | >; |
| 879 | |
| 880 | def : Pat< |
| 881 | (int_amdgcn_buffer_atomic_cmpswap |
| 882 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 883 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 884 | imm:$slc), |
| 885 | (EXTRACT_SUBREG |
| 886 | (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN |
| 887 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 888 | $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 889 | sub0) |
| 890 | >; |
| 891 | |
| 892 | def : Pat< |
| 893 | (int_amdgcn_buffer_atomic_cmpswap |
| 894 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 895 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 896 | imm:$slc), |
| 897 | (EXTRACT_SUBREG |
| 898 | (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN |
| 899 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 900 | $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 901 | sub0) |
| 902 | >; |
| 903 | |
| 904 | def : Pat< |
| 905 | (int_amdgcn_buffer_atomic_cmpswap |
| 906 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 907 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 908 | imm:$slc), |
| 909 | (EXTRACT_SUBREG |
| 910 | (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN |
| 911 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 912 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 913 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 914 | sub0) |
| 915 | >; |
| 916 | |
| 917 | |
| 918 | class MUBUFLoad_Pattern <MUBUF_Pseudo Instr_ADDR64, ValueType vt, |
| 919 | PatFrag constant_ld> : Pat < |
| 920 | (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 921 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))), |
| 922 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe) |
| 923 | >; |
| 924 | |
| 925 | multiclass MUBUFLoad_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET, |
| 926 | ValueType vt, PatFrag atomic_ld> { |
| 927 | def : Pat < |
| 928 | (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 929 | i16:$offset, i1:$slc))), |
| 930 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0) |
| 931 | >; |
| 932 | |
| 933 | def : Pat < |
| 934 | (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))), |
| 935 | (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0) |
| 936 | >; |
| 937 | } |
| 938 | |
| 939 | let Predicates = [isSICI] in { |
| 940 | def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>; |
| 941 | def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>; |
| 942 | def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>; |
| 943 | def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>; |
| 944 | |
| 945 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>; |
| 946 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>; |
| 947 | } // End Predicates = [isSICI] |
| 948 | |
| 949 | class MUBUFScratchLoadPat <MUBUF_Pseudo Instr, ValueType vt, PatFrag ld> : Pat < |
| 950 | (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr, |
| 951 | i32:$soffset, u16imm:$offset))), |
| 952 | (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| 953 | >; |
| 954 | |
| 955 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>; |
| 956 | def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>; |
| 957 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>; |
| 958 | def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>; |
| 959 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>; |
| 960 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>; |
| 961 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>; |
| 962 | |
| 963 | // BUFFER_LOAD_DWORD*, addr64=0 |
| 964 | multiclass MUBUF_Load_Dword <ValueType vt, |
| 965 | MUBUF_Pseudo offset, |
| 966 | MUBUF_Pseudo offen, |
| 967 | MUBUF_Pseudo idxen, |
| 968 | MUBUF_Pseudo bothen> { |
| 969 | |
| 970 | def : Pat < |
| 971 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset, |
| 972 | imm:$offset, 0, 0, imm:$glc, imm:$slc, |
| 973 | imm:$tfe)), |
| 974 | (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| 975 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 976 | >; |
| 977 | |
| 978 | def : Pat < |
| 979 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| 980 | imm:$offset, 1, 0, imm:$glc, imm:$slc, |
| 981 | imm:$tfe)), |
| 982 | (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| 983 | (as_i1imm $tfe)) |
| 984 | >; |
| 985 | |
| 986 | def : Pat < |
| 987 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| 988 | imm:$offset, 0, 1, imm:$glc, imm:$slc, |
| 989 | imm:$tfe)), |
| 990 | (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| 991 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 992 | >; |
| 993 | |
| 994 | def : Pat < |
| 995 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset, |
| 996 | imm:$offset, 1, 1, imm:$glc, imm:$slc, |
| 997 | imm:$tfe)), |
| 998 | (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| 999 | (as_i1imm $tfe)) |
| 1000 | >; |
| 1001 | } |
| 1002 | |
| 1003 | defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN, |
| 1004 | BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>; |
| 1005 | defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN, |
| 1006 | BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>; |
| 1007 | defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN, |
| 1008 | BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>; |
| 1009 | |
| 1010 | multiclass MUBUFStore_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET, |
| 1011 | ValueType vt, PatFrag atomic_st> { |
| 1012 | // Store follows atomic op convention so address is forst |
| 1013 | def : Pat < |
| 1014 | (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 1015 | i16:$offset, i1:$slc), vt:$val), |
| 1016 | (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0) |
| 1017 | >; |
| 1018 | |
| 1019 | def : Pat < |
| 1020 | (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val), |
| 1021 | (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0) |
| 1022 | >; |
| 1023 | } |
| 1024 | let Predicates = [isSICI] in { |
| 1025 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>; |
| 1026 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>; |
| 1027 | } // End Predicates = [isSICI] |
| 1028 | |
| 1029 | class MUBUFScratchStorePat <MUBUF_Pseudo Instr, ValueType vt, PatFrag st> : Pat < |
| 1030 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset, |
| 1031 | u16imm:$offset)), |
| 1032 | (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| 1033 | >; |
| 1034 | |
| 1035 | def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>; |
| 1036 | def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>; |
| 1037 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>; |
| 1038 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>; |
| 1039 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>; |
| 1040 | |
| 1041 | //===----------------------------------------------------------------------===// |
| 1042 | // MTBUF Patterns |
| 1043 | //===----------------------------------------------------------------------===// |
| 1044 | |
| 1045 | // TBUFFER_STORE_FORMAT_*, addr64=0 |
| 1046 | class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF_Pseudo opcode> : Pat< |
| 1047 | (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr, |
| 1048 | i32:$soffset, imm:$inst_offset, imm:$dfmt, |
| 1049 | imm:$nfmt, imm:$offen, imm:$idxen, |
| 1050 | imm:$glc, imm:$slc, imm:$tfe), |
| 1051 | (opcode |
| 1052 | $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen), |
| 1053 | (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc, |
| 1054 | (as_i1imm $slc), (as_i1imm $tfe), $soffset) |
| 1055 | >; |
| 1056 | |
| 1057 | def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>; |
| 1058 | def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>; |
| 1059 | def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>; |
| 1060 | def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>; |
| 1061 | |
| 1062 | } // End let Predicates = [isGCN] |
| 1063 | |
| 1064 | //===----------------------------------------------------------------------===// |
| 1065 | // Target instructions, move to the appropriate target TD file |
| 1066 | //===----------------------------------------------------------------------===// |
| 1067 | |
| 1068 | //===----------------------------------------------------------------------===// |
| 1069 | // SI |
| 1070 | //===----------------------------------------------------------------------===// |
| 1071 | |
| 1072 | class MUBUF_Real_si <bits<7> op, MUBUF_Pseudo ps> : |
| 1073 | MUBUF_Real<op, ps>, |
| 1074 | Enc64, |
| 1075 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> { |
| 1076 | let AssemblerPredicate=isSICI; |
| 1077 | let DecoderNamespace="SICI"; |
| 1078 | |
| 1079 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1080 | let Inst{12} = ps.offen; |
| 1081 | let Inst{13} = ps.idxen; |
| 1082 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
| 1083 | let Inst{15} = ps.addr64; |
| 1084 | let Inst{16} = lds; |
| 1085 | let Inst{24-18} = op; |
| 1086 | let Inst{31-26} = 0x38; //encoding |
| 1087 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1088 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1089 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1090 | let Inst{54} = !if(ps.has_slc, slc, ?); |
| 1091 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1092 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 1093 | } |
| 1094 | |
| 1095 | multiclass MUBUF_Real_AllAddr_si<bits<7> op> { |
| 1096 | def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1097 | def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>; |
| 1098 | def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1099 | def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1100 | def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 1101 | } |
| 1102 | |
| 1103 | multiclass MUBUF_Real_Atomic_si<bits<7> op> : MUBUF_Real_AllAddr_si<op> { |
| 1104 | def _RTN_OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFSET")>; |
| 1105 | def _RTN_ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_ADDR64")>; |
| 1106 | def _RTN_OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFEN")>; |
| 1107 | def _RTN_IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_IDXEN")>; |
| 1108 | def _RTN_BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_BOTHEN")>; |
| 1109 | } |
| 1110 | |
| 1111 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_si <0x00>; |
| 1112 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_si <0x01>; |
| 1113 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x02>; |
| 1114 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x03>; |
| 1115 | defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_si <0x04>; |
| 1116 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_si <0x05>; |
| 1117 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x06>; |
| 1118 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x07>; |
| 1119 | defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_si <0x08>; |
| 1120 | defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_si <0x09>; |
| 1121 | defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_si <0x0a>; |
| 1122 | defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_si <0x0b>; |
| 1123 | defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_si <0x0c>; |
| 1124 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_si <0x0d>; |
| 1125 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_si <0x0e>; |
| 1126 | defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_si <0x18>; |
| 1127 | defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_si <0x1a>; |
| 1128 | defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_si <0x1c>; |
| 1129 | defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_si <0x1d>; |
| 1130 | defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_si <0x1e>; |
| 1131 | |
| 1132 | defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_si <0x30>; |
| 1133 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_si <0x31>; |
| 1134 | defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_si <0x32>; |
| 1135 | defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_si <0x33>; |
| 1136 | //defm BUFFER_ATOMIC_RSUB : MUBUF_Real_Atomic_si <0x34>; // isn't on CI & VI |
| 1137 | defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_si <0x35>; |
| 1138 | defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_si <0x36>; |
| 1139 | defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_si <0x37>; |
| 1140 | defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_si <0x38>; |
| 1141 | defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_si <0x39>; |
| 1142 | defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_si <0x3a>; |
| 1143 | defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_si <0x3b>; |
| 1144 | defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_si <0x3c>; |
| 1145 | defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_si <0x3d>; |
| 1146 | |
| 1147 | //defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Real_Atomic_si <0x3e>; // isn't on VI |
| 1148 | //defm BUFFER_ATOMIC_FMIN : MUBUF_Real_Atomic_si <0x3f>; // isn't on VI |
| 1149 | //defm BUFFER_ATOMIC_FMAX : MUBUF_Real_Atomic_si <0x40>; // isn't on VI |
| 1150 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_si <0x50>; |
| 1151 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_si <0x51>; |
| 1152 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_si <0x52>; |
| 1153 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_si <0x53>; |
| 1154 | //defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Real_Atomic_si <0x54>; // isn't on CI & VI |
| 1155 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_si <0x55>; |
| 1156 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_si <0x56>; |
| 1157 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_si <0x57>; |
| 1158 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_si <0x58>; |
| 1159 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_si <0x59>; |
| 1160 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_si <0x5a>; |
| 1161 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_si <0x5b>; |
| 1162 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_si <0x5c>; |
| 1163 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_si <0x5d>; |
| 1164 | //defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Real_Atomic_si <0x5e">; // isn't on VI |
| 1165 | //defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Real_Atomic_si <0x5f>; // isn't on VI |
| 1166 | //defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Real_Atomic_si <0x60>; // isn't on VI |
| 1167 | |
| 1168 | def BUFFER_WBINVL1_SC_si : MUBUF_Real_si <0x70, BUFFER_WBINVL1_SC>; |
| 1169 | def BUFFER_WBINVL1_si : MUBUF_Real_si <0x71, BUFFER_WBINVL1>; |
| 1170 | |
| 1171 | class MTBUF_Real_si <bits<3> op, MTBUF_Pseudo ps> : |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame^] | 1172 | MTBUF_Real<ps>, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1173 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> { |
| 1174 | let AssemblerPredicate=isSICI; |
| 1175 | let DecoderNamespace="SICI"; |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame^] | 1176 | |
| 1177 | bits<1> addr64; |
| 1178 | let Inst{15} = addr64; |
| 1179 | let Inst{18-16} = op; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1180 | } |
| 1181 | |
| 1182 | def TBUFFER_LOAD_FORMAT_XYZW_si : MTBUF_Real_si <3, TBUFFER_LOAD_FORMAT_XYZW>; |
| 1183 | def TBUFFER_STORE_FORMAT_X_si : MTBUF_Real_si <4, TBUFFER_STORE_FORMAT_X>; |
| 1184 | def TBUFFER_STORE_FORMAT_XY_si : MTBUF_Real_si <5, TBUFFER_STORE_FORMAT_XY>; |
| 1185 | def TBUFFER_STORE_FORMAT_XYZ_si : MTBUF_Real_si <6, TBUFFER_STORE_FORMAT_XYZ>; |
| 1186 | def TBUFFER_STORE_FORMAT_XYZW_si : MTBUF_Real_si <7, TBUFFER_STORE_FORMAT_XYZW>; |
| 1187 | |
| 1188 | |
| 1189 | //===----------------------------------------------------------------------===// |
| 1190 | // CI |
| 1191 | //===----------------------------------------------------------------------===// |
| 1192 | |
| 1193 | class MUBUF_Real_ci <bits<7> op, MUBUF_Pseudo ps> : |
| 1194 | MUBUF_Real_si<op, ps> { |
| 1195 | let AssemblerPredicate=isCIOnly; |
| 1196 | let DecoderNamespace="CI"; |
| 1197 | } |
| 1198 | |
| 1199 | def BUFFER_WBINVL1_VOL_ci : MUBUF_Real_ci <0x70, BUFFER_WBINVL1_VOL>; |
| 1200 | |
| 1201 | |
| 1202 | //===----------------------------------------------------------------------===// |
| 1203 | // VI |
| 1204 | //===----------------------------------------------------------------------===// |
| 1205 | |
| 1206 | class MUBUF_Real_vi <bits<7> op, MUBUF_Pseudo ps> : |
| 1207 | MUBUF_Real<op, ps>, |
| 1208 | Enc64, |
| 1209 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> { |
| 1210 | let AssemblerPredicate=isVI; |
| 1211 | let DecoderNamespace="VI"; |
| 1212 | |
| 1213 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1214 | let Inst{12} = ps.offen; |
| 1215 | let Inst{13} = ps.idxen; |
| 1216 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
| 1217 | let Inst{16} = lds; |
| 1218 | let Inst{17} = !if(ps.has_slc, slc, ?); |
| 1219 | let Inst{24-18} = op; |
| 1220 | let Inst{31-26} = 0x38; //encoding |
| 1221 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1222 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1223 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1224 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1225 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 1226 | } |
| 1227 | |
| 1228 | multiclass MUBUF_Real_AllAddr_vi<bits<7> op> { |
| 1229 | def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1230 | def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1231 | def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1232 | def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 1233 | } |
| 1234 | |
| 1235 | multiclass MUBUF_Real_Atomic_vi<bits<7> op> : |
| 1236 | MUBUF_Real_AllAddr_vi<op> { |
| 1237 | def _RTN_OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFSET")>; |
| 1238 | def _RTN_OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFEN")>; |
| 1239 | def _RTN_IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_IDXEN")>; |
| 1240 | def _RTN_BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_BOTHEN")>; |
| 1241 | } |
| 1242 | |
| 1243 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_vi <0x00>; |
| 1244 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x01>; |
| 1245 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x02>; |
| 1246 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x03>; |
| 1247 | defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_vi <0x04>; |
| 1248 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x05>; |
| 1249 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x06>; |
| 1250 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x07>; |
| 1251 | defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_vi <0x10>; |
| 1252 | defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_vi <0x11>; |
| 1253 | defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_vi <0x12>; |
| 1254 | defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_vi <0x13>; |
| 1255 | defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_vi <0x14>; |
| 1256 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_vi <0x15>; |
| 1257 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_vi <0x17>; |
| 1258 | defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_vi <0x18>; |
| 1259 | defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_vi <0x1a>; |
| 1260 | defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_vi <0x1c>; |
| 1261 | defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_vi <0x1d>; |
| 1262 | defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_vi <0x1f>; |
| 1263 | |
| 1264 | defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_vi <0x40>; |
| 1265 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_vi <0x41>; |
| 1266 | defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_vi <0x42>; |
| 1267 | defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_vi <0x43>; |
| 1268 | defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_vi <0x44>; |
| 1269 | defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_vi <0x45>; |
| 1270 | defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_vi <0x46>; |
| 1271 | defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_vi <0x47>; |
| 1272 | defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_vi <0x48>; |
| 1273 | defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_vi <0x49>; |
| 1274 | defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_vi <0x4a>; |
| 1275 | defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_vi <0x4b>; |
| 1276 | defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_vi <0x4c>; |
| 1277 | |
| 1278 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_vi <0x60>; |
| 1279 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_vi <0x61>; |
| 1280 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_vi <0x62>; |
| 1281 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_vi <0x63>; |
| 1282 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_vi <0x64>; |
| 1283 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_vi <0x65>; |
| 1284 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_vi <0x66>; |
| 1285 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_vi <0x67>; |
| 1286 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_vi <0x68>; |
| 1287 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_vi <0x69>; |
| 1288 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_vi <0x6a>; |
| 1289 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_vi <0x6b>; |
| 1290 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_vi <0x6c>; |
| 1291 | |
| 1292 | def BUFFER_WBINVL1_vi : MUBUF_Real_vi <0x3e, BUFFER_WBINVL1>; |
| 1293 | def BUFFER_WBINVL1_VOL_vi : MUBUF_Real_vi <0x3f, BUFFER_WBINVL1_VOL>; |
| 1294 | |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame^] | 1295 | class MTBUF_Real_vi <bits<4> op, MTBUF_Pseudo ps> : |
| 1296 | MTBUF_Real<ps>, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1297 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> { |
| 1298 | let AssemblerPredicate=isVI; |
| 1299 | let DecoderNamespace="VI"; |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame^] | 1300 | |
| 1301 | let Inst{18-15} = op; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1302 | } |
| 1303 | |
| 1304 | def TBUFFER_LOAD_FORMAT_XYZW_vi : MTBUF_Real_vi <3, TBUFFER_LOAD_FORMAT_XYZW>; |
| 1305 | def TBUFFER_STORE_FORMAT_X_vi : MTBUF_Real_vi <4, TBUFFER_STORE_FORMAT_X>; |
| 1306 | def TBUFFER_STORE_FORMAT_XY_vi : MTBUF_Real_vi <5, TBUFFER_STORE_FORMAT_XY>; |
| 1307 | def TBUFFER_STORE_FORMAT_XYZ_vi : MTBUF_Real_vi <6, TBUFFER_STORE_FORMAT_XYZ>; |
| 1308 | def TBUFFER_STORE_FORMAT_XYZW_vi : MTBUF_Real_vi <7, TBUFFER_STORE_FORMAT_XYZW>; |
| 1309 | |