blob: eba8f251f2a64cf7b45409cdc9588192efd267b2 [file] [log] [blame]
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +00001//===--------------------- BackendStatistics.h ------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10///
11/// This file implements a printer class for printing generic Backend
12/// statistics related to the dispatch logic, scheduler and retire unit.
13///
14/// Example:
15/// ========
16///
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +000017/// Dynamic Dispatch Stall Cycles:
18/// RAT - Register unavailable: 0
19/// RCU - Retire tokens unavailable: 0
20/// SCHEDQ - Scheduler full: 42
21/// LQ - Load queue full: 0
22/// SQ - Store queue full: 0
23/// GROUP - Static restrictions on the dispatch group: 0
24///
25///
26/// Register Alias Table:
27/// Total number of mappings created: 210
28/// Max number of mappings used: 35
29///
30///
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000031/// Dispatch Logic - number of cycles where we saw N instructions dispatched:
32/// [# dispatched], [# cycles]
33/// 0, 15 (11.5%)
34/// 5, 4 (3.1%)
35///
36/// Schedulers - number of cycles where we saw N instructions issued:
37/// [# issued], [# cycles]
38/// 0, 7 (5.4%)
39/// 1, 4 (3.1%)
40/// 2, 8 (6.2%)
41///
42/// Retire Control Unit - number of cycles where we saw N instructions retired:
43/// [# retired], [# cycles]
44/// 0, 9 (6.9%)
45/// 1, 6 (4.6%)
46/// 2, 1 (0.8%)
47/// 4, 3 (2.3%)
48///
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +000049///
50/// Scheduler's queue usage:
51/// JALU01, 0/20
52/// JFPU01, 18/18
53/// JLSAGU, 0/12
54///
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000055//===----------------------------------------------------------------------===//
56
57#ifndef LLVM_TOOLS_LLVM_MCA_BACKENDSTATISTICS_H
58#define LLVM_TOOLS_LLVM_MCA_BACKENDSTATISTICS_H
59
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +000060#include "Backend.h"
61#include "View.h"
Andrea Di Biagio91ab2ee2018-03-19 13:23:07 +000062#include "llvm/ADT/SmallVector.h"
Andrea Di Biagio09771ad2018-03-16 22:21:52 +000063#include "llvm/MC/MCSubtargetInfo.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000064#include "llvm/Support/raw_ostream.h"
65#include <map>
66
67namespace mca {
68
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +000069class BackendStatistics : public View {
Andrea Di Biagio09771ad2018-03-16 22:21:52 +000070 const llvm::MCSubtargetInfo &STI;
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +000071
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000072 using Histogram = std::map<unsigned, unsigned>;
73 Histogram DispatchGroupSizePerCycle;
74 Histogram RetiredPerCycle;
75 Histogram IssuedPerCycle;
76
77 unsigned NumDispatched;
78 unsigned NumIssued;
79 unsigned NumRetired;
80 unsigned NumCycles;
81
Andrea Di Biagio91ab2ee2018-03-19 13:23:07 +000082 // Counts dispatch stall events caused by unavailability of resources. There
83 // is one counter for every generic stall kind (see class HWStallEvent).
84 llvm::SmallVector<unsigned, 8> HWStalls;
85
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +000086 // Tracks the usage of a scheduler's queue.
87 struct BufferUsage {
88 unsigned SlotsInUse;
89 unsigned MaxUsedSlots;
90 };
91
92 // There is a map entry for each buffered resource in the scheduling model.
93 // Every time a buffer is consumed/freed, this view updates the corresponding
94 // entry.
95 llvm::DenseMap<unsigned, BufferUsage> BufferedResources;
96
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000097 void updateHistograms() {
98 DispatchGroupSizePerCycle[NumDispatched]++;
99 IssuedPerCycle[NumIssued]++;
100 RetiredPerCycle[NumRetired]++;
101 NumDispatched = 0;
102 NumIssued = 0;
103 NumRetired = 0;
104 }
105
Andrea Di Biagio12ef5262018-03-21 18:11:05 +0000106 // Used to track the number of physical registers used in a register file.
107 struct RegisterFileUsage {
108 unsigned TotalMappings;
109 unsigned MaxUsedMappings;
110 unsigned CurrentlyUsedMappings;
111 };
112
113 // There is one entry for each register file implemented by the processor.
114 llvm::SmallVector<RegisterFileUsage, 4> RegisterFiles;
115
Andrea Di Biagio9da4d6d2018-04-03 13:36:24 +0000116 void initializeRegisterFileInfo();
117
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000118 void printRetireUnitStatistics(llvm::raw_ostream &OS) const;
119 void printDispatchUnitStatistics(llvm::raw_ostream &OS) const;
120 void printSchedulerStatistics(llvm::raw_ostream &OS) const;
121
Andrea Di Biagio91ab2ee2018-03-19 13:23:07 +0000122 void printDispatchStalls(llvm::raw_ostream &OS) const;
Andrea Di Biagio12ef5262018-03-21 18:11:05 +0000123 void printRATStatistics(llvm::raw_ostream &OS) const;
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +0000124 void printRCUStatistics(llvm::raw_ostream &OS, const Histogram &Histogram,
125 unsigned Cycles) const;
126 void printDispatchUnitUsage(llvm::raw_ostream &OS, const Histogram &Stats,
127 unsigned Cycles) const;
128 void printIssuePerCycle(const Histogram &IssuePerCycle,
129 unsigned TotalCycles) const;
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000130 void printSchedulerUsage(llvm::raw_ostream &OS,
131 const llvm::MCSchedModel &SM) const;
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +0000132
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000133public:
Andrea Di Biagio12ef5262018-03-21 18:11:05 +0000134 BackendStatistics(const llvm::MCSubtargetInfo &sti)
Andrea Di Biagio94fafdf2018-03-24 16:05:36 +0000135 : STI(sti), NumDispatched(0), NumIssued(0), NumRetired(0), NumCycles(0),
Andrea Di Biagio9da4d6d2018-04-03 13:36:24 +0000136 HWStalls(HWStallEvent::LastGenericEvent) {
137 initializeRegisterFileInfo();
138 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000139
Clement Courbet844f22d2018-03-13 13:11:01 +0000140 void onInstructionEvent(const HWInstructionEvent &Event) override;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000141
142 void onCycleBegin(unsigned Cycle) override { NumCycles++; }
143
144 void onCycleEnd(unsigned Cycle) override { updateHistograms(); }
145
Andrea Di Biagio91ab2ee2018-03-19 13:23:07 +0000146 void onStallEvent(const HWStallEvent &Event) override {
147 if (Event.Type < HWStallEvent::LastGenericEvent)
148 HWStalls[Event.Type]++;
149 }
150
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000151 // Increases the number of used scheduler queue slots of every buffered
152 // resource in the Buffers set.
Andrea Di Biagio04de0b42018-03-20 20:18:36 +0000153 void onReservedBuffers(llvm::ArrayRef<unsigned> Buffers) override;
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000154
155 // Decreases by one the number of used scheduler queue slots of every
156 // buffered resource in the Buffers set.
Andrea Di Biagio04de0b42018-03-20 20:18:36 +0000157 void onReleasedBuffers(llvm::ArrayRef<unsigned> Buffers) override;
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000158
Andrea Di Biagio8af3fe82018-03-08 16:08:43 +0000159 void printView(llvm::raw_ostream &OS) const override {
Andrea Di Biagio91ab2ee2018-03-19 13:23:07 +0000160 printDispatchStalls(OS);
Andrea Di Biagio12ef5262018-03-21 18:11:05 +0000161 printRATStatistics(OS);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000162 printDispatchUnitStatistics(OS);
163 printSchedulerStatistics(OS);
164 printRetireUnitStatistics(OS);
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000165 printSchedulerUsage(OS, STI.getSchedModel());
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000166 }
167};
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000168} // namespace mca
169
170#endif