blob: 2297b52b423c84aac4e55ae2158dc0f250725cbe [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "AMDGPUTargetTransformInfo.h"
19#include "R600ISelLowering.h"
20#include "R600InstrInfo.h"
21#include "R600MachineScheduler.h"
22#include "SIISelLowering.h"
23#include "SIInstrInfo.h"
24#include "llvm/Analysis/Passes.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
27#include "llvm/CodeGen/MachineModuleInfo.h"
28#include "llvm/CodeGen/Passes.h"
29#include "llvm/IR/Verifier.h"
30#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/IR/LegacyPassManager.h"
32#include "llvm/Support/TargetRegistry.h"
33#include "llvm/Support/raw_os_ostream.h"
34#include "llvm/Transforms/IPO.h"
35#include "llvm/Transforms/Scalar.h"
36#include <llvm/CodeGen/Passes.h>
37
38using namespace llvm;
39
40extern "C" void LLVMInitializeAMDGPUTarget() {
41 // Register the target
42 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
43 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
44}
45
46static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
47 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
48}
49
50static MachineSchedRegistry
51SchedCustomRegistry("r600", "Run R600's custom scheduler",
52 createR600MachineScheduler);
53
54static std::string computeDataLayout(const Triple &TT) {
55 std::string Ret = "e-p:32:32";
56
57 if (TT.getArch() == Triple::amdgcn) {
58 // 32-bit private, local, and region pointers. 64-bit global and constant.
59 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
60 }
61
62 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
63 "-v512:512-v1024:1024-v2048:2048-n32:64";
64
65 return Ret;
66}
67
68AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
69 StringRef CPU, StringRef FS,
70 TargetOptions Options, Reloc::Model RM,
71 CodeModel::Model CM,
72 CodeGenOpt::Level OptLevel)
73 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, RM, CM,
74 OptLevel),
75 TLOF(new TargetLoweringObjectFileELF()), Subtarget(TT, CPU, FS, *this),
76 IntrinsicInfo() {
77 setRequiresStructuredCFG(true);
78 initAsmInfo();
79}
80
81AMDGPUTargetMachine::~AMDGPUTargetMachine() {
82 delete TLOF;
83}
84
85//===----------------------------------------------------------------------===//
86// R600 Target Machine (R600 -> Cayman)
87//===----------------------------------------------------------------------===//
88
89R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
90 StringRef FS, StringRef CPU,
91 TargetOptions Options, Reloc::Model RM,
92 CodeModel::Model CM, CodeGenOpt::Level OL)
93 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
94
95//===----------------------------------------------------------------------===//
96// GCN Target Machine (SI+)
97//===----------------------------------------------------------------------===//
98
99GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
100 StringRef FS, StringRef CPU,
101 TargetOptions Options, Reloc::Model RM,
102 CodeModel::Model CM, CodeGenOpt::Level OL)
103 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
104
105//===----------------------------------------------------------------------===//
106// AMDGPU Pass Setup
107//===----------------------------------------------------------------------===//
108
109namespace {
110class AMDGPUPassConfig : public TargetPassConfig {
111public:
112 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
113 : TargetPassConfig(TM, PM) {}
114
115 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
116 return getTM<AMDGPUTargetMachine>();
117 }
118
119 ScheduleDAGInstrs *
120 createMachineScheduler(MachineSchedContext *C) const override {
121 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
122 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
123 return createR600MachineScheduler(C);
124 return nullptr;
125 }
126
127 void addIRPasses() override;
128 void addCodeGenPrepare() override;
129 virtual bool addPreISel() override;
130 virtual bool addInstSelector() override;
131};
132
133class R600PassConfig : public AMDGPUPassConfig {
134public:
135 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
136 : AMDGPUPassConfig(TM, PM) { }
137
138 bool addPreISel() override;
139 void addPreRegAlloc() override;
140 void addPreSched2() override;
141 void addPreEmitPass() override;
142};
143
144class GCNPassConfig : public AMDGPUPassConfig {
145public:
146 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
147 : AMDGPUPassConfig(TM, PM) { }
148 bool addPreISel() override;
149 bool addInstSelector() override;
150 void addPreRegAlloc() override;
151 void addPostRegAlloc() override;
152 void addPreSched2() override;
153 void addPreEmitPass() override;
154};
155
156} // End of anonymous namespace
157
158TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000159 return TargetIRAnalysis([this](Function &F) {
160 return TargetTransformInfo(
161 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
162 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000163}
164
165void AMDGPUPassConfig::addIRPasses() {
166 // Function calls are not supported, so make sure we inline everything.
167 addPass(createAMDGPUAlwaysInlinePass());
168 addPass(createAlwaysInlinerPass());
169 // We need to add the barrier noop pass, otherwise adding the function
170 // inlining pass will cause all of the PassConfigs passes to be run
171 // one function at a time, which means if we have a nodule with two
172 // functions, then we will generate code for the first function
173 // without ever running any passes on the second.
174 addPass(createBarrierNoopPass());
175 TargetPassConfig::addIRPasses();
176}
177
178void AMDGPUPassConfig::addCodeGenPrepare() {
179 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
180 if (ST.isPromoteAllocaEnabled()) {
181 addPass(createAMDGPUPromoteAlloca(ST));
182 addPass(createSROAPass());
183 }
184 TargetPassConfig::addCodeGenPrepare();
185}
186
187bool
188AMDGPUPassConfig::addPreISel() {
189 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
190 addPass(createFlattenCFGPass());
191 if (ST.IsIRStructurizerEnabled())
192 addPass(createStructurizeCFGPass());
193 return false;
194}
195
196bool AMDGPUPassConfig::addInstSelector() {
197 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
198 return false;
199}
200
201//===----------------------------------------------------------------------===//
202// R600 Pass Setup
203//===----------------------------------------------------------------------===//
204
205bool R600PassConfig::addPreISel() {
206 AMDGPUPassConfig::addPreISel();
207 addPass(createR600TextureIntrinsicsReplacer());
208 return false;
209}
210
211void R600PassConfig::addPreRegAlloc() {
212 addPass(createR600VectorRegMerger(*TM));
213}
214
215void R600PassConfig::addPreSched2() {
216 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
217 addPass(createR600EmitClauseMarkers(), false);
218 if (ST.isIfCvtEnabled())
219 addPass(&IfConverterID, false);
220 addPass(createR600ClauseMergePass(*TM), false);
221}
222
223void R600PassConfig::addPreEmitPass() {
224 addPass(createAMDGPUCFGStructurizerPass(), false);
225 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
226 addPass(&FinalizeMachineBundlesID, false);
227 addPass(createR600Packetizer(*TM), false);
228 addPass(createR600ControlFlowFinalizer(*TM), false);
229}
230
231TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
232 return new R600PassConfig(this, PM);
233}
234
235//===----------------------------------------------------------------------===//
236// GCN Pass Setup
237//===----------------------------------------------------------------------===//
238
239bool GCNPassConfig::addPreISel() {
240 AMDGPUPassConfig::addPreISel();
241 addPass(createSinkingPass());
242 addPass(createSITypeRewriter());
243 addPass(createSIAnnotateControlFlowPass());
244 return false;
245}
246
247bool GCNPassConfig::addInstSelector() {
248 AMDGPUPassConfig::addInstSelector();
249 addPass(createSILowerI1CopiesPass());
250 addPass(createSIFixSGPRCopiesPass(*TM));
251 addPass(createSIFoldOperandsPass());
252 return false;
253}
254
255void GCNPassConfig::addPreRegAlloc() {
256 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
257
258 // This needs to be run directly before register allocation because
259 // earlier passes might recompute live intervals.
260 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
261 if (getOptLevel() > CodeGenOpt::None) {
262 initializeSIFixControlFlowLiveIntervalsPass(*PassRegistry::getPassRegistry());
263 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
264 }
265
266 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
267 // Don't do this with no optimizations since it throws away debug info by
268 // merging nonadjacent loads.
269
270 // This should be run after scheduling, but before register allocation. It
271 // also need extra copies to the address operand to be eliminated.
272 initializeSILoadStoreOptimizerPass(*PassRegistry::getPassRegistry());
273 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000274 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000275 }
276 addPass(createSIShrinkInstructionsPass(), false);
277 addPass(createSIFixSGPRLiveRangesPass(), false);
278}
279
280void GCNPassConfig::addPostRegAlloc() {
281 addPass(createSIPrepareScratchRegs(), false);
282 addPass(createSIShrinkInstructionsPass(), false);
283}
284
285void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000286}
287
288void GCNPassConfig::addPreEmitPass() {
Matt Arsenaultdb7781c2015-07-06 17:02:20 +0000289 addPass(createSIInsertWaits(*TM), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000290 addPass(createSILowerControlFlowPass(*TM), false);
291}
292
293TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
294 return new GCNPassConfig(this, PM);
295}