blob: 755a46b498dc88d6a9fb6de80c3991f3957c0aac [file] [log] [blame]
Matt Arsenault5b9ef392018-08-24 21:24:18 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc -mtriple=amdgcn-- -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GFX9-SAFE %s
3; RUN: llc -enable-no-nans-fp-math -enable-no-signed-zeros-fp-math -mtriple=amdgcn-- -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GFX9-NNAN %s
4
5; RUN: llc -mtriple=amdgcn-- -mcpu=fiji -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=VI-SAFE %s
6; RUN: llc -enable-no-nans-fp-math -enable-no-signed-zeros-fp-math -mtriple=amdgcn-- -mcpu=fiji -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=VI-NNAN %s
7
8; RUN: llc -mtriple=amdgcn-- -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=SI-SAFE %s
9; RUN: llc -enable-no-nans-fp-math -enable-no-signed-zeros-fp-math -mtriple=amdgcn-- -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=SI-NNAN %s
10
11define half @test_fmax_legacy_ugt_f16(half %a, half %b) #0 {
12; GFX9-SAFE-LABEL: test_fmax_legacy_ugt_f16:
13; GFX9-SAFE: ; %bb.0:
14; GFX9-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
15; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v1
16; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v0, v1, v0, vcc
17; GFX9-SAFE-NEXT: s_setpc_b64 s[30:31]
18;
19; GFX9-NNAN-LABEL: test_fmax_legacy_ugt_f16:
20; GFX9-NNAN: ; %bb.0:
21; GFX9-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
22; GFX9-NNAN-NEXT: v_max_f16_e32 v0, v0, v1
23; GFX9-NNAN-NEXT: s_setpc_b64 s[30:31]
24;
25; VI-SAFE-LABEL: test_fmax_legacy_ugt_f16:
26; VI-SAFE: ; %bb.0:
27; VI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
28; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v1
29; VI-SAFE-NEXT: v_cndmask_b32_e32 v0, v1, v0, vcc
30; VI-SAFE-NEXT: s_setpc_b64 s[30:31]
31;
32; VI-NNAN-LABEL: test_fmax_legacy_ugt_f16:
33; VI-NNAN: ; %bb.0:
34; VI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
35; VI-NNAN-NEXT: v_max_f16_e32 v0, v0, v1
36; VI-NNAN-NEXT: s_setpc_b64 s[30:31]
37;
38; SI-SAFE-LABEL: test_fmax_legacy_ugt_f16:
39; SI-SAFE: ; %bb.0:
40; SI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
41; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
42; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
43; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v0
44; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
45; SI-SAFE-NEXT: v_max_legacy_f32_e32 v0, v1, v0
46; SI-SAFE-NEXT: s_setpc_b64 s[30:31]
47;
48; SI-NNAN-LABEL: test_fmax_legacy_ugt_f16:
49; SI-NNAN: ; %bb.0:
50; SI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
51; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
52; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
53; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
54; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v0
55; SI-NNAN-NEXT: v_max_f32_e32 v0, v0, v1
56; SI-NNAN-NEXT: s_setpc_b64 s[30:31]
57 %cmp = fcmp ugt half %a, %b
58 %val = select i1 %cmp, half %a, half %b
59 ret half %val
60}
61
62define <2 x half> @test_fmax_legacy_ugt_v2f16(<2 x half> %a, <2 x half> %b) #0 {
63; GFX9-SAFE-LABEL: test_fmax_legacy_ugt_v2f16:
64; GFX9-SAFE: ; %bb.0:
65; GFX9-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
66; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v2, 16, v1
67; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v3, 16, v0
68; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v3, v2
69; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v2, v2, v3, vcc
70; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v1
71; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v0, v1, v0, vcc
72; GFX9-SAFE-NEXT: v_and_b32_e32 v0, 0xffff, v0
73; GFX9-SAFE-NEXT: v_lshl_or_b32 v0, v2, 16, v0
74; GFX9-SAFE-NEXT: s_setpc_b64 s[30:31]
75;
76; GFX9-NNAN-LABEL: test_fmax_legacy_ugt_v2f16:
77; GFX9-NNAN: ; %bb.0:
78; GFX9-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
79; GFX9-NNAN-NEXT: v_pk_max_f16 v0, v0, v1
80; GFX9-NNAN-NEXT: s_setpc_b64 s[30:31]
81;
82; VI-SAFE-LABEL: test_fmax_legacy_ugt_v2f16:
83; VI-SAFE: ; %bb.0:
84; VI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
85; VI-SAFE-NEXT: v_lshrrev_b32_e32 v2, 16, v1
86; VI-SAFE-NEXT: v_lshrrev_b32_e32 v3, 16, v0
87; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v3, v2
88; VI-SAFE-NEXT: v_cndmask_b32_e32 v2, v2, v3, vcc
89; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v1
90; VI-SAFE-NEXT: v_lshlrev_b32_e32 v2, 16, v2
91; VI-SAFE-NEXT: v_cndmask_b32_e32 v0, v1, v0, vcc
92; VI-SAFE-NEXT: v_or_b32_sdwa v0, v0, v2 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
93; VI-SAFE-NEXT: s_setpc_b64 s[30:31]
94;
95; VI-NNAN-LABEL: test_fmax_legacy_ugt_v2f16:
96; VI-NNAN: ; %bb.0:
97; VI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
98; VI-NNAN-NEXT: v_max_f16_sdwa v2, v0, v1 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
99; VI-NNAN-NEXT: v_max_f16_e32 v0, v0, v1
100; VI-NNAN-NEXT: v_or_b32_e32 v0, v0, v2
101; VI-NNAN-NEXT: s_setpc_b64 s[30:31]
102;
103; SI-SAFE-LABEL: test_fmax_legacy_ugt_v2f16:
104; SI-SAFE: ; %bb.0:
105; SI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
106; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
107; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
108; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
109; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
110; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
111; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
112; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v0
113; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v2
114; SI-SAFE-NEXT: v_max_legacy_f32_e32 v0, v2, v0
115; SI-SAFE-NEXT: v_max_legacy_f32_e32 v1, v3, v1
116; SI-SAFE-NEXT: s_setpc_b64 s[30:31]
117;
118; SI-NNAN-LABEL: test_fmax_legacy_ugt_v2f16:
119; SI-NNAN: ; %bb.0:
120; SI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
121; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
122; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
123; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
124; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
125; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
126; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
127; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v2
128; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v0
129; SI-NNAN-NEXT: v_max_f32_e32 v0, v0, v2
130; SI-NNAN-NEXT: v_max_f32_e32 v1, v1, v3
131; SI-NNAN-NEXT: s_setpc_b64 s[30:31]
132 %cmp = fcmp ugt <2 x half> %a, %b
133 %val = select <2 x i1> %cmp, <2 x half> %a, <2 x half> %b
134 ret <2 x half> %val
135}
136
137define <3 x half> @test_fmax_legacy_ugt_v3f16(<3 x half> %a, <3 x half> %b) #0 {
138; GFX9-SAFE-LABEL: test_fmax_legacy_ugt_v3f16:
139; GFX9-SAFE: ; %bb.0:
140; GFX9-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
141; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v4, 16, v2
142; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v5, 16, v0
143; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v5, v4
144; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v4, v4, v5, vcc
145; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v3
146; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
147; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v2
148; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v0, v2, v0, vcc
149; GFX9-SAFE-NEXT: v_and_b32_e32 v0, 0xffff, v0
150; GFX9-SAFE-NEXT: v_lshl_or_b32 v0, v4, 16, v0
151; GFX9-SAFE-NEXT: s_setpc_b64 s[30:31]
152;
153; GFX9-NNAN-LABEL: test_fmax_legacy_ugt_v3f16:
154; GFX9-NNAN: ; %bb.0:
155; GFX9-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
156; GFX9-NNAN-NEXT: v_max_f16_sdwa v4, v0, v2 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
157; GFX9-NNAN-NEXT: v_max_f16_e32 v0, v0, v2
158; GFX9-NNAN-NEXT: v_and_b32_e32 v0, 0xffff, v0
159; GFX9-NNAN-NEXT: v_max_f16_e32 v1, v1, v3
160; GFX9-NNAN-NEXT: v_lshl_or_b32 v0, v4, 16, v0
161; GFX9-NNAN-NEXT: s_setpc_b64 s[30:31]
162;
163; VI-SAFE-LABEL: test_fmax_legacy_ugt_v3f16:
164; VI-SAFE: ; %bb.0:
165; VI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
166; VI-SAFE-NEXT: v_lshrrev_b32_e32 v4, 16, v2
167; VI-SAFE-NEXT: v_lshrrev_b32_e32 v5, 16, v0
168; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v5, v4
169; VI-SAFE-NEXT: v_cndmask_b32_e32 v4, v4, v5, vcc
170; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v3
171; VI-SAFE-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
172; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v2
173; VI-SAFE-NEXT: v_cndmask_b32_e32 v0, v2, v0, vcc
174; VI-SAFE-NEXT: v_lshlrev_b32_e32 v2, 16, v4
175; VI-SAFE-NEXT: v_or_b32_sdwa v0, v0, v2 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
176; VI-SAFE-NEXT: s_setpc_b64 s[30:31]
177;
178; VI-NNAN-LABEL: test_fmax_legacy_ugt_v3f16:
179; VI-NNAN: ; %bb.0:
180; VI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
181; VI-NNAN-NEXT: v_max_f16_sdwa v4, v0, v2 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
182; VI-NNAN-NEXT: v_max_f16_e32 v0, v0, v2
183; VI-NNAN-NEXT: v_max_f16_e32 v1, v1, v3
184; VI-NNAN-NEXT: v_or_b32_e32 v0, v0, v4
185; VI-NNAN-NEXT: s_setpc_b64 s[30:31]
186;
187; SI-SAFE-LABEL: test_fmax_legacy_ugt_v3f16:
188; SI-SAFE: ; %bb.0:
189; SI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
190; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
191; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v5, v5
192; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
193; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v4, v4
194; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
195; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
196; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v2
197; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v5, v5
198; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
199; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v4, v4
200; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v0
201; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
202; SI-SAFE-NEXT: v_max_legacy_f32_e32 v0, v3, v0
203; SI-SAFE-NEXT: v_max_legacy_f32_e32 v1, v4, v1
204; SI-SAFE-NEXT: v_max_legacy_f32_e32 v2, v5, v2
205; SI-SAFE-NEXT: s_setpc_b64 s[30:31]
206;
207; SI-NNAN-LABEL: test_fmax_legacy_ugt_v3f16:
208; SI-NNAN: ; %bb.0:
209; SI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
210; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v5, v5
211; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
212; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v4, v4
213; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
214; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
215; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
216; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v5, v5
217; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v2
218; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v4, v4
219; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
220; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
221; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v0
222; SI-NNAN-NEXT: v_max_f32_e32 v0, v0, v3
223; SI-NNAN-NEXT: v_max_f32_e32 v1, v1, v4
224; SI-NNAN-NEXT: v_max_f32_e32 v2, v2, v5
225; SI-NNAN-NEXT: s_setpc_b64 s[30:31]
226 %cmp = fcmp ugt <3 x half> %a, %b
227 %val = select <3 x i1> %cmp, <3 x half> %a, <3 x half> %b
228 ret <3 x half> %val
229}
230
231define <4 x half> @test_fmax_legacy_ugt_v4f16(<4 x half> %a, <4 x half> %b) #0 {
232; GFX9-SAFE-LABEL: test_fmax_legacy_ugt_v4f16:
233; GFX9-SAFE: ; %bb.0:
234; GFX9-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
235; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v6, 16, v3
236; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v7, 16, v1
237; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v7, v6
238; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v4, 16, v2
239; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v5, 16, v0
240; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v6, v6, v7, vcc
241; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v5, v4
242; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v4, v4, v5, vcc
243; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v3
244; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
245; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v2
246; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v0, v2, v0, vcc
247; GFX9-SAFE-NEXT: v_mov_b32_e32 v2, 0xffff
248; GFX9-SAFE-NEXT: v_and_b32_e32 v0, v2, v0
249; GFX9-SAFE-NEXT: v_and_b32_e32 v1, v2, v1
250; GFX9-SAFE-NEXT: v_lshl_or_b32 v0, v4, 16, v0
251; GFX9-SAFE-NEXT: v_lshl_or_b32 v1, v6, 16, v1
252; GFX9-SAFE-NEXT: s_setpc_b64 s[30:31]
253;
254; GFX9-NNAN-LABEL: test_fmax_legacy_ugt_v4f16:
255; GFX9-NNAN: ; %bb.0:
256; GFX9-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
257; GFX9-NNAN-NEXT: v_pk_max_f16 v0, v0, v2
258; GFX9-NNAN-NEXT: v_pk_max_f16 v1, v1, v3
259; GFX9-NNAN-NEXT: s_setpc_b64 s[30:31]
260;
261; VI-SAFE-LABEL: test_fmax_legacy_ugt_v4f16:
262; VI-SAFE: ; %bb.0:
263; VI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
264; VI-SAFE-NEXT: v_lshrrev_b32_e32 v6, 16, v3
265; VI-SAFE-NEXT: v_lshrrev_b32_e32 v7, 16, v1
266; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v7, v6
267; VI-SAFE-NEXT: v_lshrrev_b32_e32 v4, 16, v2
268; VI-SAFE-NEXT: v_lshrrev_b32_e32 v5, 16, v0
269; VI-SAFE-NEXT: v_cndmask_b32_e32 v6, v6, v7, vcc
270; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v5, v4
271; VI-SAFE-NEXT: v_cndmask_b32_e32 v4, v4, v5, vcc
272; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v3
273; VI-SAFE-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
274; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v2
275; VI-SAFE-NEXT: v_cndmask_b32_e32 v0, v2, v0, vcc
276; VI-SAFE-NEXT: v_lshlrev_b32_e32 v2, 16, v4
277; VI-SAFE-NEXT: v_or_b32_sdwa v0, v0, v2 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
278; VI-SAFE-NEXT: v_lshlrev_b32_e32 v2, 16, v6
279; VI-SAFE-NEXT: v_or_b32_sdwa v1, v1, v2 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
280; VI-SAFE-NEXT: s_setpc_b64 s[30:31]
281;
282; VI-NNAN-LABEL: test_fmax_legacy_ugt_v4f16:
283; VI-NNAN: ; %bb.0:
284; VI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
285; VI-NNAN-NEXT: v_max_f16_sdwa v4, v1, v3 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
286; VI-NNAN-NEXT: v_max_f16_e32 v1, v1, v3
287; VI-NNAN-NEXT: v_max_f16_sdwa v5, v0, v2 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
288; VI-NNAN-NEXT: v_max_f16_e32 v0, v0, v2
289; VI-NNAN-NEXT: v_or_b32_e32 v0, v0, v5
290; VI-NNAN-NEXT: v_or_b32_e32 v1, v1, v4
291; VI-NNAN-NEXT: s_setpc_b64 s[30:31]
292;
293; SI-SAFE-LABEL: test_fmax_legacy_ugt_v4f16:
294; SI-SAFE: ; %bb.0:
295; SI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
296; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
297; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v4, v4
298; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
299; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v5, v5
300; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
301; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v6, v6
302; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
303; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v7, v7
304; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v0
305; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v4, v4
306; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
307; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v5, v5
308; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v2
309; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v6, v6
310; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
311; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v7, v7
312; SI-SAFE-NEXT: v_max_legacy_f32_e32 v3, v7, v3
313; SI-SAFE-NEXT: v_max_legacy_f32_e32 v2, v6, v2
314; SI-SAFE-NEXT: v_max_legacy_f32_e32 v1, v5, v1
315; SI-SAFE-NEXT: v_max_legacy_f32_e32 v0, v4, v0
316; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
317; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
318; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
319; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
320; SI-SAFE-NEXT: v_lshlrev_b32_e32 v3, 16, v3
321; SI-SAFE-NEXT: v_lshlrev_b32_e32 v1, 16, v1
322; SI-SAFE-NEXT: v_or_b32_e32 v3, v2, v3
323; SI-SAFE-NEXT: v_or_b32_e32 v1, v0, v1
324; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v1
325; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v3
326; SI-SAFE-NEXT: v_lshrrev_b32_e32 v1, 16, v1
327; SI-SAFE-NEXT: v_lshrrev_b32_e32 v3, 16, v3
328; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
329; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
330; SI-SAFE-NEXT: s_setpc_b64 s[30:31]
331;
332; SI-NNAN-LABEL: test_fmax_legacy_ugt_v4f16:
333; SI-NNAN: ; %bb.0:
334; SI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
335; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v4, v4
336; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
337; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v5, v5
338; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
339; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v6, v6
340; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
341; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v7, v7
342; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
343; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v4, v4
344; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v0
345; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v5, v5
346; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
347; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v6, v6
348; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v2
349; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v7, v7
350; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
351; SI-NNAN-NEXT: v_max_f32_e32 v3, v3, v7
352; SI-NNAN-NEXT: v_max_f32_e32 v2, v2, v6
353; SI-NNAN-NEXT: v_max_f32_e32 v1, v1, v5
354; SI-NNAN-NEXT: v_max_f32_e32 v0, v0, v4
355; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
356; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
357; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
358; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
359; SI-NNAN-NEXT: v_lshlrev_b32_e32 v3, 16, v3
360; SI-NNAN-NEXT: v_lshlrev_b32_e32 v1, 16, v1
361; SI-NNAN-NEXT: v_or_b32_e32 v3, v2, v3
362; SI-NNAN-NEXT: v_or_b32_e32 v1, v0, v1
363; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v1
364; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v3
365; SI-NNAN-NEXT: v_lshrrev_b32_e32 v1, 16, v1
366; SI-NNAN-NEXT: v_lshrrev_b32_e32 v3, 16, v3
367; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
368; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
369; SI-NNAN-NEXT: s_setpc_b64 s[30:31]
370 %cmp = fcmp ugt <4 x half> %a, %b
371 %val = select <4 x i1> %cmp, <4 x half> %a, <4 x half> %b
372 ret <4 x half> %val
373}
374
375define <8 x half> @test_fmax_legacy_ugt_v8f16(<8 x half> %a, <8 x half> %b) #0 {
376; GFX9-SAFE-LABEL: test_fmax_legacy_ugt_v8f16:
377; GFX9-SAFE: ; %bb.0:
378; GFX9-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
379; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v14, 16, v7
380; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v15, 16, v3
381; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v15, v14
382; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v12, 16, v6
383; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v13, 16, v2
384; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v14, v14, v15, vcc
385; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v13, v12
386; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v10, 16, v5
387; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v11, 16, v1
388; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v12, v12, v13, vcc
389; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v11, v10
390; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v8, 16, v4
391; GFX9-SAFE-NEXT: v_lshrrev_b32_e32 v9, 16, v0
392; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v10, v10, v11, vcc
393; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v9, v8
394; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v8, v8, v9, vcc
395; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v3, v7
396; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v3, v7, v3, vcc
397; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v2, v6
398; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v2, v6, v2, vcc
399; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v5
400; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v1, v5, v1, vcc
401; GFX9-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v4
402; GFX9-SAFE-NEXT: v_cndmask_b32_e32 v0, v4, v0, vcc
403; GFX9-SAFE-NEXT: v_mov_b32_e32 v4, 0xffff
404; GFX9-SAFE-NEXT: v_and_b32_e32 v0, v4, v0
405; GFX9-SAFE-NEXT: v_and_b32_e32 v1, v4, v1
406; GFX9-SAFE-NEXT: v_and_b32_e32 v2, v4, v2
407; GFX9-SAFE-NEXT: v_and_b32_e32 v3, v4, v3
408; GFX9-SAFE-NEXT: v_lshl_or_b32 v0, v8, 16, v0
409; GFX9-SAFE-NEXT: v_lshl_or_b32 v1, v10, 16, v1
410; GFX9-SAFE-NEXT: v_lshl_or_b32 v2, v12, 16, v2
411; GFX9-SAFE-NEXT: v_lshl_or_b32 v3, v14, 16, v3
412; GFX9-SAFE-NEXT: s_setpc_b64 s[30:31]
413;
414; GFX9-NNAN-LABEL: test_fmax_legacy_ugt_v8f16:
415; GFX9-NNAN: ; %bb.0:
416; GFX9-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
417; GFX9-NNAN-NEXT: v_max_f16_sdwa v8, v3, v7 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
418; GFX9-NNAN-NEXT: v_max_f16_sdwa v9, v2, v6 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
419; GFX9-NNAN-NEXT: v_max_f16_sdwa v10, v1, v5 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
420; GFX9-NNAN-NEXT: v_max_f16_sdwa v11, v0, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
421; GFX9-NNAN-NEXT: v_max_f16_e32 v0, v0, v4
422; GFX9-NNAN-NEXT: v_mov_b32_e32 v4, 0xffff
423; GFX9-NNAN-NEXT: v_max_f16_e32 v3, v3, v7
424; GFX9-NNAN-NEXT: v_max_f16_e32 v2, v2, v6
425; GFX9-NNAN-NEXT: v_max_f16_e32 v1, v1, v5
426; GFX9-NNAN-NEXT: v_and_b32_e32 v0, v4, v0
427; GFX9-NNAN-NEXT: v_and_b32_e32 v1, v4, v1
428; GFX9-NNAN-NEXT: v_and_b32_e32 v2, v4, v2
429; GFX9-NNAN-NEXT: v_and_b32_e32 v3, v4, v3
430; GFX9-NNAN-NEXT: v_lshl_or_b32 v0, v11, 16, v0
431; GFX9-NNAN-NEXT: v_lshl_or_b32 v1, v10, 16, v1
432; GFX9-NNAN-NEXT: v_lshl_or_b32 v2, v9, 16, v2
433; GFX9-NNAN-NEXT: v_lshl_or_b32 v3, v8, 16, v3
434; GFX9-NNAN-NEXT: s_setpc_b64 s[30:31]
435;
436; VI-SAFE-LABEL: test_fmax_legacy_ugt_v8f16:
437; VI-SAFE: ; %bb.0:
438; VI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
439; VI-SAFE-NEXT: v_lshrrev_b32_e32 v14, 16, v7
440; VI-SAFE-NEXT: v_lshrrev_b32_e32 v15, 16, v3
441; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v15, v14
442; VI-SAFE-NEXT: v_lshrrev_b32_e32 v12, 16, v6
443; VI-SAFE-NEXT: v_lshrrev_b32_e32 v13, 16, v2
444; VI-SAFE-NEXT: v_cndmask_b32_e32 v14, v14, v15, vcc
445; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v13, v12
446; VI-SAFE-NEXT: v_lshrrev_b32_e32 v10, 16, v5
447; VI-SAFE-NEXT: v_lshrrev_b32_e32 v11, 16, v1
448; VI-SAFE-NEXT: v_cndmask_b32_e32 v12, v12, v13, vcc
449; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v11, v10
450; VI-SAFE-NEXT: v_lshrrev_b32_e32 v8, 16, v4
451; VI-SAFE-NEXT: v_lshrrev_b32_e32 v9, 16, v0
452; VI-SAFE-NEXT: v_cndmask_b32_e32 v10, v10, v11, vcc
453; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v9, v8
454; VI-SAFE-NEXT: v_cndmask_b32_e32 v8, v8, v9, vcc
455; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v3, v7
456; VI-SAFE-NEXT: v_cndmask_b32_e32 v3, v7, v3, vcc
457; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v2, v6
458; VI-SAFE-NEXT: v_cndmask_b32_e32 v2, v6, v2, vcc
459; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v1, v5
460; VI-SAFE-NEXT: v_cndmask_b32_e32 v1, v5, v1, vcc
461; VI-SAFE-NEXT: v_cmp_nle_f16_e32 vcc, v0, v4
462; VI-SAFE-NEXT: v_cndmask_b32_e32 v0, v4, v0, vcc
463; VI-SAFE-NEXT: v_lshlrev_b32_e32 v4, 16, v8
464; VI-SAFE-NEXT: v_or_b32_sdwa v0, v0, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
465; VI-SAFE-NEXT: v_lshlrev_b32_e32 v4, 16, v10
466; VI-SAFE-NEXT: v_or_b32_sdwa v1, v1, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
467; VI-SAFE-NEXT: v_lshlrev_b32_e32 v4, 16, v12
468; VI-SAFE-NEXT: v_or_b32_sdwa v2, v2, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
469; VI-SAFE-NEXT: v_lshlrev_b32_e32 v4, 16, v14
470; VI-SAFE-NEXT: v_or_b32_sdwa v3, v3, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
471; VI-SAFE-NEXT: s_setpc_b64 s[30:31]
472;
473; VI-NNAN-LABEL: test_fmax_legacy_ugt_v8f16:
474; VI-NNAN: ; %bb.0:
475; VI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
476; VI-NNAN-NEXT: v_max_f16_sdwa v8, v3, v7 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
477; VI-NNAN-NEXT: v_max_f16_e32 v3, v3, v7
478; VI-NNAN-NEXT: v_max_f16_sdwa v9, v2, v6 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
479; VI-NNAN-NEXT: v_max_f16_e32 v2, v2, v6
480; VI-NNAN-NEXT: v_max_f16_sdwa v10, v1, v5 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
481; VI-NNAN-NEXT: v_max_f16_e32 v1, v1, v5
482; VI-NNAN-NEXT: v_max_f16_sdwa v11, v0, v4 dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
483; VI-NNAN-NEXT: v_max_f16_e32 v0, v0, v4
484; VI-NNAN-NEXT: v_or_b32_e32 v0, v0, v11
485; VI-NNAN-NEXT: v_or_b32_e32 v1, v1, v10
486; VI-NNAN-NEXT: v_or_b32_e32 v2, v2, v9
487; VI-NNAN-NEXT: v_or_b32_e32 v3, v3, v8
488; VI-NNAN-NEXT: s_setpc_b64 s[30:31]
489;
490; SI-SAFE-LABEL: test_fmax_legacy_ugt_v8f16:
491; SI-SAFE: ; %bb.0:
492; SI-SAFE-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
493; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
494; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v8, v8
495; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
496; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v9, v9
497; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
498; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v10, v10
499; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
500; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v11, v11
501; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v4, v4
502; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v12, v12
503; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v5, v5
504; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v13, v13
505; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v6, v6
506; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v14, v14
507; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v7, v7
508; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v15, v15
509; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v0
510; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v8, v8
511; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
512; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v9, v9
513; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v2
514; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v10, v10
515; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
516; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v11, v11
517; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v4, v4
518; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v12, v12
519; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v5, v5
520; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v13, v13
521; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v6, v6
522; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v14, v14
523; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v7, v7
524; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v15, v15
525; SI-SAFE-NEXT: v_max_legacy_f32_e32 v7, v15, v7
526; SI-SAFE-NEXT: v_max_legacy_f32_e32 v6, v14, v6
527; SI-SAFE-NEXT: v_max_legacy_f32_e32 v5, v13, v5
528; SI-SAFE-NEXT: v_max_legacy_f32_e32 v4, v12, v4
529; SI-SAFE-NEXT: v_max_legacy_f32_e32 v3, v11, v3
530; SI-SAFE-NEXT: v_max_legacy_f32_e32 v2, v10, v2
531; SI-SAFE-NEXT: v_max_legacy_f32_e32 v1, v9, v1
532; SI-SAFE-NEXT: v_max_legacy_f32_e32 v0, v8, v0
533; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v7, v7
534; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v6, v6
535; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v5, v5
536; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v4, v4
537; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v3, v3
538; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v2, v2
539; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v1, v1
540; SI-SAFE-NEXT: v_cvt_f16_f32_e32 v0, v0
541; SI-SAFE-NEXT: v_lshlrev_b32_e32 v7, 16, v7
542; SI-SAFE-NEXT: v_lshlrev_b32_e32 v5, 16, v5
543; SI-SAFE-NEXT: v_lshlrev_b32_e32 v3, 16, v3
544; SI-SAFE-NEXT: v_lshlrev_b32_e32 v1, 16, v1
545; SI-SAFE-NEXT: v_or_b32_e32 v7, v6, v7
546; SI-SAFE-NEXT: v_or_b32_e32 v5, v4, v5
547; SI-SAFE-NEXT: v_or_b32_e32 v3, v2, v3
548; SI-SAFE-NEXT: v_or_b32_e32 v1, v0, v1
549; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v0, v1
550; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v2, v3
551; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v4, v5
552; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v6, v7
553; SI-SAFE-NEXT: v_lshrrev_b32_e32 v1, 16, v1
554; SI-SAFE-NEXT: v_lshrrev_b32_e32 v3, 16, v3
555; SI-SAFE-NEXT: v_lshrrev_b32_e32 v5, 16, v5
556; SI-SAFE-NEXT: v_lshrrev_b32_e32 v7, 16, v7
557; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v1, v1
558; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v3, v3
559; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v5, v5
560; SI-SAFE-NEXT: v_cvt_f32_f16_e32 v7, v7
561; SI-SAFE-NEXT: s_setpc_b64 s[30:31]
562;
563; SI-NNAN-LABEL: test_fmax_legacy_ugt_v8f16:
564; SI-NNAN: ; %bb.0:
565; SI-NNAN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
566; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v8, v8
567; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
568; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v9, v9
569; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
570; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v10, v10
571; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
572; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v11, v11
573; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
574; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v12, v12
575; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v4, v4
576; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v13, v13
577; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v5, v5
578; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v14, v14
579; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v6, v6
580; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v15, v15
581; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v7, v7
582; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v8, v8
583; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v0
584; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v9, v9
585; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
586; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v10, v10
587; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v2
588; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v11, v11
589; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
590; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v12, v12
591; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v4, v4
592; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v13, v13
593; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v5, v5
594; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v14, v14
595; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v6, v6
596; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v15, v15
597; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v7, v7
598; SI-NNAN-NEXT: v_max_f32_e32 v7, v7, v15
599; SI-NNAN-NEXT: v_max_f32_e32 v6, v6, v14
600; SI-NNAN-NEXT: v_max_f32_e32 v5, v5, v13
601; SI-NNAN-NEXT: v_max_f32_e32 v4, v4, v12
602; SI-NNAN-NEXT: v_max_f32_e32 v3, v3, v11
603; SI-NNAN-NEXT: v_max_f32_e32 v2, v2, v10
604; SI-NNAN-NEXT: v_max_f32_e32 v1, v1, v9
605; SI-NNAN-NEXT: v_max_f32_e32 v0, v0, v8
606; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v7, v7
607; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v6, v6
608; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v5, v5
609; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v4, v4
610; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v3, v3
611; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v2, v2
612; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v1, v1
613; SI-NNAN-NEXT: v_cvt_f16_f32_e32 v0, v0
614; SI-NNAN-NEXT: v_lshlrev_b32_e32 v7, 16, v7
615; SI-NNAN-NEXT: v_lshlrev_b32_e32 v5, 16, v5
616; SI-NNAN-NEXT: v_lshlrev_b32_e32 v3, 16, v3
617; SI-NNAN-NEXT: v_lshlrev_b32_e32 v1, 16, v1
618; SI-NNAN-NEXT: v_or_b32_e32 v7, v6, v7
619; SI-NNAN-NEXT: v_or_b32_e32 v5, v4, v5
620; SI-NNAN-NEXT: v_or_b32_e32 v3, v2, v3
621; SI-NNAN-NEXT: v_or_b32_e32 v1, v0, v1
622; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v0, v1
623; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v2, v3
624; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v4, v5
625; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v6, v7
626; SI-NNAN-NEXT: v_lshrrev_b32_e32 v1, 16, v1
627; SI-NNAN-NEXT: v_lshrrev_b32_e32 v3, 16, v3
628; SI-NNAN-NEXT: v_lshrrev_b32_e32 v5, 16, v5
629; SI-NNAN-NEXT: v_lshrrev_b32_e32 v7, 16, v7
630; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v1, v1
631; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v3, v3
632; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v5, v5
633; SI-NNAN-NEXT: v_cvt_f32_f16_e32 v7, v7
634; SI-NNAN-NEXT: s_setpc_b64 s[30:31]
635 %cmp = fcmp ugt <8 x half> %a, %b
636 %val = select <8 x i1> %cmp, <8 x half> %a, <8 x half> %b
637 ret <8 x half> %val
638}
639
640attributes #0 = { nounwind }