Matt Arsenault | 08906a3 | 2016-10-28 19:43:31 +0000 | [diff] [blame] | 1 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=fiji -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI -check-prefix=OPT %s |
| 2 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=hawaii -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI -check-prefix=OPT %s |
| 3 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=iceland -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI -check-prefix=OPT %s |
| 4 | ; RUN: llc -O0 -mtriple=amdgcn--amdhsa -mcpu=fiji -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=OPTNONE %s |
| 5 | |
| 6 | ; There are no stack objects, but still a private memory access. The |
| 7 | ; private access regiters need to be correctly initialized anyway, and |
| 8 | ; shifted down to the end of the used registers. |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 9 | |
| 10 | ; GCN-LABEL: {{^}}store_to_undef: |
Matt Arsenault | 08906a3 | 2016-10-28 19:43:31 +0000 | [diff] [blame] | 11 | ; OPT-DAG: s_mov_b64 s{{\[}}[[RSRC_LO:[0-9]+]]:{{[0-9]+\]}}, s[0:1] |
| 12 | ; OPT-DAG: s_mov_b64 s{{\[[0-9]+}}:[[RSRC_HI:[0-9]+]]{{\]}}, s[2:3] |
| 13 | ; OPT-DAG: s_mov_b32 [[SOFFSET:s[0-9]+]], s7{{$}} |
| 14 | ; OPT: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s{{\[}}[[RSRC_LO]]:[[RSRC_HI]]{{\]}}, [[SOFFSET]] offen{{$}} |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 15 | |
| 16 | ; -O0 should assume spilling, so the input scratch resource descriptor |
| 17 | ; -should be used directly without any copies. |
| 18 | |
| 19 | ; OPTNONE-NOT: s_mov_b32 |
| 20 | ; OPTNONE: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s[0:3], s7 offen{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 21 | define amdgpu_kernel void @store_to_undef() #0 { |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 22 | store volatile i32 0, i32* undef |
| 23 | ret void |
| 24 | } |
| 25 | |
| 26 | ; GCN-LABEL: {{^}}store_to_inttoptr: |
Matt Arsenault | 08906a3 | 2016-10-28 19:43:31 +0000 | [diff] [blame] | 27 | ; OPT-DAG: s_mov_b64 s{{\[}}[[RSRC_LO:[0-9]+]]:{{[0-9]+\]}}, s[0:1] |
| 28 | ; OPT-DAG: s_mov_b64 s{{\[[0-9]+}}:[[RSRC_HI:[0-9]+]]{{\]}}, s[2:3] |
| 29 | ; OPT-DAG: s_mov_b32 [[SOFFSET:s[0-9]+]], s7{{$}} |
| 30 | ; OPT: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s{{\[}}[[RSRC_LO]]:[[RSRC_HI]]{{\]}}, [[SOFFSET]] offen{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 31 | define amdgpu_kernel void @store_to_inttoptr() #0 { |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 32 | store volatile i32 0, i32* inttoptr (i32 123 to i32*) |
| 33 | ret void |
| 34 | } |
| 35 | |
| 36 | ; GCN-LABEL: {{^}}load_from_undef: |
Matt Arsenault | 08906a3 | 2016-10-28 19:43:31 +0000 | [diff] [blame] | 37 | ; OPT-DAG: s_mov_b64 s{{\[}}[[RSRC_LO:[0-9]+]]:{{[0-9]+\]}}, s[0:1] |
| 38 | ; OPT-DAG: s_mov_b64 s{{\[[0-9]+}}:[[RSRC_HI:[0-9]+]]{{\]}}, s[2:3] |
| 39 | ; OPT-DAG: s_mov_b32 [[SOFFSET:s[0-9]+]], s7{{$}} |
| 40 | ; OPT: buffer_load_dword v{{[0-9]+}}, v{{[0-9]+}}, s{{\[}}[[RSRC_LO]]:[[RSRC_HI]]{{\]}}, [[SOFFSET]] offen{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 41 | define amdgpu_kernel void @load_from_undef() #0 { |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 42 | %ld = load volatile i32, i32* undef |
| 43 | ret void |
| 44 | } |
| 45 | |
| 46 | ; GCN-LABEL: {{^}}load_from_inttoptr: |
Matt Arsenault | 08906a3 | 2016-10-28 19:43:31 +0000 | [diff] [blame] | 47 | ; OPT-DAG: s_mov_b64 s{{\[}}[[RSRC_LO:[0-9]+]]:{{[0-9]+\]}}, s[0:1] |
| 48 | ; OPT-DAG: s_mov_b64 s{{\[[0-9]+}}:[[RSRC_HI:[0-9]+]]{{\]}}, s[2:3] |
| 49 | ; OPT-DAG: s_mov_b32 [[SOFFSET:s[0-9]+]], s7{{$}} |
| 50 | ; OPT: buffer_load_dword v{{[0-9]+}}, v{{[0-9]+}}, s{{\[}}[[RSRC_LO]]:[[RSRC_HI]]{{\]}}, [[SOFFSET]] offen{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 51 | define amdgpu_kernel void @load_from_inttoptr() #0 { |
Matt Arsenault | 253640e | 2016-10-13 13:10:00 +0000 | [diff] [blame] | 52 | %ld = load volatile i32, i32* inttoptr (i32 123 to i32*) |
| 53 | ret void |
| 54 | } |
| 55 | |
| 56 | attributes #0 = { nounwind } |