blob: 38e8800e0394be99d6a7cfab3f9f0ed651e08451 [file] [log] [blame]
Bob Wilson2e076c42009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson20f79e32009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsonf45dee32009-08-04 00:36:16 +000083
Bob Wilson01270312009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsonea3a4022009-08-12 22:31:50 +000098def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
99def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
100def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
101def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
Bob Wilsonff2db102009-08-12 22:54:19 +0000102def NEONvsplat0 : SDNode<"ARMISD::VSPLAT0", SDTARMVSHUF>;
Bob Wilsonea3a4022009-08-12 22:31:50 +0000103
Bob Wilson2e076c42009-06-22 23:27:02 +0000104//===----------------------------------------------------------------------===//
105// NEON operand definitions
106//===----------------------------------------------------------------------===//
107
108// addrmode_neonldstm := reg
109//
110/* TODO: Take advantage of vldm.
111def addrmode_neonldstm : Operand<i32>,
112 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
113 let PrintMethod = "printAddrNeonLdStMOperand";
114 let MIOperandInfo = (ops GPR, i32imm);
115}
116*/
117
118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsonf042ead2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Bob Wilson25cae662009-08-12 17:04:56 +0000123let mayLoad = 1 in {
Bob Wilson2e076c42009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwinb062c232009-08-06 16:52:47 +0000126 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000127 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Cheng5edd90c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson2e076c42009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwinb062c232009-08-06 16:52:47 +0000136 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000137 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Cheng5edd90c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson25cae662009-08-12 17:04:56 +0000143}
Bob Wilson2e076c42009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov887d05c2009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000148 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000149 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov887d05c2009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Cheng5edd90c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
155 let Inst{11-9} = 0b101;
156}
Bob Wilson2e076c42009-06-22 23:27:02 +0000157
Bob Wilson25cae662009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
160 NoItinerary,
161 "vstmia $addr, ${src:dregpair}",
162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
167 let Inst{11-9} = 0b101;
168}
169
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
171class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000173 NoItinerary,
Bob Wilsona8720102009-08-04 21:39:33 +0000174 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsoncf198852009-07-29 16:39:22 +0000175 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000176class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
177 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000178 NoItinerary,
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000179 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsoncf198852009-07-29 16:39:22 +0000180 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000181
Bob Wilson12842f92009-08-11 05:39:44 +0000182def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
183def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
184def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
185def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
186def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000187
Bob Wilson12842f92009-08-11 05:39:44 +0000188def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
189def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
190def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
191def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
192def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000193
Bob Wilson25cae662009-08-12 17:04:56 +0000194let mayLoad = 1 in {
195
Bob Wilson20f79e32009-08-05 00:49:09 +0000196// VLD2 : Vector Load (multiple 2-element structures)
197class VLD2D<string OpcodeStr>
198 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000199 NoItinerary,
Bob Wilson20f79e32009-08-05 00:49:09 +0000200 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
201
202def VLD2d8 : VLD2D<"vld2.8">;
203def VLD2d16 : VLD2D<"vld2.16">;
204def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000205
206// VLD3 : Vector Load (multiple 3-element structures)
207class VLD3D<string OpcodeStr>
208 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000209 NoItinerary,
Bob Wilson20f79e32009-08-05 00:49:09 +0000210 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
211
212def VLD3d8 : VLD3D<"vld3.8">;
213def VLD3d16 : VLD3D<"vld3.16">;
214def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000215
216// VLD4 : Vector Load (multiple 4-element structures)
217class VLD4D<string OpcodeStr>
218 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
219 (ins addrmode6:$addr),
David Goodwinb062c232009-08-06 16:52:47 +0000220 NoItinerary,
Bob Wilson20f79e32009-08-05 00:49:09 +0000221 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
222
223def VLD4d8 : VLD4D<"vld4.8">;
224def VLD4d16 : VLD4D<"vld4.16">;
225def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonf042ead2009-08-12 00:49:01 +0000226}
227
Bob Wilson01270312009-08-06 18:47:44 +0000228// VST1 : Vector Store (multiple single elements)
229class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
230 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
231 NoItinerary,
232 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
233 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
234class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
235 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
236 NoItinerary,
237 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
238 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
239
Bob Wilson12842f92009-08-11 05:39:44 +0000240def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
241def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
242def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
243def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
244def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson01270312009-08-06 18:47:44 +0000245
Bob Wilson12842f92009-08-11 05:39:44 +0000246def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
247def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
248def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
249def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
250def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson01270312009-08-06 18:47:44 +0000251
Bob Wilson25cae662009-08-12 17:04:56 +0000252let mayStore = 1 in {
253
Bob Wilson01270312009-08-06 18:47:44 +0000254// VST2 : Vector Store (multiple 2-element structures)
255class VST2D<string OpcodeStr>
256 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
257 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
258
259def VST2d8 : VST2D<"vst2.8">;
260def VST2d16 : VST2D<"vst2.16">;
261def VST2d32 : VST2D<"vst2.32">;
262
263// VST3 : Vector Store (multiple 3-element structures)
264class VST3D<string OpcodeStr>
265 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
266 NoItinerary,
267 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
268
269def VST3d8 : VST3D<"vst3.8">;
270def VST3d16 : VST3D<"vst3.16">;
271def VST3d32 : VST3D<"vst3.32">;
272
273// VST4 : Vector Store (multiple 4-element structures)
274class VST4D<string OpcodeStr>
275 : NLdSt<(outs), (ins addrmode6:$addr,
276 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
277 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
278
279def VST4d8 : VST4D<"vst4.8">;
280def VST4d16 : VST4D<"vst4.16">;
281def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonf042ead2009-08-12 00:49:01 +0000282}
Bob Wilson01270312009-08-06 18:47:44 +0000283
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000284
Bob Wilson2e076c42009-06-22 23:27:02 +0000285//===----------------------------------------------------------------------===//
286// NEON pattern fragments
287//===----------------------------------------------------------------------===//
288
289// Extract D sub-registers of Q registers.
290// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000291def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000292 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000293}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000294def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000295 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000296}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000297def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000298 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000299}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000300def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000301 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000302}]>;
303
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000304// Extract S sub-registers of Q registers.
305// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
306def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000307 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov7167f332009-08-08 14:06:07 +0000308}]>;
309
Bob Wilson2e076c42009-06-22 23:27:02 +0000310// Translate lane numbers from Q registers to D subregs.
311def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000312 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000313}]>;
314def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000316}]>;
317def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000319}]>;
320
321//===----------------------------------------------------------------------===//
322// Instruction Classes
323//===----------------------------------------------------------------------===//
324
325// Basic 2-register operations, both double- and quad-register.
326class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
327 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
328 ValueType ResTy, ValueType OpTy, SDNode OpNode>
329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000330 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000331 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
332class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
333 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
334 ValueType ResTy, ValueType OpTy, SDNode OpNode>
335 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000336 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000337 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
338
David Goodwin85b5b022009-08-10 22:17:39 +0000339// Basic 2-register operations, scalar single-precision.
340class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
341 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
342 ValueType ResTy, ValueType OpTy, SDNode OpNode>
343 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
344 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
345 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
346
347class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
348 : NEONFPPat<(ResTy (OpNode SPR:$a)),
349 (EXTRACT_SUBREG
350 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
351 arm_ssubreg_0)>;
352
Bob Wilson2e076c42009-06-22 23:27:02 +0000353// Basic 2-register intrinsics, both double- and quad-register.
354class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
355 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
356 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
357 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000358 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000359 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
360class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
361 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
362 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
363 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000364 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000365 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
366
David Goodwin85b5b022009-08-10 22:17:39 +0000367// Basic 2-register intrinsics, scalar single-precision
Evan Cheng4c3b1ca2009-08-07 19:30:41 +0000368class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
369 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
370 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
372 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
373 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
374
375class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin30bf6252009-08-04 20:39:05 +0000376 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng4c3b1ca2009-08-07 19:30:41 +0000377 (EXTRACT_SUBREG
378 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
379 arm_ssubreg_0)>;
David Goodwin30bf6252009-08-04 20:39:05 +0000380
Bob Wilson2e076c42009-06-22 23:27:02 +0000381// Narrow 2-register intrinsics.
382class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
383 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
384 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
385 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000386 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000387 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
388
389// Long 2-register intrinsics. (This is currently only used for VMOVL and is
390// derived from N2VImm instead of N2V because of the way the size is encoded.)
391class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
392 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
393 Intrinsic IntOp>
394 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000395 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000396 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
397
Bob Wilsone2231072009-08-08 06:13:25 +0000398// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
399class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
400 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
401 (ins DPR:$src1, DPR:$src2), NoItinerary,
402 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
403 "$src1 = $dst1, $src2 = $dst2", []>;
404class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
405 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
406 (ins QPR:$src1, QPR:$src2), NoItinerary,
407 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
408 "$src1 = $dst1, $src2 = $dst2", []>;
409
Bob Wilson2e076c42009-06-22 23:27:02 +0000410// Basic 3-register operations, both double- and quad-register.
411class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
412 string OpcodeStr, ValueType ResTy, ValueType OpTy,
413 SDNode OpNode, bit Commutable>
414 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000415 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000416 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
417 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
418 let isCommutable = Commutable;
419}
420class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
421 string OpcodeStr, ValueType ResTy, ValueType OpTy,
422 SDNode OpNode, bit Commutable>
423 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000424 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000425 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
426 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
427 let isCommutable = Commutable;
428}
429
David Goodwin3b9c52c2009-08-04 17:53:06 +0000430// Basic 3-register operations, scalar single-precision
Evan Cheng4c3b1ca2009-08-07 19:30:41 +0000431class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
432 string OpcodeStr, ValueType ResTy, ValueType OpTy,
433 SDNode OpNode, bit Commutable>
434 : N3V<op24, op23, op21_20, op11_8, 0, op4,
435 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
436 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
437 let isCommutable = Commutable;
438}
439class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin3b9c52c2009-08-04 17:53:06 +0000440 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng4c3b1ca2009-08-07 19:30:41 +0000441 (EXTRACT_SUBREG
442 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
443 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
444 arm_ssubreg_0)>;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000445
Bob Wilson2e076c42009-06-22 23:27:02 +0000446// Basic 3-register intrinsics, both double- and quad-register.
447class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
448 string OpcodeStr, ValueType ResTy, ValueType OpTy,
449 Intrinsic IntOp, bit Commutable>
450 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000451 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000452 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
453 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
454 let isCommutable = Commutable;
455}
456class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
457 string OpcodeStr, ValueType ResTy, ValueType OpTy,
458 Intrinsic IntOp, bit Commutable>
459 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000460 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000461 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
462 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
463 let isCommutable = Commutable;
464}
465
466// Multiply-Add/Sub operations, both double- and quad-register.
467class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
468 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
469 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000470 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000471 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
472 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
473 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
474class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
475 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
476 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000477 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000478 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
479 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
480 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
481
David Goodwin3b9c52c2009-08-04 17:53:06 +0000482// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng4c3b1ca2009-08-07 19:30:41 +0000483class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
484 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
485 : N3V<op24, op23, op21_20, op11_8, 0, op4,
486 (outs DPR_VFP2:$dst),
487 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
488 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
489
490class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
491 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
492 (EXTRACT_SUBREG
493 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
494 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
495 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
496 arm_ssubreg_0)>;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000497
Bob Wilson2e076c42009-06-22 23:27:02 +0000498// Neon 3-argument intrinsics, both double- and quad-register.
499// The destination register is also used as the first source operand register.
500class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
501 string OpcodeStr, ValueType ResTy, ValueType OpTy,
502 Intrinsic IntOp>
503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000504 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000505 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
506 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
507 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
508class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
509 string OpcodeStr, ValueType ResTy, ValueType OpTy,
510 Intrinsic IntOp>
511 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000512 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000513 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
514 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
515 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
516
517// Neon Long 3-argument intrinsic. The destination register is
518// a quad-register and is also used as the first source operand register.
519class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
520 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
521 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000522 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000523 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
524 [(set QPR:$dst,
525 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
526
527// Narrowing 3-register intrinsics.
528class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
529 string OpcodeStr, ValueType TyD, ValueType TyQ,
530 Intrinsic IntOp, bit Commutable>
531 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000532 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000533 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
534 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
535 let isCommutable = Commutable;
536}
537
538// Long 3-register intrinsics.
539class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
540 string OpcodeStr, ValueType TyQ, ValueType TyD,
541 Intrinsic IntOp, bit Commutable>
542 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000543 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000544 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
545 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
546 let isCommutable = Commutable;
547}
548
549// Wide 3-register intrinsics.
550class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
551 string OpcodeStr, ValueType TyQ, ValueType TyD,
552 Intrinsic IntOp, bit Commutable>
553 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000554 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000555 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
556 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
557 let isCommutable = Commutable;
558}
559
560// Pairwise long 2-register intrinsics, both double- and quad-register.
561class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
562 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
563 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
564 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000565 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000566 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
567class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
568 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
569 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
570 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +0000571 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +0000572 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
573
574// Pairwise long 2-register accumulate intrinsics,
575// both double- and quad-register.
576// The destination register is also used as the first source operand register.
577class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
578 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
579 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
580 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000581 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000582 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
583 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
584class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
585 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
586 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
587 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000588 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000589 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
590 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
591
592// Shift by immediate,
593// both double- and quad-register.
594class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
595 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
596 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000597 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000598 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
599 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
600class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
601 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
602 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000603 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000604 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
605 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
606
607// Long shift by immediate.
608class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
609 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
610 ValueType OpTy, SDNode OpNode>
611 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000612 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000613 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
614 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
615 (i32 imm:$SIMM))))]>;
616
617// Narrow shift by immediate.
618class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
619 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
620 ValueType OpTy, SDNode OpNode>
621 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000622 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000623 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
624 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
625 (i32 imm:$SIMM))))]>;
626
627// Shift right by immediate and accumulate,
628// both double- and quad-register.
629class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
630 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
631 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
632 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwinb062c232009-08-06 16:52:47 +0000633 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000634 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
635 [(set DPR:$dst, (Ty (add DPR:$src1,
636 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
637class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
638 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
639 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
640 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwinb062c232009-08-06 16:52:47 +0000641 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000642 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
643 [(set QPR:$dst, (Ty (add QPR:$src1,
644 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
645
646// Shift by immediate and insert,
647// both double- and quad-register.
648class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
649 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
650 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
651 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwinb062c232009-08-06 16:52:47 +0000652 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000653 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
654 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
655class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
656 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
657 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
658 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwinb062c232009-08-06 16:52:47 +0000659 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000660 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
661 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
662
663// Convert, with fractional bits immediate,
664// both double- and quad-register.
665class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
666 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
667 Intrinsic IntOp>
668 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000669 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000670 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
671 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
672class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
673 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
674 Intrinsic IntOp>
675 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwinb062c232009-08-06 16:52:47 +0000676 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +0000677 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
678 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
679
680//===----------------------------------------------------------------------===//
681// Multiclasses
682//===----------------------------------------------------------------------===//
683
684// Neon 3-register vector operations.
685
686// First with only element sizes of 8, 16 and 32 bits:
687multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
688 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
689 // 64-bit vector types.
690 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
691 v8i8, v8i8, OpNode, Commutable>;
692 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
693 v4i16, v4i16, OpNode, Commutable>;
694 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
695 v2i32, v2i32, OpNode, Commutable>;
696
697 // 128-bit vector types.
698 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
699 v16i8, v16i8, OpNode, Commutable>;
700 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
701 v8i16, v8i16, OpNode, Commutable>;
702 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
703 v4i32, v4i32, OpNode, Commutable>;
704}
705
706// ....then also with element size 64 bits:
707multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
708 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
709 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
710 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
711 v1i64, v1i64, OpNode, Commutable>;
712 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
713 v2i64, v2i64, OpNode, Commutable>;
714}
715
716
717// Neon Narrowing 2-register vector intrinsics,
718// source operand element sizes of 16, 32 and 64 bits:
719multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
720 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
721 Intrinsic IntOp> {
722 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
723 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
724 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
725 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
726 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
727 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
728}
729
730
731// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
732// source operand element sizes of 16, 32 and 64 bits:
733multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
734 bit op4, string OpcodeStr, Intrinsic IntOp> {
735 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
736 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
737 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
738 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
739 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
740 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
741}
742
743
744// Neon 3-register vector intrinsics.
745
746// First with only element sizes of 16 and 32 bits:
747multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
748 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
749 // 64-bit vector types.
750 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
751 v4i16, v4i16, IntOp, Commutable>;
752 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
753 v2i32, v2i32, IntOp, Commutable>;
754
755 // 128-bit vector types.
756 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
757 v8i16, v8i16, IntOp, Commutable>;
758 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
759 v4i32, v4i32, IntOp, Commutable>;
760}
761
762// ....then also with element size of 8 bits:
763multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
764 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
765 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
766 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
767 v8i8, v8i8, IntOp, Commutable>;
768 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
769 v16i8, v16i8, IntOp, Commutable>;
770}
771
772// ....then also with element size of 64 bits:
773multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
774 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
775 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
776 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
777 v1i64, v1i64, IntOp, Commutable>;
778 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
779 v2i64, v2i64, IntOp, Commutable>;
780}
781
782
783// Neon Narrowing 3-register vector intrinsics,
784// source operand element sizes of 16, 32 and 64 bits:
785multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
786 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
787 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
788 v8i8, v8i16, IntOp, Commutable>;
789 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
790 v4i16, v4i32, IntOp, Commutable>;
791 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
792 v2i32, v2i64, IntOp, Commutable>;
793}
794
795
796// Neon Long 3-register vector intrinsics.
797
798// First with only element sizes of 16 and 32 bits:
799multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
800 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
801 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
802 v4i32, v4i16, IntOp, Commutable>;
803 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
804 v2i64, v2i32, IntOp, Commutable>;
805}
806
807// ....then also with element size of 8 bits:
808multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
809 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
810 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
811 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
812 v8i16, v8i8, IntOp, Commutable>;
813}
814
815
816// Neon Wide 3-register vector intrinsics,
817// source operand element sizes of 8, 16 and 32 bits:
818multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
819 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
820 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
821 v8i16, v8i8, IntOp, Commutable>;
822 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
823 v4i32, v4i16, IntOp, Commutable>;
824 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
825 v2i64, v2i32, IntOp, Commutable>;
826}
827
828
829// Neon Multiply-Op vector operations,
830// element sizes of 8, 16 and 32 bits:
831multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
832 string OpcodeStr, SDNode OpNode> {
833 // 64-bit vector types.
834 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
835 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
836 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
837 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
838 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
839 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
840
841 // 128-bit vector types.
842 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
843 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
844 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
845 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
846 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
847 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
848}
849
850
851// Neon 3-argument intrinsics,
852// element sizes of 8, 16 and 32 bits:
853multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
854 string OpcodeStr, Intrinsic IntOp> {
855 // 64-bit vector types.
856 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
857 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
858 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
859 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
860 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
861 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
862
863 // 128-bit vector types.
864 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
865 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
866 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
867 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
868 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
869 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
870}
871
872
873// Neon Long 3-argument intrinsics.
874
875// First with only element sizes of 16 and 32 bits:
876multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
877 string OpcodeStr, Intrinsic IntOp> {
878 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
879 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
880 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
881 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
882}
883
884// ....then also with element size of 8 bits:
885multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
886 string OpcodeStr, Intrinsic IntOp>
887 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
888 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
889 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
890}
891
892
893// Neon 2-register vector intrinsics,
894// element sizes of 8, 16 and 32 bits:
895multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
896 bits<5> op11_7, bit op4, string OpcodeStr,
897 Intrinsic IntOp> {
898 // 64-bit vector types.
899 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
900 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
901 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
902 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
903 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
904 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
905
906 // 128-bit vector types.
907 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
908 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
909 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
910 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
911 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
912 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
913}
914
915
916// Neon Pairwise long 2-register intrinsics,
917// element sizes of 8, 16 and 32 bits:
918multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
919 bits<5> op11_7, bit op4,
920 string OpcodeStr, Intrinsic IntOp> {
921 // 64-bit vector types.
922 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
923 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
924 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
925 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
926 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
927 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
928
929 // 128-bit vector types.
930 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
931 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
932 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
933 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
934 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
935 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
936}
937
938
939// Neon Pairwise long 2-register accumulate intrinsics,
940// element sizes of 8, 16 and 32 bits:
941multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
942 bits<5> op11_7, bit op4,
943 string OpcodeStr, Intrinsic IntOp> {
944 // 64-bit vector types.
945 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
946 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
947 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
948 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
949 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
950 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
951
952 // 128-bit vector types.
953 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
954 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
955 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
956 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
957 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
958 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
959}
960
961
962// Neon 2-register vector shift by immediate,
963// element sizes of 8, 16, 32 and 64 bits:
964multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
965 string OpcodeStr, SDNode OpNode> {
966 // 64-bit vector types.
967 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
968 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
969 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
970 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
971 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
972 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
973 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
974 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
975
976 // 128-bit vector types.
977 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
978 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
979 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
980 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
981 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
982 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
983 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
984 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
985}
986
987
988// Neon Shift-Accumulate vector operations,
989// element sizes of 8, 16, 32 and 64 bits:
990multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
991 string OpcodeStr, SDNode ShOp> {
992 // 64-bit vector types.
993 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
994 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
995 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
996 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
997 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
998 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
999 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1000 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1001
1002 // 128-bit vector types.
1003 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1004 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1005 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1006 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1007 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1008 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1009 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1010 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1011}
1012
1013
1014// Neon Shift-Insert vector operations,
1015// element sizes of 8, 16, 32 and 64 bits:
1016multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1017 string OpcodeStr, SDNode ShOp> {
1018 // 64-bit vector types.
1019 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1020 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1021 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1022 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1023 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1024 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1025 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1026 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1027
1028 // 128-bit vector types.
1029 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1030 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1031 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1032 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1033 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1034 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1035 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1036 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1037}
1038
1039//===----------------------------------------------------------------------===//
1040// Instruction Definitions.
1041//===----------------------------------------------------------------------===//
1042
1043// Vector Add Operations.
1044
1045// VADD : Vector Add (integer and floating-point)
1046defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1047def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1048def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1049// VADDL : Vector Add Long (Q = D + D)
1050defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1051defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1052// VADDW : Vector Add Wide (Q = Q + D)
1053defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1054defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1055// VHADD : Vector Halving Add
1056defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1057defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1058// VRHADD : Vector Rounding Halving Add
1059defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1060defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1061// VQADD : Vector Saturating Add
1062defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1063defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1064// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1065defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1066// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1067defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1068
1069// Vector Multiply Operations.
1070
1071// VMUL : Vector Multiply (integer, polynomial and floating-point)
1072defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1073def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1074 int_arm_neon_vmulp, 1>;
1075def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1076 int_arm_neon_vmulp, 1>;
1077def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1078def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1079// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1080defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1081// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1082defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1083// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1084defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1085defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1086def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1087 int_arm_neon_vmullp, 1>;
1088// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1089defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1090
1091// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1092
1093// VMLA : Vector Multiply Accumulate (integer and floating-point)
1094defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1095def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1096def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1097// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1098defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1099defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1100// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1101defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1102// VMLS : Vector Multiply Subtract (integer and floating-point)
1103defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1104def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1105def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1106// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1107defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1108defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1109// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1110defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1111
1112// Vector Subtract Operations.
1113
1114// VSUB : Vector Subtract (integer and floating-point)
1115defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1116def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1117def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1118// VSUBL : Vector Subtract Long (Q = D - D)
1119defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1120defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1121// VSUBW : Vector Subtract Wide (Q = Q - D)
1122defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1123defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1124// VHSUB : Vector Halving Subtract
1125defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1126defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1127// VQSUB : Vector Saturing Subtract
1128defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1129defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1130// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1131defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1132// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1133defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1134
1135// Vector Comparisons.
1136
1137// VCEQ : Vector Compare Equal
1138defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1139def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1140def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1141// VCGE : Vector Compare Greater Than or Equal
1142defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1143defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1144def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1145def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1146// VCGT : Vector Compare Greater Than
1147defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1148defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1149def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1150def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1151// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1152def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1153 int_arm_neon_vacged, 0>;
1154def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1155 int_arm_neon_vacgeq, 0>;
1156// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1157def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1158 int_arm_neon_vacgtd, 0>;
1159def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1160 int_arm_neon_vacgtq, 0>;
1161// VTST : Vector Test Bits
1162defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1163
1164// Vector Bitwise Operations.
1165
1166// VAND : Vector Bitwise AND
1167def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1168def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1169
1170// VEOR : Vector Bitwise Exclusive OR
1171def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1172def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1173
1174// VORR : Vector Bitwise OR
1175def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1176def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1177
1178// VBIC : Vector Bitwise Bit Clear (AND NOT)
1179def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001180 (ins DPR:$src1, DPR:$src2), NoItinerary,
1181 "vbic\t$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001182 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1183def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001184 (ins QPR:$src1, QPR:$src2), NoItinerary,
1185 "vbic\t$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001186 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1187
1188// VORN : Vector Bitwise OR NOT
1189def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001190 (ins DPR:$src1, DPR:$src2), NoItinerary,
1191 "vorn\t$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001192 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1193def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001194 (ins QPR:$src1, QPR:$src2), NoItinerary,
1195 "vorn\t$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001196 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1197
1198// VMVN : Vector Bitwise NOT
1199def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwinb062c232009-08-06 16:52:47 +00001200 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1201 "vmvn\t$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001202 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1203def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwinb062c232009-08-06 16:52:47 +00001204 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1205 "vmvn\t$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001206 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1207def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1208def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1209
1210// VBSL : Vector Bitwise Select
1211def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001212 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +00001213 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1214 [(set DPR:$dst,
1215 (v2i32 (or (and DPR:$src2, DPR:$src1),
1216 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1217def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001218 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +00001219 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1220 [(set QPR:$dst,
1221 (v4i32 (or (and QPR:$src2, QPR:$src1),
1222 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1223
1224// VBIF : Vector Bitwise Insert if False
1225// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1226// VBIT : Vector Bitwise Insert if True
1227// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1228// These are not yet implemented. The TwoAddress pass will not go looking
1229// for equivalent operations with different register constraints; it just
1230// inserts copies.
1231
1232// Vector Absolute Differences.
1233
1234// VABD : Vector Absolute Difference
1235defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1236defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1237def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001238 int_arm_neon_vabds, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001239def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001240 int_arm_neon_vabds, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001241
1242// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1243defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1244defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1245
1246// VABA : Vector Absolute Difference and Accumulate
1247defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1248defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1249
1250// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1251defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1252defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1253
1254// Vector Maximum and Minimum.
1255
1256// VMAX : Vector Maximum
1257defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1258defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1259def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001260 int_arm_neon_vmaxs, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001261def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001262 int_arm_neon_vmaxs, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001263
1264// VMIN : Vector Minimum
1265defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1266defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1267def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001268 int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001269def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001270 int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001271
1272// Vector Pairwise Operations.
1273
1274// VPADD : Vector Pairwise Add
1275def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson741a9c72009-08-11 01:15:26 +00001276 int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001277def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson741a9c72009-08-11 01:15:26 +00001278 int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001279def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson741a9c72009-08-11 01:15:26 +00001280 int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001281def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson741a9c72009-08-11 01:15:26 +00001282 int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001283
1284// VPADDL : Vector Pairwise Add Long
1285defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1286 int_arm_neon_vpaddls>;
1287defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1288 int_arm_neon_vpaddlu>;
1289
1290// VPADAL : Vector Pairwise Add and Accumulate Long
1291defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1292 int_arm_neon_vpadals>;
1293defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1294 int_arm_neon_vpadalu>;
1295
1296// VPMAX : Vector Pairwise Maximum
1297def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1298 int_arm_neon_vpmaxs, 0>;
1299def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1300 int_arm_neon_vpmaxs, 0>;
1301def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1302 int_arm_neon_vpmaxs, 0>;
1303def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1304 int_arm_neon_vpmaxu, 0>;
1305def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1306 int_arm_neon_vpmaxu, 0>;
1307def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1308 int_arm_neon_vpmaxu, 0>;
1309def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001310 int_arm_neon_vpmaxs, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001311
1312// VPMIN : Vector Pairwise Minimum
1313def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1314 int_arm_neon_vpmins, 0>;
1315def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1316 int_arm_neon_vpmins, 0>;
1317def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1318 int_arm_neon_vpmins, 0>;
1319def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1320 int_arm_neon_vpminu, 0>;
1321def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1322 int_arm_neon_vpminu, 0>;
1323def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1324 int_arm_neon_vpminu, 0>;
1325def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson12842f92009-08-11 05:39:44 +00001326 int_arm_neon_vpmins, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001327
1328// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1329
1330// VRECPE : Vector Reciprocal Estimate
1331def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1332 v2i32, v2i32, int_arm_neon_vrecpe>;
1333def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1334 v4i32, v4i32, int_arm_neon_vrecpe>;
1335def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001336 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001337def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001338 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001339
1340// VRECPS : Vector Reciprocal Step
1341def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1342 int_arm_neon_vrecps, 1>;
1343def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1344 int_arm_neon_vrecps, 1>;
1345
1346// VRSQRTE : Vector Reciprocal Square Root Estimate
1347def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1348 v2i32, v2i32, int_arm_neon_vrsqrte>;
1349def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1350 v4i32, v4i32, int_arm_neon_vrsqrte>;
1351def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001352 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001353def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001354 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001355
1356// VRSQRTS : Vector Reciprocal Square Root Step
1357def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1358 int_arm_neon_vrsqrts, 1>;
1359def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1360 int_arm_neon_vrsqrts, 1>;
1361
1362// Vector Shifts.
1363
1364// VSHL : Vector Shift
1365defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1366defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1367// VSHL : Vector Shift Left (Immediate)
1368defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1369// VSHR : Vector Shift Right (Immediate)
1370defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1371defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1372
1373// VSHLL : Vector Shift Left Long
1374def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1375 v8i16, v8i8, NEONvshlls>;
1376def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1377 v4i32, v4i16, NEONvshlls>;
1378def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1379 v2i64, v2i32, NEONvshlls>;
1380def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1381 v8i16, v8i8, NEONvshllu>;
1382def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1383 v4i32, v4i16, NEONvshllu>;
1384def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1385 v2i64, v2i32, NEONvshllu>;
1386
1387// VSHLL : Vector Shift Left Long (with maximum shift count)
1388def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1389 v8i16, v8i8, NEONvshlli>;
1390def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1391 v4i32, v4i16, NEONvshlli>;
1392def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1393 v2i64, v2i32, NEONvshlli>;
1394
1395// VSHRN : Vector Shift Right and Narrow
1396def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1397 v8i8, v8i16, NEONvshrn>;
1398def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1399 v4i16, v4i32, NEONvshrn>;
1400def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1401 v2i32, v2i64, NEONvshrn>;
1402
1403// VRSHL : Vector Rounding Shift
1404defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1405defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1406// VRSHR : Vector Rounding Shift Right
1407defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1408defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1409
1410// VRSHRN : Vector Rounding Shift Right and Narrow
1411def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1412 v8i8, v8i16, NEONvrshrn>;
1413def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1414 v4i16, v4i32, NEONvrshrn>;
1415def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1416 v2i32, v2i64, NEONvrshrn>;
1417
1418// VQSHL : Vector Saturating Shift
1419defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1420defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1421// VQSHL : Vector Saturating Shift Left (Immediate)
1422defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1423defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1424// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1425defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1426
1427// VQSHRN : Vector Saturating Shift Right and Narrow
1428def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1429 v8i8, v8i16, NEONvqshrns>;
1430def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1431 v4i16, v4i32, NEONvqshrns>;
1432def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1433 v2i32, v2i64, NEONvqshrns>;
1434def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1435 v8i8, v8i16, NEONvqshrnu>;
1436def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1437 v4i16, v4i32, NEONvqshrnu>;
1438def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1439 v2i32, v2i64, NEONvqshrnu>;
1440
1441// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1442def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1443 v8i8, v8i16, NEONvqshrnsu>;
1444def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1445 v4i16, v4i32, NEONvqshrnsu>;
1446def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1447 v2i32, v2i64, NEONvqshrnsu>;
1448
1449// VQRSHL : Vector Saturating Rounding Shift
1450defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1451 int_arm_neon_vqrshifts, 0>;
1452defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1453 int_arm_neon_vqrshiftu, 0>;
1454
1455// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1456def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1457 v8i8, v8i16, NEONvqrshrns>;
1458def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1459 v4i16, v4i32, NEONvqrshrns>;
1460def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1461 v2i32, v2i64, NEONvqrshrns>;
1462def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1463 v8i8, v8i16, NEONvqrshrnu>;
1464def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1465 v4i16, v4i32, NEONvqrshrnu>;
1466def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1467 v2i32, v2i64, NEONvqrshrnu>;
1468
1469// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1470def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1471 v8i8, v8i16, NEONvqrshrnsu>;
1472def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1473 v4i16, v4i32, NEONvqrshrnsu>;
1474def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1475 v2i32, v2i64, NEONvqrshrnsu>;
1476
1477// VSRA : Vector Shift Right and Accumulate
1478defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1479defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1480// VRSRA : Vector Rounding Shift Right and Accumulate
1481defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1482defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1483
1484// VSLI : Vector Shift Left and Insert
1485defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1486// VSRI : Vector Shift Right and Insert
1487defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1488
1489// Vector Absolute and Saturating Absolute.
1490
1491// VABS : Vector Absolute Value
1492defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1493 int_arm_neon_vabs>;
1494def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001495 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001496def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00001497 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001498
1499// VQABS : Vector Saturating Absolute Value
1500defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1501 int_arm_neon_vqabs>;
1502
1503// Vector Negate.
1504
1505def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1506def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1507
1508class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1509 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001510 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +00001511 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1512 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1513class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1514 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001515 NoItinerary,
Bob Wilson2e076c42009-06-22 23:27:02 +00001516 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1517 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1518
1519// VNEG : Vector Negate
1520def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1521def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1522def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1523def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1524def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1525def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1526
1527// VNEG : Vector Negate (floating-point)
1528def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwinb062c232009-08-06 16:52:47 +00001529 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1530 "vneg.f32\t$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001531 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1532def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwinb062c232009-08-06 16:52:47 +00001533 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1534 "vneg.f32\t$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001535 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1536
1537def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1538def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1539def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1540def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1541def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1542def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1543
1544// VQNEG : Vector Saturating Negate
1545defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1546 int_arm_neon_vqneg>;
1547
1548// Vector Bit Counting Operations.
1549
1550// VCLS : Vector Count Leading Sign Bits
1551defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1552 int_arm_neon_vcls>;
1553// VCLZ : Vector Count Leading Zeros
1554defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1555 int_arm_neon_vclz>;
1556// VCNT : Vector Count One Bits
1557def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1558 v8i8, v8i8, int_arm_neon_vcnt>;
1559def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1560 v16i8, v16i8, int_arm_neon_vcnt>;
1561
1562// Vector Move Operations.
1563
1564// VMOV : Vector Move (Register)
1565
1566def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001567 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001568def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001569 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001570
1571// VMOV : Vector Move (Immediate)
1572
1573// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1574def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1575 return ARM::getVMOVImm(N, 1, *CurDAG);
1576}]>;
1577def vmovImm8 : PatLeaf<(build_vector), [{
1578 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1579}], VMOV_get_imm8>;
1580
1581// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1582def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1583 return ARM::getVMOVImm(N, 2, *CurDAG);
1584}]>;
1585def vmovImm16 : PatLeaf<(build_vector), [{
1586 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1587}], VMOV_get_imm16>;
1588
1589// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1590def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1591 return ARM::getVMOVImm(N, 4, *CurDAG);
1592}]>;
1593def vmovImm32 : PatLeaf<(build_vector), [{
1594 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1595}], VMOV_get_imm32>;
1596
1597// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1598def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1599 return ARM::getVMOVImm(N, 8, *CurDAG);
1600}]>;
1601def vmovImm64 : PatLeaf<(build_vector), [{
1602 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1603}], VMOV_get_imm64>;
1604
1605// Note: Some of the cmode bits in the following VMOV instructions need to
1606// be encoded based on the immed values.
1607
1608def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001609 (ins i8imm:$SIMM), NoItinerary,
1610 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001611 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1612def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001613 (ins i8imm:$SIMM), NoItinerary,
1614 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001615 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1616
1617def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001618 (ins i16imm:$SIMM), NoItinerary,
1619 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001620 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1621def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001622 (ins i16imm:$SIMM), NoItinerary,
1623 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001624 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1625
1626def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001627 (ins i32imm:$SIMM), NoItinerary,
1628 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001629 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1630def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001631 (ins i32imm:$SIMM), NoItinerary,
1632 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001633 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1634
1635def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001636 (ins i64imm:$SIMM), NoItinerary,
1637 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001638 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1639def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001640 (ins i64imm:$SIMM), NoItinerary,
1641 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001642 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1643
1644// VMOV : Vector Get Lane (move scalar to ARM core register)
1645
1646def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001647 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1648 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilson2e076c42009-06-22 23:27:02 +00001649 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1650 imm:$lane))]>;
1651def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001652 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1653 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilson2e076c42009-06-22 23:27:02 +00001654 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1655 imm:$lane))]>;
1656def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001657 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1658 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilson2e076c42009-06-22 23:27:02 +00001659 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1660 imm:$lane))]>;
1661def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001662 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1663 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilson2e076c42009-06-22 23:27:02 +00001664 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1665 imm:$lane))]>;
1666def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001667 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1668 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilson2e076c42009-06-22 23:27:02 +00001669 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1670 imm:$lane))]>;
1671// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1672def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1673 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001674 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001675 (SubReg_i8_lane imm:$lane))>;
1676def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1677 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001678 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001679 (SubReg_i16_lane imm:$lane))>;
1680def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1681 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001682 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001683 (SubReg_i8_lane imm:$lane))>;
1684def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1685 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001686 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001687 (SubReg_i16_lane imm:$lane))>;
1688def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1689 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001690 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001691 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001692def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1693 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001694//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001695// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001696def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001697 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001698
1699
1700// VMOV : Vector Set Lane (move ARM core register to scalar)
1701
1702let Constraints = "$src1 = $dst" in {
1703def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001704 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1705 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilson2e076c42009-06-22 23:27:02 +00001706 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1707 GPR:$src2, imm:$lane))]>;
1708def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001709 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1710 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilson2e076c42009-06-22 23:27:02 +00001711 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1712 GPR:$src2, imm:$lane))]>;
1713def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001714 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1715 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilson2e076c42009-06-22 23:27:02 +00001716 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1717 GPR:$src2, imm:$lane))]>;
1718}
1719def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1720 (v16i8 (INSERT_SUBREG QPR:$src1,
1721 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001722 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001723 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001724 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001725def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1726 (v8i16 (INSERT_SUBREG QPR:$src1,
1727 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001728 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001729 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001730 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001731def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1732 (v4i32 (INSERT_SUBREG QPR:$src1,
1733 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001734 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00001735 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001736 (DSubReg_i32_reg imm:$lane)))>;
1737
1738def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1739 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001740
1741//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001742// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001743def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001744 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001745
1746// VDUP : Vector Duplicate (from ARM core register to all elements)
1747
Bob Wilson2e076c42009-06-22 23:27:02 +00001748class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1749 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001750 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonff2db102009-08-12 22:54:19 +00001751 [(set DPR:$dst, (Ty (NEONvsplat0 (scalar_to_vector GPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001752class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1753 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001754 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonff2db102009-08-12 22:54:19 +00001755 [(set QPR:$dst, (Ty (NEONvsplat0 (scalar_to_vector GPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001756
1757def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1758def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1759def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1760def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1761def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1762def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1763
1764def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001765 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonff2db102009-08-12 22:54:19 +00001766 [(set DPR:$dst,
1767 (v2f32 (NEONvsplat0 (scalar_to_vector
1768 (f32 (bitconvert GPR:$src))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001769def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwinb062c232009-08-06 16:52:47 +00001770 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonff2db102009-08-12 22:54:19 +00001771 [(set QPR:$dst,
1772 (v4f32 (NEONvsplat0 (scalar_to_vector
1773 (f32 (bitconvert GPR:$src))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001774
1775// VDUP : Vector Duplicate Lane (from scalar to all elements)
1776
1777def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1778 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Owen Anderson9f944592009-08-11 20:47:22 +00001779 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001780}]>;
1781
1782def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1783 (vector_shuffle node:$lhs, node:$rhs), [{
1784 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1785 return SVOp->isSplat();
1786}], SHUFFLE_get_splat_lane>;
1787
1788class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1789 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001790 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1791 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001792 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1793
1794// vector_shuffle requires that the source and destination types match, so
1795// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1796class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1797 ValueType ResTy, ValueType OpTy>
1798 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikovcfed3002009-08-08 23:10:41 +00001799 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1800 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001801 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1802
1803def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1804def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1805def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1806def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1807def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1808def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1809def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1810def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1811
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00001812def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1813 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikovd28a26d2009-08-07 22:51:13 +00001814 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonff2db102009-08-12 22:54:19 +00001815 [(set DPR:$dst, (v2f32 (NEONvsplat0
1816 (scalar_to_vector SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00001817
1818def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1819 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikovd28a26d2009-08-07 22:51:13 +00001820 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonff2db102009-08-12 22:54:19 +00001821 [(set QPR:$dst, (v4f32 (NEONvsplat0
1822 (scalar_to_vector SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00001823
Bob Wilson2e076c42009-06-22 23:27:02 +00001824// VMOVN : Vector Narrowing Move
1825defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1826 int_arm_neon_vmovn>;
1827// VQMOVN : Vector Saturating Narrowing Move
1828defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1829 int_arm_neon_vqmovns>;
1830defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1831 int_arm_neon_vqmovnu>;
1832defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1833 int_arm_neon_vqmovnsu>;
1834// VMOVL : Vector Lengthening Move
1835defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1836defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1837
1838// Vector Conversions.
1839
1840// VCVT : Vector Convert Between Floating-Point and Integers
1841def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1842 v2i32, v2f32, fp_to_sint>;
1843def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1844 v2i32, v2f32, fp_to_uint>;
1845def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1846 v2f32, v2i32, sint_to_fp>;
1847def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1848 v2f32, v2i32, uint_to_fp>;
1849
1850def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1851 v4i32, v4f32, fp_to_sint>;
1852def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1853 v4i32, v4f32, fp_to_uint>;
1854def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1855 v4f32, v4i32, sint_to_fp>;
1856def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1857 v4f32, v4i32, uint_to_fp>;
1858
1859// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1860// Note: Some of the opcode bits in the following VCVT instructions need to
1861// be encoded based on the immed values.
1862def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1863 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1864def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1865 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1866def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1867 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1868def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1869 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1870
1871def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1872 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1873def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1874 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1875def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1876 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1877def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1878 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1879
Bob Wilsonea3a4022009-08-12 22:31:50 +00001880// Vector Reverse.
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001881
1882// VREV64 : Vector Reverse elements within 64-bit doublewords
1883
1884class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1885 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001886 (ins DPR:$src), NoItinerary,
1887 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001888 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001889class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1890 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001891 (ins QPR:$src), NoItinerary,
1892 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001893 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001894
1895def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1896def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1897def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1898def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1899
1900def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1901def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1902def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1903def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1904
1905// VREV32 : Vector Reverse elements within 32-bit words
1906
1907class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1908 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001909 (ins DPR:$src), NoItinerary,
1910 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001911 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001912class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1913 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001914 (ins QPR:$src), NoItinerary,
1915 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001916 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001917
1918def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1919def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1920
1921def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1922def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1923
1924// VREV16 : Vector Reverse elements within 16-bit halfwords
1925
1926class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1927 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001928 (ins DPR:$src), NoItinerary,
1929 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001930 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001931class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1932 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwinb062c232009-08-06 16:52:47 +00001933 (ins QPR:$src), NoItinerary,
1934 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00001935 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00001936
1937def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1938def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1939
Bob Wilsondb46af02009-08-08 05:53:00 +00001940// VTRN : Vector Transpose
1941
Bob Wilsone2231072009-08-08 06:13:25 +00001942def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1943def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1944def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00001945
Bob Wilsone2231072009-08-08 06:13:25 +00001946def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1947def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1948def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00001949
Bob Wilsone2231072009-08-08 06:13:25 +00001950// VUZP : Vector Unzip (Deinterleave)
1951
1952def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1953def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1954def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1955
1956def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1957def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1958def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1959
1960// VZIP : Vector Zip (Interleave)
1961
1962def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1963def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1964def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1965
1966def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1967def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1968def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00001969
Bob Wilson4b354482009-08-12 20:51:55 +00001970// Vector Table Lookup and Table Extension.
1971
1972// VTBL : Vector Table Lookup
1973def VTBL1
1974 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
1975 (ins DPR:$tbl1, DPR:$src), NoItinerary,
1976 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
1977 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
1978def VTBL2
1979 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
1980 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
1981 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
1982 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
1983 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
1984def VTBL3
1985 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
1986 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
1987 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
1988 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
1989 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
1990def VTBL4
1991 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
1992 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
1993 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
1994 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
1995 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
1996
1997// VTBX : Vector Table Extension
1998def VTBX1
1999 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2000 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2001 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2002 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2003 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2004def VTBX2
2005 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2006 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2007 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2008 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2009 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2010def VTBX3
2011 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2012 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2013 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2014 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2015 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2016def VTBX4
2017 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2018 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2019 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2020 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2021 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2022
Bob Wilson2e076c42009-06-22 23:27:02 +00002023//===----------------------------------------------------------------------===//
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002024// NEON instructions for single-precision FP math
2025//===----------------------------------------------------------------------===//
2026
2027// These need separate instructions because they must use DPR_VFP2 register
2028// class which have SPR sub-registers.
2029
2030// Vector Add Operations used for single-precision FP
2031let neverHasSideEffects = 1 in
2032def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2033def : N3VDsPat<fadd, VADDfd_sfp>;
2034
David Goodwin85b5b022009-08-10 22:17:39 +00002035// Vector Sub Operations used for single-precision FP
2036let neverHasSideEffects = 1 in
2037def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2038def : N3VDsPat<fsub, VSUBfd_sfp>;
2039
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002040// Vector Multiply Operations used for single-precision FP
2041let neverHasSideEffects = 1 in
2042def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2043def : N3VDsPat<fmul, VMULfd_sfp>;
2044
2045// Vector Multiply-Accumulate/Subtract used for single-precision FP
2046let neverHasSideEffects = 1 in
2047def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin85b5b022009-08-10 22:17:39 +00002048def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002049
2050let neverHasSideEffects = 1 in
2051def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin85b5b022009-08-10 22:17:39 +00002052def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002053
David Goodwin85b5b022009-08-10 22:17:39 +00002054// Vector Absolute used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002055let neverHasSideEffects = 1 in
2056def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson12842f92009-08-11 05:39:44 +00002057 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002058def : N2VDIntsPat<fabs, VABSfd_sfp>;
2059
David Goodwin85b5b022009-08-10 22:17:39 +00002060// Vector Negate used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002061let neverHasSideEffects = 1 in
2062def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin85b5b022009-08-10 22:17:39 +00002063 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2064 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002065def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2066
David Goodwin85b5b022009-08-10 22:17:39 +00002067// Vector Convert between single-precision FP and integer
2068let neverHasSideEffects = 1 in
2069def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2070 v2i32, v2f32, fp_to_sint>;
2071def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2072
2073let neverHasSideEffects = 1 in
2074def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2075 v2i32, v2f32, fp_to_uint>;
2076def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2077
2078let neverHasSideEffects = 1 in
David Goodwinb80734b2009-08-11 01:07:38 +00002079def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2080 v2f32, v2i32, sint_to_fp>;
David Goodwin85b5b022009-08-10 22:17:39 +00002081def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2082
2083let neverHasSideEffects = 1 in
David Goodwinb80734b2009-08-11 01:07:38 +00002084def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2085 v2f32, v2i32, uint_to_fp>;
David Goodwin85b5b022009-08-10 22:17:39 +00002086def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2087
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00002088//===----------------------------------------------------------------------===//
Bob Wilson2e076c42009-06-22 23:27:02 +00002089// Non-Instruction Patterns
2090//===----------------------------------------------------------------------===//
2091
2092// bit_convert
2093def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2094def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2095def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2096def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2097def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2098def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2099def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2100def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2101def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2102def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2103def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2104def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2105def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2106def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2107def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2108def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2109def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2110def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2111def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2112def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2113def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2114def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2115def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2116def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2117def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2118def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2119def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2120def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2121def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2122def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2123
2124def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2125def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2126def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2127def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2128def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2129def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2130def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2131def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2132def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2133def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2134def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2135def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2136def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2137def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2138def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2139def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2140def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2141def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2142def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2143def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2144def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2145def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2146def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2147def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2148def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2149def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2150def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2151def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2152def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2153def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;