blob: 5ce51cfcabfc7f04c54894cdf80995c3169afd62 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcFrameLowering.cpp - Sparc Frame Information ------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Sparc implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "SparcFrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "SparcInstrInfo.h"
16#include "SparcMachineFunctionInfo.h"
Eric Christopher55414d42014-06-26 22:33:50 +000017#include "SparcSubtarget.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineModuleInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/DataLayout.h"
24#include "llvm/IR/Function.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000025#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000027
28using namespace llvm;
29
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000030static cl::opt<bool>
31DisableLeafProc("disable-sparc-leaf-proc",
Venkatraman Govindaraju3e8c7d92013-06-02 02:24:27 +000032 cl::init(false),
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000033 cl::desc("Disable Sparc leaf procedure optimization."),
34 cl::Hidden);
35
Eric Christopher55414d42014-06-26 22:33:50 +000036SparcFrameLowering::SparcFrameLowering(const SparcSubtarget &ST)
37 : TargetFrameLowering(TargetFrameLowering::StackGrowsDown,
38 ST.is64Bit() ? 16 : 8, 0, ST.is64Bit() ? 16 : 8) {}
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000039
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000040void SparcFrameLowering::emitSPAdjustment(MachineFunction &MF,
41 MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator MBBI,
43 int NumBytes,
44 unsigned ADDrr,
45 unsigned ADDri) const {
46
47 DebugLoc dl = (MBBI != MBB.end()) ? MBBI->getDebugLoc() : DebugLoc();
48 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000049 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000050
51 if (NumBytes >= -4096 && NumBytes < 4096) {
52 BuildMI(MBB, MBBI, dl, TII.get(ADDri), SP::O6)
53 .addReg(SP::O6).addImm(NumBytes);
54 return;
55 }
56
57 // Emit this the hard way. This clobbers G1 which we always know is
58 // available here.
59 if (NumBytes >= 0) {
60 // Emit nonnegative numbers with sethi + or.
61 // sethi %hi(NumBytes), %g1
62 // or %g1, %lo(NumBytes), %g1
63 // add %sp, %g1, %sp
64 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
65 .addImm(HI22(NumBytes));
66 BuildMI(MBB, MBBI, dl, TII.get(SP::ORri), SP::G1)
67 .addReg(SP::G1).addImm(LO10(NumBytes));
68 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
69 .addReg(SP::O6).addReg(SP::G1);
70 return ;
71 }
72
73 // Emit negative numbers with sethi + xor.
74 // sethi %hix(NumBytes), %g1
75 // xor %g1, %lox(NumBytes), %g1
76 // add %sp, %g1, %sp
77 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
78 .addImm(HIX22(NumBytes));
79 BuildMI(MBB, MBBI, dl, TII.get(SP::XORri), SP::G1)
80 .addReg(SP::G1).addImm(LOX10(NumBytes));
81 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
82 .addReg(SP::O6).addReg(SP::G1);
83}
84
Quentin Colombet61b305e2015-05-05 17:38:16 +000085void SparcFrameLowering::emitPrologue(MachineFunction &MF,
86 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000087 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000088
Quentin Colombet61b305e2015-05-05 17:38:16 +000089 assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000090 MachineFrameInfo *MFI = MF.getFrameInfo();
91 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000092 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
James Y Knight667395f2015-08-21 04:17:56 +000093 const SparcRegisterInfo &RegInfo =
94 *static_cast<const SparcRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000095 MachineBasicBlock::iterator MBBI = MBB.begin();
96 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
James Y Knight667395f2015-08-21 04:17:56 +000097 bool NeedsStackRealignment = RegInfo.needsStackRealignment(MF);
98
99 // FIXME: unfortunately, returning false from canRealignStack
100 // actually just causes needsStackRealignment to return false,
101 // rather than reporting an error, as would be sensible. This is
102 // poor, but fixing that bogosity is going to be a large project.
103 // For now, just see if it's lied, and report an error here.
104 if (!NeedsStackRealignment && MFI->getMaxAlignment() > getStackAlignment())
105 report_fatal_error("Function \"" + Twine(MF.getName()) + "\" required "
106 "stack re-alignment, but LLVM couldn't handle it "
107 "(probably because it has a dynamic alloca).");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000108
109 // Get the number of bytes to allocate from the FrameInfo
110 int NumBytes = (int) MFI->getStackSize();
111
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000112 unsigned SAVEri = SP::SAVEri;
113 unsigned SAVErr = SP::SAVErr;
114 if (FuncInfo->isLeafProc()) {
115 if (NumBytes == 0)
116 return;
117 SAVEri = SP::ADDri;
118 SAVErr = SP::ADDrr;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000119 }
James Y Knight667395f2015-08-21 04:17:56 +0000120
121 NumBytes = MF.getSubtarget<SparcSubtarget>().getAdjustedFrameSize(NumBytes);
122 MFI->setStackSize(NumBytes); // Update stack size with corrected value.
123
124 emitSPAdjustment(MF, MBB, MBBI, -NumBytes, SAVErr, SAVEri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000125
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000126 MachineModuleInfo &MMI = MF.getMMI();
James Y Knight667395f2015-08-21 04:17:56 +0000127 unsigned regFP = RegInfo.getDwarfRegNum(SP::I6, true);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000128
129 // Emit ".cfi_def_cfa_register 30".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000130 unsigned CFIIndex =
131 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(nullptr, regFP));
Eric Christopher612bb692014-04-29 00:16:46 +0000132 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
133 .addCFIIndex(CFIIndex);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000134
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000135 // Emit ".cfi_window_save".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000136 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createWindowSave(nullptr));
Eric Christopher612bb692014-04-29 00:16:46 +0000137 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
138 .addCFIIndex(CFIIndex);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000139
James Y Knight667395f2015-08-21 04:17:56 +0000140 unsigned regInRA = RegInfo.getDwarfRegNum(SP::I7, true);
141 unsigned regOutRA = RegInfo.getDwarfRegNum(SP::O7, true);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000142 // Emit ".cfi_register 15, 31".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000143 CFIIndex = MMI.addFrameInst(
144 MCCFIInstruction::createRegister(nullptr, regOutRA, regInRA));
Eric Christopher612bb692014-04-29 00:16:46 +0000145 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
146 .addCFIIndex(CFIIndex);
James Y Knight667395f2015-08-21 04:17:56 +0000147
148 if (NeedsStackRealignment) {
149 // andn %o6, MaxAlign-1, %o6
150 int MaxAlign = MFI->getMaxAlignment();
151 BuildMI(MBB, MBBI, dl, TII.get(SP::ANDNri), SP::O6).addReg(SP::O6).addImm(MaxAlign - 1);
152 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000153}
154
Eli Bendersky8da87162013-02-21 20:05:00 +0000155void SparcFrameLowering::
156eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
157 MachineBasicBlock::iterator I) const {
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000158 if (!hasReservedCallFrame(MF)) {
159 MachineInstr &MI = *I;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000160 int Size = MI.getOperand(0).getImm();
161 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
162 Size = -Size;
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000163
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000164 if (Size)
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000165 emitSPAdjustment(MF, MBB, I, Size, SP::ADDrr, SP::ADDri);
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000166 }
Eli Bendersky8da87162013-02-21 20:05:00 +0000167 MBB.erase(I);
168}
169
170
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000171void SparcFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000172 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000173 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000174 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000175 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +0000176 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000177 DebugLoc dl = MBBI->getDebugLoc();
178 assert(MBBI->getOpcode() == SP::RETL &&
179 "Can only put epilog before 'retl' instruction!");
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000180 if (!FuncInfo->isLeafProc()) {
181 BuildMI(MBB, MBBI, dl, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
182 .addReg(SP::G0);
183 return;
184 }
185 MachineFrameInfo *MFI = MF.getFrameInfo();
186
187 int NumBytes = (int) MFI->getStackSize();
188 if (NumBytes == 0)
189 return;
190
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000191 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SP::ADDrr, SP::ADDri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000192}
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000193
194bool SparcFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000195 // Reserve call frame if there are no variable sized objects on the stack.
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000196 return !MF.getFrameInfo()->hasVarSizedObjects();
197}
198
199// hasFP - Return true if the specified function should have a dedicated frame
200// pointer register. This is true if the function has variable sized allocas or
201// if frame pointer elimination is disabled.
202bool SparcFrameLowering::hasFP(const MachineFunction &MF) const {
James Y Knight667395f2015-08-21 04:17:56 +0000203 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
204
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000205 const MachineFrameInfo *MFI = MF.getFrameInfo();
206 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
James Y Knight667395f2015-08-21 04:17:56 +0000207 RegInfo->needsStackRealignment(MF) ||
208 MFI->hasVarSizedObjects() ||
209 MFI->isFrameAddressTaken();
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000210}
211
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000212
James Y Knight667395f2015-08-21 04:17:56 +0000213int SparcFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
214 unsigned &FrameReg) const {
215 const SparcSubtarget &Subtarget = MF.getSubtarget<SparcSubtarget>();
216 const MachineFrameInfo *MFI = MF.getFrameInfo();
217 const SparcRegisterInfo *RegInfo = Subtarget.getRegisterInfo();
218 const SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
219 bool isFixed = MFI->isFixedObjectIndex(FI);
220
221 // Addressable stack objects are accessed using neg. offsets from
222 // %fp, or positive offsets from %sp.
223 bool UseFP;
224
225 // Sparc uses FP-based references in general, even when "hasFP" is
226 // false. That function is rather a misnomer, because %fp is
227 // actually always available, unless isLeafProc.
228 if (FuncInfo->isLeafProc()) {
229 // If there's a leaf proc, all offsets need to be %sp-based,
230 // because we haven't caused %fp to actually point to our frame.
231 UseFP = false;
232 } else if (isFixed) {
233 // Otherwise, argument access should always use %fp.
234 UseFP = true;
235 } else if (RegInfo->needsStackRealignment(MF)) {
236 // If there is dynamic stack realignment, all local object
237 // references need to be via %sp, to take account of the
238 // re-alignment.
239 UseFP = false;
240 } else {
241 // Finally, default to using %fp.
242 UseFP = true;
243 }
244
245 int64_t FrameOffset = MF.getFrameInfo()->getObjectOffset(FI) +
246 Subtarget.getStackPointerBias();
247
248 if (UseFP) {
249 FrameReg = RegInfo->getFrameRegister(MF);
250 return FrameOffset;
251 } else {
252 FrameReg = SP::O6; // %sp
253 return FrameOffset + MF.getFrameInfo()->getStackSize();
254 }
255}
256
NAKAMURA Takumidbd3bbe2013-05-29 12:10:42 +0000257static bool LLVM_ATTRIBUTE_UNUSED verifyLeafProcRegUse(MachineRegisterInfo *MRI)
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000258{
259
260 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg)
Matthias Braun9912bb82015-07-14 17:52:07 +0000261 if (!MRI->reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000262 return false;
263
264 for (unsigned reg = SP::L0; reg <= SP::L7; ++reg)
Matthias Braun9912bb82015-07-14 17:52:07 +0000265 if (!MRI->reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000266 return false;
267
268 return true;
269}
270
271bool SparcFrameLowering::isLeafProc(MachineFunction &MF) const
272{
273
274 MachineRegisterInfo &MRI = MF.getRegInfo();
275 MachineFrameInfo *MFI = MF.getFrameInfo();
276
Matthias Braun9912bb82015-07-14 17:52:07 +0000277 return !(MFI->hasCalls() // has calls
278 || !MRI.reg_nodbg_empty(SP::L0) // Too many registers needed
279 || !MRI.reg_nodbg_empty(SP::O6) // %SP is used
280 || hasFP(MF)); // need %FP
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000281}
282
283void SparcFrameLowering::remapRegsForLeafProc(MachineFunction &MF) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000284 MachineRegisterInfo &MRI = MF.getRegInfo();
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000285 // Remap %i[0-7] to %o[0-7].
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000286 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
Matthias Braun9912bb82015-07-14 17:52:07 +0000287 if (MRI.reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000288 continue;
James Y Knight3994be82015-08-10 19:11:39 +0000289
290 unsigned mapped_reg = reg - SP::I0 + SP::O0;
Matthias Braun9912bb82015-07-14 17:52:07 +0000291 assert(MRI.reg_nodbg_empty(mapped_reg));
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000292
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000293 // Replace I register with O register.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000294 MRI.replaceRegWith(reg, mapped_reg);
James Y Knight3994be82015-08-10 19:11:39 +0000295
296 // Also replace register pair super-registers.
297 if ((reg - SP::I0) % 2 == 0) {
298 unsigned preg = (reg - SP::I0) / 2 + SP::I0_I1;
299 unsigned mapped_preg = preg - SP::I0_I1 + SP::O0_O1;
300 MRI.replaceRegWith(preg, mapped_preg);
301 }
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000302 }
303
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +0000304 // Rewrite MBB's Live-ins.
305 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
306 MBB != E; ++MBB) {
James Y Knight3994be82015-08-10 19:11:39 +0000307 for (unsigned reg = SP::I0_I1; reg <= SP::I6_I7; ++reg) {
308 if (!MBB->isLiveIn(reg))
309 continue;
310 MBB->removeLiveIn(reg);
311 MBB->addLiveIn(reg - SP::I0_I1 + SP::O0_O1);
312 }
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +0000313 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
314 if (!MBB->isLiveIn(reg))
315 continue;
316 MBB->removeLiveIn(reg);
317 MBB->addLiveIn(reg - SP::I0 + SP::O0);
318 }
319 }
320
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000321 assert(verifyLeafProcRegUse(&MRI));
322#ifdef XDEBUG
323 MF.verify(0, "After LeafProc Remapping");
324#endif
325}
326
Matthias Braun02564862015-07-14 17:17:13 +0000327void SparcFrameLowering::determineCalleeSaves(MachineFunction &MF,
328 BitVector &SavedRegs,
329 RegScavenger *RS) const {
330 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000331 if (!DisableLeafProc && isLeafProc(MF)) {
332 SparcMachineFunctionInfo *MFI = MF.getInfo<SparcMachineFunctionInfo>();
333 MFI->setLeafProc(true);
334
335 remapRegsForLeafProc(MF);
336 }
337
338}