blob: bc6d8f9894453de020d7b8e2efda86a9194f3279 [file] [log] [blame]
Evan Cheng928ce722011-07-06 22:02:34 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000015#include "ARMMCAsmInfo.h"
Benjamin Kramerc22d50e2011-08-08 18:56:44 +000016#include "ARMBaseInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000018#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000020#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000022#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000026
27#define GET_REGINFO_MC_DESC
28#include "ARMGenRegisterInfo.inc"
29
30#define GET_INSTRINFO_MC_DESC
31#include "ARMGenInstrInfo.inc"
32
33#define GET_SUBTARGETINFO_MC_DESC
34#include "ARMGenSubtargetInfo.inc"
35
36using namespace llvm;
37
Evan Chengf2c26162011-07-07 08:26:46 +000038std::string ARM_MC::ParseARMTriple(StringRef TT) {
Evan Cheng2bd65362011-07-07 00:08:19 +000039 // Set the boolean corresponding to the current target triple, or the default
40 // if one cannot be determined, to true.
41 unsigned Len = TT.size();
42 unsigned Idx = 0;
43
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000044 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000045 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000046 if (Len >= 5 && TT.substr(0, 4) == "armv")
47 Idx = 4;
48 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000049 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000050 if (Len >= 7 && TT[5] == 'v')
51 Idx = 6;
52 }
53
54 std::string ARMArchFeature;
55 if (Idx) {
56 unsigned SubVer = TT[Idx];
57 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000058 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
James Molloy21efa7d2011-09-28 14:21:38 +000059 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
60 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
Evan Cheng2bd65362011-07-07 00:08:19 +000061 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Cheng8b2bda02011-07-07 03:55:05 +000062 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
James Molloy21efa7d2011-09-28 14:21:38 +000063 // FeatureT2XtPk, FeatureMClass
64 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
Evan Cheng8b2bda02011-07-07 03:55:05 +000065 } else
Jim Grosbach52152682011-09-14 23:16:34 +000066 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
67 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
Evan Cheng2bd65362011-07-07 00:08:19 +000068 } else if (SubVer == '6') {
Jim Grosbachffc02c52012-02-10 02:21:49 +000069 Triple TheTriple(TT);
70 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') {
Evan Cheng2bd65362011-07-07 00:08:19 +000071 ARMArchFeature = "+v6t2";
Jim Grosbachffc02c52012-02-10 02:21:49 +000072 // On darwin, v6 implies VFP.
73 if (TheTriple.isOSDarwin())
74 ARMArchFeature += ",+vfp2";
75 } else if (Len >= Idx+2 && TT[Idx+1] == 'm')
James Molloy21efa7d2011-09-28 14:21:38 +000076 // v6m: FeatureNoARM, FeatureMClass
77 ARMArchFeature = "+v6t2,+noarm,+mclass";
Jim Grosbachffc02c52012-02-10 02:21:49 +000078 else {
Evan Cheng8b2bda02011-07-07 03:55:05 +000079 ARMArchFeature = "+v6";
Jim Grosbachffc02c52012-02-10 02:21:49 +000080 // On darwin, v6 implies VFP.
81 if (TheTriple.isOSDarwin())
82 ARMArchFeature += ",+vfp2";
83 }
Evan Cheng2bd65362011-07-07 00:08:19 +000084 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +000085 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +000086 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +000087 else
88 ARMArchFeature = "+v5t";
89 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
90 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +000091 }
92
Evan Chengf2c26162011-07-07 08:26:46 +000093 if (isThumb) {
94 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +000095 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +000096 else
Evan Cheng1834f5d2011-07-07 19:05:12 +000097 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +000098 }
99
Evan Cheng2bd65362011-07-07 00:08:19 +0000100 return ARMArchFeature;
101}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000102
103MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
104 StringRef FS) {
105 std::string ArchFS = ARM_MC::ParseARMTriple(TT);
106 if (!FS.empty()) {
107 if (!ArchFS.empty())
108 ArchFS = ArchFS + "," + FS.str();
109 else
110 ArchFS = FS;
111 }
112
113 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000114 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000115 return X;
116}
117
Evan Cheng1705ab02011-07-14 23:50:31 +0000118static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000119 MCInstrInfo *X = new MCInstrInfo();
120 InitARMMCInstrInfo(X);
121 return X;
122}
123
Evan Chengd60fa58b2011-07-18 20:57:22 +0000124static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000125 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000126 InitARMMCRegisterInfo(X, ARM::LR);
Evan Cheng1705ab02011-07-14 23:50:31 +0000127 return X;
128}
129
Evan Chenga83b37a2011-07-15 02:09:41 +0000130static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000131 Triple TheTriple(TT);
132
133 if (TheTriple.isOSDarwin())
134 return new ARMMCAsmInfoDarwin();
135
136 return new ARMELFMCAsmInfo();
137}
138
Evan Chengad5f4852011-07-23 00:00:19 +0000139static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000140 CodeModel::Model CM,
141 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000142 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000143 if (RM == Reloc::Default) {
144 Triple TheTriple(TT);
145 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
146 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
147 }
Evan Chengecb29082011-11-16 08:38:26 +0000148 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000149 return X;
150}
151
Evan Chengad5f4852011-07-23 00:00:19 +0000152// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000153static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000154 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000155 raw_ostream &OS,
156 MCCodeEmitter *Emitter,
157 bool RelaxAll,
158 bool NoExecStack) {
159 Triple TheTriple(TT);
160
161 if (TheTriple.isOSDarwin())
Evan Cheng5928e692011-07-25 23:24:55 +0000162 return createMachOStreamer(Ctx, MAB, OS, Emitter, RelaxAll);
Evan Chengad5f4852011-07-23 00:00:19 +0000163
164 if (TheTriple.isOSWindows()) {
165 llvm_unreachable("ARM does not support Windows COFF format");
166 return NULL;
167 }
168
Evan Cheng5928e692011-07-25 23:24:55 +0000169 return createELFStreamer(Ctx, MAB, OS, Emitter, RelaxAll, NoExecStack);
Evan Chengad5f4852011-07-23 00:00:19 +0000170}
171
Evan Cheng61faa552011-07-25 21:20:24 +0000172static MCInstPrinter *createARMMCInstPrinter(const Target &T,
173 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000174 const MCAsmInfo &MAI,
175 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000176 if (SyntaxVariant == 0)
James Molloy4c493e82011-09-07 17:24:38 +0000177 return new ARMInstPrinter(MAI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000178 return 0;
179}
180
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000181namespace {
182
183class ARMMCInstrAnalysis : public MCInstrAnalysis {
184public:
185 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000186
187 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
188 // BCCs with the "always" predicate are unconditional branches.
189 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
190 return true;
191 return MCInstrAnalysis::isUnconditionalBranch(Inst);
192 }
193
194 virtual bool isConditionalBranch(const MCInst &Inst) const {
195 // BCCs with the "always" predicate are unconditional branches.
196 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
197 return false;
198 return MCInstrAnalysis::isConditionalBranch(Inst);
199 }
200
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000201 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
202 uint64_t Size) const {
203 // We only handle PCRel branches for now.
204 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
205 return -1ULL;
206
207 int64_t Imm = Inst.getOperand(0).getImm();
208 // FIXME: This is not right for thumb.
209 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
210 }
211};
212
213}
214
215static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
216 return new ARMMCInstrAnalysis(Info);
217}
Evan Chengad5f4852011-07-23 00:00:19 +0000218
Evan Cheng8c886a42011-07-22 21:58:54 +0000219// Force static initialization.
220extern "C" void LLVMInitializeARMTargetMC() {
221 // Register the MC asm info.
222 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
223 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
224
225 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000226 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
227 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000228
229 // Register the MC instruction info.
230 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
231 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
232
233 // Register the MC register info.
234 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
235 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
236
237 // Register the MC subtarget info.
238 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
239 ARM_MC::createARMMCSubtargetInfo);
240 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
241 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000242
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000243 // Register the MC instruction analyzer.
244 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
245 createARMMCInstrAnalysis);
246 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
247 createARMMCInstrAnalysis);
248
Evan Chengad5f4852011-07-23 00:00:19 +0000249 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000250 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
251 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000252
253 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000254 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
255 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000256
257 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000258 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
259 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000260
261 // Register the MCInstPrinter.
262 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
263 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng2129f592011-07-19 06:37:02 +0000264}