blob: af5c03599cd6de39b7abf40acfcdc1ff8f6b2d39 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001// WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
JF Bastien5ca0bac2015-07-10 18:23:10 +00009///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// WebAssembly SIMD operand code-gen constructs.
JF Bastien5ca0bac2015-07-10 18:23:10 +000012///
Dan Gohman10e730a2015-06-29 23:51:55 +000013//===----------------------------------------------------------------------===//
14
Heejin Ahnd9a6de32018-10-09 22:23:39 +000015// Instructions requiring HasSIMD128 and the simd128 prefix byte
16multiclass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s,
17 list<dag> pattern_r, string asmstr_r = "",
18 string asmstr_s = "", bits<32> simdop = -1> {
19 defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s,
20 !or(0xfd00, !and(0xff, simdop))>,
21 Requires<[HasSIMD128]>;
22}
23
Thomas Lively0ff82ac2018-10-13 07:09:10 +000024defm "" : ARGUMENT<V128, v16i8>;
25defm "" : ARGUMENT<V128, v8i16>;
26defm "" : ARGUMENT<V128, v4i32>;
27defm "" : ARGUMENT<V128, v2i64>;
28defm "" : ARGUMENT<V128, v4f32>;
29defm "" : ARGUMENT<V128, v2f64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +000030
31// Constrained immediate argument types
Thomas Lively22442922018-08-21 21:03:18 +000032foreach SIZE = [8, 16] in
33def ImmI#SIZE : ImmLeaf<i32, "return (Imm & ((1UL << "#SIZE#") - 1)) == Imm;">;
Heejin Ahna0fd9c32018-08-14 18:53:27 +000034foreach SIZE = [2, 4, 8, 16, 32] in
35def LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">;
Derek Schuff51ed1312018-08-07 21:24:01 +000036
Heejin Ahnd9a6de32018-10-09 22:23:39 +000037//===----------------------------------------------------------------------===//
38// Constructing SIMD values
39//===----------------------------------------------------------------------===//
Thomas Lively9075cd62018-10-03 00:19:39 +000040
Heejin Ahnd9a6de32018-10-09 22:23:39 +000041// Constant: v128.const
Thomas Lively22442922018-08-21 21:03:18 +000042multiclass ConstVec<ValueType vec_t, dag ops, dag pat, string args> {
Thomas Lively65825cd2018-09-13 02:50:57 +000043 let isMoveImm = 1, isReMaterializable = 1 in
Thomas Lively22442922018-08-21 21:03:18 +000044 defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops,
45 [(set V128:$dst, (vec_t pat))],
46 "v128.const\t$dst, "#args,
47 "v128.const\t"#args, 0>;
48}
Thomas Lively123c3bb2018-08-23 00:43:47 +000049
Thomas Lively22442922018-08-21 21:03:18 +000050defm "" : ConstVec<v16i8,
51 (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1,
52 vec_i8imm_op:$i2, vec_i8imm_op:$i3,
53 vec_i8imm_op:$i4, vec_i8imm_op:$i5,
54 vec_i8imm_op:$i6, vec_i8imm_op:$i7,
55 vec_i8imm_op:$i8, vec_i8imm_op:$i9,
56 vec_i8imm_op:$iA, vec_i8imm_op:$iB,
57 vec_i8imm_op:$iC, vec_i8imm_op:$iD,
58 vec_i8imm_op:$iE, vec_i8imm_op:$iF),
59 (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3,
60 ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7,
61 ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB,
62 ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF),
63 !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ",
64 "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>;
65defm "" : ConstVec<v8i16,
66 (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1,
67 vec_i16imm_op:$i2, vec_i16imm_op:$i3,
68 vec_i16imm_op:$i4, vec_i16imm_op:$i5,
69 vec_i16imm_op:$i6, vec_i16imm_op:$i7),
70 (build_vector
71 ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3,
72 ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7),
73 "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">;
74defm "" : ConstVec<v4i32,
75 (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1,
76 vec_i32imm_op:$i2, vec_i32imm_op:$i3),
77 (build_vector (i32 imm:$i0), (i32 imm:$i1),
78 (i32 imm:$i2), (i32 imm:$i3)),
79 "$i0, $i1, $i2, $i3">;
80defm "" : ConstVec<v2i64,
Heejin Ahnd9a6de32018-10-09 22:23:39 +000081 (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1),
82 (build_vector (i64 imm:$i0), (i64 imm:$i1)),
83 "$i0, $i1">;
Thomas Lively22442922018-08-21 21:03:18 +000084defm "" : ConstVec<v4f32,
85 (ins f32imm_op:$i0, f32imm_op:$i1,
86 f32imm_op:$i2, f32imm_op:$i3),
87 (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1),
88 (f32 fpimm:$i2), (f32 fpimm:$i3)),
89 "$i0, $i1, $i2, $i3">;
90defm "" : ConstVec<v2f64,
91 (ins f64imm_op:$i0, f64imm_op:$i1),
92 (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)),
93 "$i0, $i1">;
Thomas Livelyc1742572018-08-23 00:48:37 +000094
Heejin Ahnd9a6de32018-10-09 22:23:39 +000095// Create vector with identical lanes: splat
96def splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>;
97def splat4 : PatFrag<(ops node:$x), (build_vector
98 node:$x, node:$x, node:$x, node:$x)>;
99def splat8 : PatFrag<(ops node:$x), (build_vector
100 node:$x, node:$x, node:$x, node:$x,
101 node:$x, node:$x, node:$x, node:$x)>;
102def splat16 : PatFrag<(ops node:$x), (build_vector
103 node:$x, node:$x, node:$x, node:$x,
104 node:$x, node:$x, node:$x, node:$x,
105 node:$x, node:$x, node:$x, node:$x,
106 node:$x, node:$x, node:$x, node:$x)>;
107
108multiclass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t,
109 PatFrag splat_pat, bits<32> simdop> {
110 // Prefer splats over v128.const for const splats (65 is lowest that works)
111 let AddedComplexity = 65 in
112 defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins),
113 [(set (vec_t V128:$dst), (splat_pat reg_t:$x))],
114 vec#".splat\t$dst, $x", vec#".splat", simdop>;
115}
116
117defm "" : Splat<v16i8, "i8x16", I32, splat16, 3>;
118defm "" : Splat<v8i16, "i16x8", I32, splat8, 4>;
119defm "" : Splat<v4i32, "i32x4", I32, splat4, 5>;
120defm "" : Splat<v2i64, "i64x2", I64, splat2, 6>;
121defm "" : Splat<v4f32, "f32x4", F32, splat4, 7>;
122defm "" : Splat<v2f64, "f64x2", F64, splat2, 8>;
123
124//===----------------------------------------------------------------------===//
125// Accessing lanes
126//===----------------------------------------------------------------------===//
127
128// Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u
129multiclass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t,
130 WebAssemblyRegClass reg_t, bits<32> simdop,
131 string suffix = "", SDNode extract = vector_extract> {
132 defm EXTRACT_LANE_#vec_t#suffix :
133 SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx),
134 (outs), (ins vec_i8imm_op:$idx),
135 [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))],
136 vec#".extract_lane"#suffix#"\t$dst, $vec, $idx",
137 vec#".extract_lane"#suffix#"\t$idx", simdop>;
138}
139
140multiclass ExtractPat<ValueType lane_t, int mask> {
141 def _s : PatFrag<(ops node:$vec, node:$idx),
142 (i32 (sext_inreg
143 (i32 (vector_extract
144 node:$vec,
145 node:$idx
146 )),
147 lane_t
148 ))>;
149 def _u : PatFrag<(ops node:$vec, node:$idx),
150 (i32 (and
151 (i32 (vector_extract
152 node:$vec,
153 node:$idx
154 )),
155 (i32 mask)
156 ))>;
157}
158
159defm extract_i8x16 : ExtractPat<i8, 0xff>;
160defm extract_i16x8 : ExtractPat<i16, 0xffff>;
161
162multiclass ExtractLaneExtended<string sign, bits<32> baseInst> {
163 defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign,
164 !cast<PatFrag>("extract_i8x16"#sign)>;
165 defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 2), sign,
166 !cast<PatFrag>("extract_i16x8"#sign)>;
Thomas Livelyd183d8c2018-08-30 21:36:48 +0000167}
168
Thomas Lively5222cb62018-08-15 18:15:18 +0000169defm "" : ExtractLaneExtended<"_s", 9>;
170defm "" : ExtractLaneExtended<"_u", 10>;
171defm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>;
172defm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 14>;
173defm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 15>;
174defm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 16>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000175
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000176// Follow convention of making implicit expansions unsigned
177def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))),
178 (EXTRACT_LANE_v16i8_u V128:$vec, (i32 LaneIdx16:$idx))>;
179def : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))),
180 (EXTRACT_LANE_v8i16_u V128:$vec, (i32 LaneIdx8:$idx))>;
181
182// Replace lane value: replace_lane
183multiclass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t,
184 WebAssemblyRegClass reg_t, ValueType lane_t,
185 bits<32> simdop> {
186 defm REPLACE_LANE_#vec_t :
187 SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x),
188 (outs), (ins vec_i8imm_op:$idx),
189 [(set V128:$dst, (vector_insert
190 (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))],
191 vec#".replace_lane\t$dst, $vec, $idx, $x",
192 vec#".replace_lane\t$idx", simdop>;
193}
194
Thomas Lively123c3bb2018-08-23 00:43:47 +0000195defm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 17>;
196defm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 18>;
197defm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 19>;
198defm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 20>;
199defm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 21>;
200defm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 22>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000201
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000202// Arbitrary other BUILD_VECTOR patterns
Thomas Lively2ee686d2018-08-22 23:06:27 +0000203def : Pat<(v16i8 (build_vector
204 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3),
205 (i32 I32:$x4), (i32 I32:$x5), (i32 I32:$x6), (i32 I32:$x7),
206 (i32 I32:$x8), (i32 I32:$x9), (i32 I32:$x10), (i32 I32:$x11),
207 (i32 I32:$x12), (i32 I32:$x13), (i32 I32:$x14), (i32 I32:$x15)
208 )),
209 (v16i8 (REPLACE_LANE_v16i8
210 (v16i8 (REPLACE_LANE_v16i8
211 (v16i8 (REPLACE_LANE_v16i8
212 (v16i8 (REPLACE_LANE_v16i8
213 (v16i8 (REPLACE_LANE_v16i8
214 (v16i8 (REPLACE_LANE_v16i8
215 (v16i8 (REPLACE_LANE_v16i8
216 (v16i8 (REPLACE_LANE_v16i8
217 (v16i8 (REPLACE_LANE_v16i8
218 (v16i8 (REPLACE_LANE_v16i8
219 (v16i8 (REPLACE_LANE_v16i8
220 (v16i8 (REPLACE_LANE_v16i8
221 (v16i8 (REPLACE_LANE_v16i8
222 (v16i8 (REPLACE_LANE_v16i8
223 (v16i8 (REPLACE_LANE_v16i8
224 (v16i8 (SPLAT_v16i8 (i32 I32:$x0))),
225 1, I32:$x1
226 )),
227 2, I32:$x2
228 )),
229 3, I32:$x3
230 )),
231 4, I32:$x4
232 )),
233 5, I32:$x5
234 )),
235 6, I32:$x6
236 )),
237 7, I32:$x7
238 )),
239 8, I32:$x8
240 )),
241 9, I32:$x9
242 )),
243 10, I32:$x10
244 )),
245 11, I32:$x11
246 )),
247 12, I32:$x12
248 )),
249 13, I32:$x13
250 )),
251 14, I32:$x14
252 )),
253 15, I32:$x15
254 ))>;
255def : Pat<(v8i16 (build_vector
256 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3),
257 (i32 I32:$x4), (i32 I32:$x5), (i32 I32:$x6), (i32 I32:$x7)
258 )),
259 (v8i16 (REPLACE_LANE_v8i16
260 (v8i16 (REPLACE_LANE_v8i16
261 (v8i16 (REPLACE_LANE_v8i16
262 (v8i16 (REPLACE_LANE_v8i16
263 (v8i16 (REPLACE_LANE_v8i16
264 (v8i16 (REPLACE_LANE_v8i16
265 (v8i16 (REPLACE_LANE_v8i16
266 (v8i16 (SPLAT_v8i16 (i32 I32:$x0))),
267 1, I32:$x1
268 )),
269 2, I32:$x2
270 )),
271 3, I32:$x3
272 )),
273 4, I32:$x4
274 )),
275 5, I32:$x5
276 )),
277 6, I32:$x6
278 )),
279 7, I32:$x7
280 ))>;
281def : Pat<(v4i32 (build_vector
282 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3)
283 )),
284 (v4i32 (REPLACE_LANE_v4i32
285 (v4i32 (REPLACE_LANE_v4i32
286 (v4i32 (REPLACE_LANE_v4i32
287 (v4i32 (SPLAT_v4i32 (i32 I32:$x0))),
288 1, I32:$x1
289 )),
290 2, I32:$x2
291 )),
292 3, I32:$x3
293 ))>;
294def : Pat<(v2i64 (build_vector (i64 I64:$x0), (i64 I64:$x1))),
295 (v2i64 (REPLACE_LANE_v2i64
296 (v2i64 (SPLAT_v2i64 (i64 I64:$x0))), 1, I64:$x1))>;
297def : Pat<(v4f32 (build_vector
298 (f32 F32:$x0), (f32 F32:$x1), (f32 F32:$x2), (f32 F32:$x3)
299 )),
300 (v4f32 (REPLACE_LANE_v4f32
301 (v4f32 (REPLACE_LANE_v4f32
302 (v4f32 (REPLACE_LANE_v4f32
303 (v4f32 (SPLAT_v4f32 (f32 F32:$x0))),
304 1, F32:$x1
305 )),
306 2, F32:$x2
307 )),
308 3, F32:$x3
309 ))>;
310def : Pat<(v2f64 (build_vector (f64 F64:$x0), (f64 F64:$x1))),
311 (v2f64 (REPLACE_LANE_v2f64
312 (v2f64 (SPLAT_v2f64 (f64 F64:$x0))), 1, F64:$x1))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000313
314// Shuffle lanes: shuffle
315defm SHUFFLE_v16i8 :
316 SIMD_I<(outs V128:$dst),
317 (ins V128:$x, V128:$y,
318 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
319 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
320 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
321 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
322 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
323 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
324 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
325 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
326 (outs),
327 (ins
328 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
329 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
330 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
331 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
332 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
333 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
334 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
335 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
336 [],
337 "v8x16.shuffle\t$dst, $x, $y, "#
338 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
339 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
340 "v8x16.shuffle\t"#
341 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
342 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
343 23>;
344
345// Shuffles after custom lowering
346def wasm_shuffle_t : SDTypeProfile<1, 18, []>;
347def wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>;
348foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
349def : Pat<(v16i8 (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y),
350 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
351 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
352 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
353 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
354 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
355 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
356 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
357 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))),
358 (v16i8 (SHUFFLE_v16i8 (vec_t V128:$x), (vec_t V128:$y),
359 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
360 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
361 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
362 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
363 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
364 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
365 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
366 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>;
367}
368
369//===----------------------------------------------------------------------===//
370// Integer arithmetic
371//===----------------------------------------------------------------------===//
372
373multiclass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name,
374 bits<32> simdop> {
375 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs),
376 (outs), (ins),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000377 [(set (vec_t V128:$dst),
378 (node (vec_t V128:$lhs), (vec_t V128:$rhs))
379 )],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000380 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name,
381 simdop>;
382}
383
384multiclass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> {
385 defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>;
386 defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 1)>;
387 defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 2)>;
388}
389
390multiclass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> {
391 defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>;
392 defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 3)>;
393}
394
Thomas Lively108e98e2018-10-10 01:09:09 +0000395// Integer vector negation
396def ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
397
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000398// Integer addition: add
399let isCommutable = 1 in
400defm ADD : SIMDBinaryInt<add, "add", 24>;
401
402// Integer subtraction: sub
403defm SUB : SIMDBinaryInt<sub, "sub", 28>;
404
405// Integer multiplication: mul
406defm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 32>;
407
408// Integer negation: neg
Thomas Lively108e98e2018-10-10 01:09:09 +0000409multiclass SIMDNeg<ValueType vec_t, string vec, SDNode neg, bits<32> simdop> {
410 defm NEG_#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
411 [(set (vec_t V128:$dst),
412 (vec_t (neg (vec_t V128:$vec)))
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000413 )],
414 vec#".neg\t$dst, $vec", vec#".neg", simdop>;
415}
416
Thomas Lively108e98e2018-10-10 01:09:09 +0000417defm "" : SIMDNeg<v16i8, "i8x16", ivneg, 36>;
418defm "" : SIMDNeg<v8i16, "i16x8", ivneg, 37>;
419defm "" : SIMDNeg<v4i32, "i32x4", ivneg, 38>;
420defm "" : SIMDNeg<v2i64, "i64x2", ivneg, 39>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000421
422//===----------------------------------------------------------------------===//
423// Saturating integer arithmetic
424//===----------------------------------------------------------------------===//
425
426multiclass SIMDBinarySat<SDNode node, string name, bits<32> baseInst> {
427 defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>;
428 defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 2)>;
429}
430
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000431// Saturating integer addition: add_saturate_s / add_saturate_u
432let isCommutable = 1 in {
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000433defm ADD_SAT_S :
434 SIMDBinarySat<int_wasm_add_saturate_signed, "add_saturate_s", 40>;
435defm ADD_SAT_U :
436 SIMDBinarySat<int_wasm_add_saturate_unsigned, "add_saturate_u", 41>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000437} // isCommutable = 1
438
439// Saturating integer subtraction: sub_saturate_s / sub_saturate_u
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000440defm SUB_SAT_S :
441 SIMDBinarySat<int_wasm_sub_saturate_signed, "sub_saturate_s", 44>;
442defm SUB_SAT_U :
443 SIMDBinarySat<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 45>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000444
445//===----------------------------------------------------------------------===//
446// Bit shifts
447//===----------------------------------------------------------------------===//
448
449multiclass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec,
450 string name, bits<32> simdop> {
451 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x),
452 (outs), (ins),
453 [(set (vec_t V128:$dst),
454 (node V128:$vec, (vec_t shift_vec)))],
455 vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>;
456}
457
458multiclass SIMDShiftInt<SDNode node, string name, bits<32> baseInst, int skip> {
459 defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>;
460 defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name,
461 !add(baseInst, !if(skip, 2, 1))>;
462 defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name,
463 !add(baseInst, !if(skip, 4, 2))>;
464 defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))),
465 name, !add(baseInst, !if(skip, 6, 3))>;
466}
467
468// Left shift by scalar: shl
469defm SHL : SIMDShiftInt<shl, "shl", 48, 0>;
470
471// Right shift by scalar: shr_s / shr_u
472defm SHR_S : SIMDShiftInt<sra, "shr_s", 52, 1>;
473defm SHR_U : SIMDShiftInt<srl, "shr_u", 53, 1>;
474
475// Truncate i64 shift operands to i32s
476foreach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in
477def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))),
478 (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>;
479
480//===----------------------------------------------------------------------===//
481// Bitwise operations
482//===----------------------------------------------------------------------===//
483
484multiclass SIMDBitwise<SDNode node, string name, bits<32> simdop> {
485 defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>;
486 defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>;
487 defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>;
488 defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>;
489}
490
491// Bitwise logic: v128.and / v128.or / v128.xor
492let isCommutable = 1 in {
493defm AND : SIMDBitwise<and, "and", 60>;
494defm OR : SIMDBitwise<or, "or", 61>;
495defm XOR : SIMDBitwise<xor, "xor", 62>;
496} // isCommutable = 1
497
498// Bitwise logic: v128.not
Thomas Lively103f0162018-10-10 19:09:16 +0000499multiclass SIMDNot<ValueType vec_t> {
500 defm NOT_#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
501 [(set (vec_t V128:$dst), (vec_t (vnot V128:$vec)))],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000502 "v128.not\t$dst, $vec", "v128.not", 63>;
503}
504
Thomas Lively103f0162018-10-10 19:09:16 +0000505defm "" : SIMDNot<v16i8>;
506defm "" : SIMDNot<v8i16>;
507defm "" : SIMDNot<v4i32>;
508defm "" : SIMDNot<v2i64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000509
510// Bitwise select: v128.bitselect
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000511multiclass Bitselect<ValueType vec_t> {
512 defm BITSELECT_#vec_t :
513 SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins),
514 [(set (vec_t V128:$dst),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000515 (vec_t (int_wasm_bitselect
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000516 (vec_t V128:$c), (vec_t V128:$v1), (vec_t V128:$v2)
517 ))
518 )],
519 "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 64>;
520}
521
522foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
523defm "" : Bitselect<vec_t>;
524
525// Bitselect is equivalent to (c & v1) | (~c & v2)
526foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
527 def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)),
528 (and (vnot V128:$c), (vec_t V128:$v2)))),
529 (!cast<Instruction>("BITSELECT_"#vec_t)
530 V128:$v1, V128:$v2, V128:$c)>;
531
532//===----------------------------------------------------------------------===//
533// Boolean horizontal reductions
534//===----------------------------------------------------------------------===//
535
536multiclass SIMDReduceVec<ValueType vec_t, string vec, string name, SDNode op,
537 bits<32> simdop> {
538 defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins),
539 [(set I32:$dst, (i32 (op (vec_t V128:$vec))))],
540 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
541}
542
543multiclass SIMDReduce<string name, SDNode op, bits<32> baseInst> {
544 defm "" : SIMDReduceVec<v16i8, "i8x16", name, op, baseInst>;
545 defm "" : SIMDReduceVec<v8i16, "i16x8", name, op, !add(baseInst, 1)>;
546 defm "" : SIMDReduceVec<v4i32, "i32x4", name, op, !add(baseInst, 2)>;
547 defm "" : SIMDReduceVec<v2i64, "i64x2", name, op, !add(baseInst, 3)>;
548}
549
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000550// Any lane true: any_true
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000551defm ANYTRUE : SIMDReduce<"any_true", int_wasm_anytrue, 65>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000552
553// All lanes true: all_true
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000554defm ALLTRUE : SIMDReduce<"all_true", int_wasm_alltrue, 69>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000555
556//===----------------------------------------------------------------------===//
557// Comparisons
558//===----------------------------------------------------------------------===//
559
560multiclass SIMDCondition<ValueType vec_t, ValueType out_t, string vec,
561 string name, CondCode cond, bits<32> simdop> {
562 defm _#vec_t :
563 SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins),
564 [(set (out_t V128:$dst),
565 (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond))],
566 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>;
567}
568
569multiclass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst,
570 int step = 1> {
571 defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>;
572 defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond,
573 !add(baseInst, step)>;
574 defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond,
575 !add(!add(baseInst, step), step)>;
576}
577
578multiclass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> {
579 defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>;
580 defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond,
581 !add(baseInst, 1)>;
582}
583
584// Equality: eq
585let isCommutable = 1 in {
586defm EQ : SIMDConditionInt<"eq", SETEQ, 73>;
587defm EQ : SIMDConditionFP<"eq", SETOEQ, 77>;
588} // isCommutable = 1
589
590// Non-equality: ne
591let isCommutable = 1 in {
592defm NE : SIMDConditionInt<"ne", SETNE, 79>;
593defm NE : SIMDConditionFP<"ne", SETUNE, 83>;
594} // isCommutable = 1
595
596// Less than: lt_s / lt_u / lt
597defm LT_S : SIMDConditionInt<"lt_s", SETLT, 85, 2>;
598defm LT_U : SIMDConditionInt<"lt_u", SETULT, 86, 2>;
599defm LT : SIMDConditionFP<"lt", SETOLT, 93>;
600
601// Less than or equal: le_s / le_u / le
602defm LE_S : SIMDConditionInt<"le_s", SETLE, 95, 2>;
603defm LE_U : SIMDConditionInt<"le_u", SETULE, 96, 2>;
604defm LE : SIMDConditionFP<"le", SETOLE, 103>;
605
606// Greater than: gt_s / gt_u / gt
607defm GT_S : SIMDConditionInt<"gt_s", SETGT, 105, 2>;
608defm GT_U : SIMDConditionInt<"gt_u", SETUGT, 106, 2>;
609defm GT : SIMDConditionFP<"gt", SETOGT, 113>;
610
611// Greater than or equal: ge_s / ge_u / ge
612defm GE_S : SIMDConditionInt<"ge_s", SETGE, 115, 2>;
613defm GE_U : SIMDConditionInt<"ge_u", SETUGE, 116, 2>;
614defm GE : SIMDConditionFP<"ge", SETOGE, 123>;
615
616// Lower float comparisons that don't care about NaN to standard WebAssembly
617// float comparisons. These instructions are generated in the target-independent
618// expansion of unordered comparisons and ordered ne.
619def : Pat<(v4i32 (seteq (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
620 (v4i32 (EQ_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
621def : Pat<(v4i32 (setne (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
622 (v4i32 (NE_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
623def : Pat<(v2i64 (seteq (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
624 (v2i64 (EQ_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
625def : Pat<(v2i64 (setne (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
626 (v2i64 (NE_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
627
628//===----------------------------------------------------------------------===//
629// Load and store
630//===----------------------------------------------------------------------===//
631
632// Load: v128.load
633multiclass SIMDLoad<ValueType vec_t> {
634 let mayLoad = 1 in
635 defm LOAD_#vec_t :
636 SIMD_I<(outs V128:$dst), (ins P2Align:$align, offset32_op:$off, I32:$addr),
637 (outs), (ins P2Align:$align, offset32_op:$off), [],
638 "v128.load\t$dst, ${off}(${addr})$align",
639 "v128.load\t$off$align", 1>;
640}
641
642foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
643defm "" : SIMDLoad<vec_t>;
644
645// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
646def : LoadPatNoOffset<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
647def : LoadPatImmOff<vec_t, load, regPlusImm, !cast<NI>("LOAD_"#vec_t)>;
648def : LoadPatImmOff<vec_t, load, or_is_add, !cast<NI>("LOAD_"#vec_t)>;
649def : LoadPatGlobalAddr<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
650def : LoadPatExternalSym<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
651def : LoadPatOffsetOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
652def : LoadPatGlobalAddrOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
653def : LoadPatExternSymOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
654}
655
656// Store: v128.store
657multiclass SIMDStore<ValueType vec_t> {
658 let mayStore = 1 in
659 defm STORE_#vec_t :
660 SIMD_I<(outs), (ins P2Align:$align, offset32_op:$off, I32:$addr, V128:$vec),
661 (outs), (ins P2Align:$align, offset32_op:$off), [],
662 "v128.store\t${off}(${addr})$align, $vec",
663 "v128.store\t$off$align", 2>;
664}
665
666foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
667defm "" : SIMDStore<vec_t>;
668
669// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
670def : StorePatNoOffset<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
671def : StorePatImmOff<vec_t, store, regPlusImm, !cast<NI>("STORE_"#vec_t)>;
672def : StorePatImmOff<vec_t, store, or_is_add, !cast<NI>("STORE_"#vec_t)>;
673def : StorePatGlobalAddr<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
674def : StorePatExternalSym<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
675def : StorePatOffsetOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
676def : StorePatGlobalAddrOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
677def : StorePatExternSymOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
678}
679
680//===----------------------------------------------------------------------===//
681// Floating-point sign bit operations
682//===----------------------------------------------------------------------===//
683
684// Negation: neg
Thomas Lively108e98e2018-10-10 01:09:09 +0000685defm "" : SIMDNeg<v4f32, "f32x4", fneg, 125>;
686defm "" : SIMDNeg<v2f64, "f64x2", fneg, 126>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000687
688// Absolute value: abs
689multiclass SIMDAbs<ValueType vec_t, string vec, bits<32> simdop> {
690 defm ABS_#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
691 [(set (vec_t V128:$dst), (vec_t (fabs V128:$vec)))],
692 vec#".abs\t$dst, $vec", vec#".abs", simdop>;
693}
694
695defm "" : SIMDAbs<v4f32, "f32x4", 127>;
696defm "" : SIMDAbs<v2f64, "f64x2", 128>;
697
698//===----------------------------------------------------------------------===//
699// Floating-point min and max
700//===----------------------------------------------------------------------===//
701
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000702multiclass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> {
703 defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>;
704 defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 1)>;
705}
706
Thomas Lively3afc3462018-10-13 07:26:10 +0000707// NaN-propagating minimum: min
708defm MIN : SIMDBinaryFP<fminnan, "min", 129>;
709
710// NaN-propagating maximum: max
711defm MAX : SIMDBinaryFP<fmaxnan, "max", 131>;
712
713//===----------------------------------------------------------------------===//
714// Floating-point arithmetic
715//===----------------------------------------------------------------------===//
716
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000717// Addition: add
718let isCommutable = 1 in
719defm ADD : SIMDBinaryFP<fadd, "add", 133>;
720
721// Subtraction: sub
722defm SUB : SIMDBinaryFP<fsub, "sub", 135>;
723
724// Division: div
725defm DIV : SIMDBinaryFP<fdiv, "div", 137>;
726
727// Multiplication: mul
728let isCommutable = 1 in
729defm MUL : SIMDBinaryFP<fmul, "mul", 139>;
730
731// Square root: sqrt
732multiclass SIMDSqrt<ValueType vec_t, string vec, bits<32> simdop> {
733 defm SQRT_#vec_t :
734 SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
735 [(set (vec_t V128:$dst), (vec_t (fsqrt V128:$vec)))],
736 vec#".sqrt\t$dst, $vec", vec#".sqrt", simdop>;
737}
738
739defm "" : SIMDSqrt<v4f32, "f32x4", 141>;
740defm "" : SIMDSqrt<v2f64, "f64x2", 142>;
741
742//===----------------------------------------------------------------------===//
743// Conversions
744//===----------------------------------------------------------------------===//
745
746multiclass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op,
747 string name, bits<32> simdop> {
748 defm op#_#vec_t#_#arg_t :
749 SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
750 [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))],
751 name#"\t$dst, $vec", name, simdop>;
752}
753
Heejin Ahn5d900952018-10-10 01:04:02 +0000754// Integer to floating point: convert_s / convert_u
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000755defm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_s/i32x4", 143>;
756defm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_u/i32x4", 144>;
757defm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_s/i64x2", 145>;
758defm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_u/i64x2", 146>;
759
Heejin Ahn5d900952018-10-10 01:04:02 +0000760// Floating point to integer with saturation: trunc_sat_s / trunc_sat_u
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000761defm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_s/f32x4", 147>;
762defm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_u/f32x4", 148>;
763defm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_s/f64x2", 149>;
764defm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_u/f64x2", 150>;
765
Thomas Lively2ebacb12018-10-11 00:01:25 +0000766// Lower llvm.wasm.trunc.saturate.* to saturating instructions
767def : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))),
768 (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>;
769def : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))),
770 (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>;
771def : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))),
772 (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>;
773def : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))),
774 (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>;
775
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000776// Bitcasts are nops
777// Matching bitcast t1 to t1 causes strange errors, so avoid repeating types
778foreach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
779foreach t2 = !foldl(
780 []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
781 acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)),
782 acc, !listconcat(acc, [cur])
783 )
784) in
785def : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>;