blob: bb4aa4f586767053c9310030f546d81839c7e8dd [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
56#include "netxen_nic_hw.h"
57
Dhananjay Phadke58735562008-07-21 19:44:10 -070058#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkec685bfc2009-07-26 20:07:47 +000060#define _NETXEN_NIC_LINUX_SUBVERSION 41
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.41"
Dhananjay Phadke58735562008-07-21 19:44:10 -070062
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000063#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080075
Mithlesh Thukral0d047612007-06-07 04:36:36 -070076#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040080
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080081#define PHAN_VENDOR_ID 0x4040
82
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000083#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000086 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000087#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000089#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000093
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070094#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040095
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080096#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080099#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
Jeff Garzik47906542007-11-23 21:23:36 -0500104/*
105 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000123#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800127
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800128#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800129#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400140
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000146#define NX_P2_RX_BUF_MAX_LEN 1760
147#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700148#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
149#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700150#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700151
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000152#define NX_RX_LRO_BUFFER_LENGTH (8060)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400153
154/*
155 * Maximum number of ring contexts
156 */
157#define MAX_RING_CTX 1
158
159/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700160#define TX_ETHER_PKT 0x01
161#define TX_TCP_PKT 0x02
162#define TX_UDP_PKT 0x03
163#define TX_IP_PKT 0x04
164#define TX_TCP_LSO 0x05
165#define TX_TCP_LSO6 0x06
166#define TX_IPSEC 0x07
167#define TX_IPSEC_CMD 0x0a
168#define TX_TCPV6_PKT 0x0b
169#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400170
171/* The following opcodes are for internal consumption. */
172#define NETXEN_CONTROL_OP 0x10
173#define PEGNET_REQUEST 0x11
174
175#define MAX_NUM_CARDS 4
176
177#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000178#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400179
180/*
181 * Following are the states of the Phantom. Phantom will set them and
182 * Host will read to check if the fields are correct.
183 */
184#define PHAN_INITIALIZE_START 0xff00
185#define PHAN_INITIALIZE_FAILED 0xffff
186#define PHAN_INITIALIZE_COMPLETE 0xff01
187
188/* Host writes the following to notify that it has done the init-handshake */
189#define PHAN_INITIALIZE_ACK 0xf00f
190
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000191#define NUM_RCV_DESC_RINGS 3
192#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400193
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000194#define RCV_RING_NORMAL 0
195#define RCV_RING_JUMBO 1
196#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400197
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700198#define MIN_CMD_DESCRIPTORS 64
199#define MIN_RCV_DESCRIPTORS 64
200#define MIN_JUMBO_DESCRIPTORS 32
201
202#define MAX_CMD_DESCRIPTORS 1024
203#define MAX_RCV_DESCRIPTORS_1G 4096
204#define MAX_RCV_DESCRIPTORS_10G 8192
205#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
206#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800207#define MAX_LRO_RCV_DESCRIPTORS 8
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700208
209#define DEFAULT_RCV_DESCRIPTORS_1G 2048
210#define DEFAULT_RCV_DESCRIPTORS_10G 4096
211
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800212#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000213#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
214#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000215#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800216#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400217
218#define PHAN_PEG_RCV_INITIALIZED 0xff01
219#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
220
221#define get_next_index(index, length) \
222 (((index) + 1) & ((length) - 1))
223
224#define get_index_range(index,length,count) \
225 (((index) + (count)) & ((length) - 1))
226
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800227#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700228#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800229
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700230#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800231
232/*
233 * NetXen host-peg signal message structure
234 *
235 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
236 * Bit 2 : priv_id => must be 1
237 * Bit 3-17 : count => for doorbell
238 * Bit 18-27 : ctx_id => Context id
239 * Bit 28-31 : opcode
240 */
241
242typedef u32 netxen_ctx_msg;
243
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800244#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000245 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800246#define netxen_set_msg_privid(config_word) \
Al Viroa608ab92007-01-02 10:39:10 +0000247 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800248#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000249 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800250#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000251 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800252#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800253 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800254
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000255struct netxen_rcv_ring {
256 __le64 addr;
257 __le32 size;
Al Viroa608ab92007-01-02 10:39:10 +0000258 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800259};
260
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000261struct netxen_sts_ring {
262 __le64 addr;
263 __le32 size;
264 __le16 msi_index;
265 __le16 rsvd;
266} ;
267
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800268struct netxen_ring_ctx {
269
270 /* one command ring */
Al Viroa608ab92007-01-02 10:39:10 +0000271 __le64 cmd_consumer_offset;
272 __le64 cmd_ring_addr;
273 __le32 cmd_ring_size;
274 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800275
276 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000277 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800278
Al Viroa608ab92007-01-02 10:39:10 +0000279 __le64 sts_ring_addr;
280 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800281
Al Viroa608ab92007-01-02 10:39:10 +0000282 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000283
284 __le64 rsrvd_2[3];
285 __le32 sts_ring_count;
286 __le32 rsrvd_3;
287 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
288
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800289} __attribute__ ((aligned(64)));
290
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400291/*
292 * Following data structures describe the descriptors that will be used.
293 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
294 * we are doing LSO (above the 1500 size packet) only.
295 */
296
297/*
298 * The size of reference handle been changed to 16 bits to pass the MSS fields
299 * for the LSO packet
300 */
301
302#define FLAGS_CHECKSUM_ENABLED 0x01
303#define FLAGS_LSO_ENABLED 0x02
304#define FLAGS_IPSEC_SA_ADD 0x04
305#define FLAGS_IPSEC_SA_DELETE 0x08
306#define FLAGS_VLAN_TAGGED 0x10
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000307#define FLAGS_VLAN_OOB 0x40
308
309#define netxen_set_tx_vlan_tci(cmd_desc, v) \
310 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400311
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800312#define netxen_set_cmd_desc_port(cmd_desc, var) \
313 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700314#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700315 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400316
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800317#define netxen_set_tx_port(_desc, _port) \
318 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800319
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800320#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
321 (_desc)->flags_opcode = \
322 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800323
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800324#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000325 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800326 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327
328struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800329 u8 tcp_hdr_offset; /* For LSO only */
330 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000331 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
332 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400333
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000334 __le64 addr_buffer2;
335
336 __le16 reference_handle;
337 __le16 mss;
338 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400339 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab92007-01-02 10:39:10 +0000340 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000342 __le64 addr_buffer3;
343 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400344
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000345 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400346
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000347 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400348
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000349 __le16 vlan_TCI;
350 __le16 reserved;
351 __le32 reserved2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800352
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400353} __attribute__ ((aligned(64)));
354
355/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
356struct rcv_desc {
Al Viroa608ab92007-01-02 10:39:10 +0000357 __le16 reference_handle;
358 __le16 reserved;
359 __le32 buffer_length; /* allocated buffer length (usually 2K) */
360 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400361};
362
363/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000364#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700365#define NETXEN_NIC_RXPKT_DESC 0x04
366#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000367#define NETXEN_NIC_RESPONSE_DESC 0x05
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400368
369/* for status field in status_desc */
370#define STATUS_NEED_CKSUM (1)
371#define STATUS_CKSUM_OK (2)
372
373/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000374#define STATUS_OWNER_HOST (0x1ULL << 56)
375#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400376
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000377/* Status descriptor:
378 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
379 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
380 53-55 desc_cnt, 56-57 owner, 58-63 opcode
381 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800382#define netxen_get_sts_port(sts_data) \
383 ((sts_data) & 0x0F)
384#define netxen_get_sts_status(sts_data) \
385 (((sts_data) >> 4) & 0x0F)
386#define netxen_get_sts_type(sts_data) \
387 (((sts_data) >> 8) & 0x0F)
388#define netxen_get_sts_totallength(sts_data) \
389 (((sts_data) >> 12) & 0xFFFF)
390#define netxen_get_sts_refhandle(sts_data) \
391 (((sts_data) >> 28) & 0xFFFF)
392#define netxen_get_sts_prot(sts_data) \
393 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700394#define netxen_get_sts_pkt_offset(sts_data) \
395 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000396#define netxen_get_sts_desc_cnt(sts_data) \
397 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800398#define netxen_get_sts_opcode(sts_data) \
399 (((sts_data) >> 58) & 0x03F)
400
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400401struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000402 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700403} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400404
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400405/* The version of the main data structure */
406#define NETXEN_BDINFO_VERSION 1
407
408/* Magic number to let user know flash is programmed */
409#define NETXEN_BDINFO_MAGIC 0x12345678
410
411/* Max number of Gig ports on a Phantom board */
412#define NETXEN_MAX_PORTS 4
413
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000414#define NETXEN_BRDTYPE_P1_BD 0x0000
415#define NETXEN_BRDTYPE_P1_SB 0x0001
416#define NETXEN_BRDTYPE_P1_SMAX 0x0002
417#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400418
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000419#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
420#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
421#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
422#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
423#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400424
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000425#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
426#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
427#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700428
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000429#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
430#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
431#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
432#define NETXEN_BRDTYPE_P3_4_GB 0x0024
433#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
434#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
435#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
436#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
437#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
438#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
439#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
440#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
441#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
442#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400443
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400444/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000445#define NETXEN_CRBINIT_START 0 /* crbinit section */
446#define NETXEN_BRDCFG_START 0x4000 /* board config */
447#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
448#define NETXEN_BOOTLD_START 0x10000 /* bootld */
449#define NETXEN_IMAGE_START 0x43000 /* compressed image */
450#define NETXEN_SECONDARY_START 0x200000 /* backup images */
451#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
452#define NETXEN_USER_START 0x3E8000 /* Firmare info */
453#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000454#define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400455
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000456#define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800457#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
458#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000459#define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
460#define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800461#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000462
463#define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
464#define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800465#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000466
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800467#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700468#define NX_P2_MN_ROMIMAGE 0
469#define NX_P3_CT_ROMIMAGE 1
470#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000471#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800472
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800473extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400474
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400475/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000476#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400477
478/*
479 * netxen_skb_frag{} is to contain mapping info for each SG list. This
480 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
481 */
482struct netxen_skb_frag {
483 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000484 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400485};
486
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700487#define _netxen_set_bits(config_word, start, bits, val) {\
488 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
489 unsigned long long __tvalue = (val); \
490 (config_word) &= ~__tmask; \
491 (config_word) |= (((__tvalue) << (start)) & __tmask); \
492}
Jeff Garzik47906542007-11-23 21:23:36 -0500493
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700494#define _netxen_clear_bits(config_word, start, bits) {\
495 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
496 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500497}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700498
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400499/* Following defines are for the state of the buffers */
500#define NETXEN_BUFFER_FREE 0
501#define NETXEN_BUFFER_BUSY 1
502
503/*
504 * There will be one netxen_buffer per skb packet. These will be
505 * used to save the dma info for pci_unmap_page()
506 */
507struct netxen_cmd_buffer {
508 struct sk_buff *skb;
509 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800510 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400511};
512
513/* In rx_buffer, we do not need multiple fragments as is a single buffer */
514struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700515 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400516 struct sk_buff *skb;
517 u64 dma;
518 u16 ref_handle;
519 u16 state;
520};
521
522/* Board types */
523#define NETXEN_NIC_GBE 0x01
524#define NETXEN_NIC_XGBE 0x02
525
526/*
527 * One hardware_context{} per adapter
528 * contains interrupt info as well shared hardware info.
529 */
530struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800531 void __iomem *pci_base0;
532 void __iomem *pci_base1;
533 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800534 void __iomem *db_base;
535 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700536 unsigned long pci_len0;
537
538 int qdr_sn_window;
539 int ddr_mn_window;
540 unsigned long mn_win_crb;
541 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800542
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000543 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400544 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000545 u8 pci_func;
546 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000547 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000548 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400549};
550
551#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
552#define ETHERNET_FCS_SIZE 4
553
554struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700555 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700556 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700557 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700558 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700559 u64 csummed;
560 u64 no_rcv;
561 u64 rxbytes;
562 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400563};
564
565/*
566 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
567 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
568 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700569struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400570 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000571 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000572 u32 num_desc;
573 u32 dma_size;
574 u32 skb_size;
575 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000576 struct rcv_desc *desc_head;
577 struct netxen_rx_buffer *rx_buf_arr;
578 struct list_head free_list;
579 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000580 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400581};
582
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000583struct nx_host_sds_ring {
584 u32 consumer;
585 u32 crb_sts_consumer;
586 u32 crb_intr_mask;
587 u32 num_desc;
588
589 struct status_desc *desc_head;
590 struct netxen_adapter *adapter;
591 struct napi_struct napi;
592 struct list_head free_list[NUM_RCV_DESC_RINGS];
593
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000594 int irq;
595
596 dma_addr_t phys_addr;
597 char name[IFNAMSIZ+4];
598};
599
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000600struct nx_host_tx_ring {
601 u32 producer;
602 __le32 *hw_consumer;
603 u32 sw_consumer;
604 u32 crb_cmd_producer;
605 u32 crb_cmd_consumer;
606 u32 num_desc;
607
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000608 struct netdev_queue *txq;
609
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000610 struct netxen_cmd_buffer *cmd_buf_arr;
611 struct cmd_desc_type0 *desc_head;
612 dma_addr_t phys_addr;
613};
614
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400615/*
616 * Receive context. There is one such structure per instance of the
617 * receive processing. Any state information that is relevant to
618 * the receive, and is must be in this structure. The global data may be
619 * present elsewhere.
620 */
621struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700622 u32 state;
623 u16 context_id;
624 u16 virt_port;
625
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000626 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000627 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000628
629 struct netxen_ring_ctx *hwctx;
630 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400631};
632
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700633/* New HW context creation */
634
635#define NX_OS_CRB_RETRY_COUNT 4000
636#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
637 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
638
639#define NX_CDRP_CLEAR 0x00000000
640#define NX_CDRP_CMD_BIT 0x80000000
641
642/*
643 * All responses must have the NX_CDRP_CMD_BIT cleared
644 * in the crb NX_CDRP_CRB_OFFSET.
645 */
646#define NX_CDRP_FORM_RSP(rsp) (rsp)
647#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
648
649#define NX_CDRP_RSP_OK 0x00000001
650#define NX_CDRP_RSP_FAIL 0x00000002
651#define NX_CDRP_RSP_TIMEOUT 0x00000003
652
653/*
654 * All commands must have the NX_CDRP_CMD_BIT set in
655 * the crb NX_CDRP_CRB_OFFSET.
656 */
657#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
658#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
659
660#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
661#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
662#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
663#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
664#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
665#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
666#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
667#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
668#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
669#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
670#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
671#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
672#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
673#define NX_CDRP_CMD_SET_MTU 0x00000012
674#define NX_CDRP_CMD_MAX 0x00000013
675
676#define NX_RCODE_SUCCESS 0
677#define NX_RCODE_NO_HOST_MEM 1
678#define NX_RCODE_NO_HOST_RESOURCE 2
679#define NX_RCODE_NO_CARD_CRB 3
680#define NX_RCODE_NO_CARD_MEM 4
681#define NX_RCODE_NO_CARD_RESOURCE 5
682#define NX_RCODE_INVALID_ARGS 6
683#define NX_RCODE_INVALID_ACTION 7
684#define NX_RCODE_INVALID_STATE 8
685#define NX_RCODE_NOT_SUPPORTED 9
686#define NX_RCODE_NOT_PERMITTED 10
687#define NX_RCODE_NOT_READY 11
688#define NX_RCODE_DOES_NOT_EXIST 12
689#define NX_RCODE_ALREADY_EXISTS 13
690#define NX_RCODE_BAD_SIGNATURE 14
691#define NX_RCODE_CMD_NOT_IMPL 15
692#define NX_RCODE_CMD_INVALID 16
693#define NX_RCODE_TIMEOUT 17
694#define NX_RCODE_CMD_FAILED 18
695#define NX_RCODE_MAX_EXCEEDED 19
696#define NX_RCODE_MAX 20
697
698#define NX_DESTROY_CTX_RESET 0
699#define NX_DESTROY_CTX_D3_RESET 1
700#define NX_DESTROY_CTX_MAX 2
701
702/*
703 * Capabilities
704 */
705#define NX_CAP_BIT(class, bit) (1 << bit)
706#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
707#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
708#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
709#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
710#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
711#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
712#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
713#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
714#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
715
716/*
717 * Context state
718 */
719#define NX_HOST_CTX_STATE_FREED 0
720#define NX_HOST_CTX_STATE_ALLOCATED 1
721#define NX_HOST_CTX_STATE_ACTIVE 2
722#define NX_HOST_CTX_STATE_DISABLED 3
723#define NX_HOST_CTX_STATE_QUIESCED 4
724#define NX_HOST_CTX_STATE_MAX 5
725
726/*
727 * Rx context
728 */
729
730typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800731 __le64 host_phys_addr; /* Ring base addr */
732 __le32 ring_size; /* Ring entries */
733 __le16 msi_index;
734 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700735} nx_hostrq_sds_ring_t;
736
737typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800738 __le64 host_phys_addr; /* Ring base addr */
739 __le64 buff_size; /* Packet buffer size */
740 __le32 ring_size; /* Ring entries */
741 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700742} nx_hostrq_rds_ring_t;
743
744typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800745 __le64 host_rsp_dma_addr; /* Response dma'd here */
746 __le32 capabilities[4]; /* Flag bit vector */
747 __le32 host_int_crb_mode; /* Interrupt crb usage */
748 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700749 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800750 __le32 rds_ring_offset; /* Offset to RDS config */
751 __le32 sds_ring_offset; /* Offset to SDS config */
752 __le16 num_rds_rings; /* Count of RDS rings */
753 __le16 num_sds_rings; /* Count of SDS rings */
754 __le16 rsvd1; /* Padding */
755 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700756 u8 reserved[128]; /* reserve space for future expansion*/
757 /* MUST BE 64-bit aligned.
758 The following is packed:
759 - N hostrq_rds_rings
760 - N hostrq_sds_rings */
761 char data[0];
762} nx_hostrq_rx_ctx_t;
763
764typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800765 __le32 host_producer_crb; /* Crb to use */
766 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700767} nx_cardrsp_rds_ring_t;
768
769typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800770 __le32 host_consumer_crb; /* Crb to use */
771 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700772} nx_cardrsp_sds_ring_t;
773
774typedef struct {
775 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800776 __le32 rds_ring_offset; /* Offset to RDS config */
777 __le32 sds_ring_offset; /* Offset to SDS config */
778 __le32 host_ctx_state; /* Starting State */
779 __le32 num_fn_per_port; /* How many PCI fn share the port */
780 __le16 num_rds_rings; /* Count of RDS rings */
781 __le16 num_sds_rings; /* Count of SDS rings */
782 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700783 u8 phys_port; /* Physical id of port */
784 u8 virt_port; /* Virtual/Logical id of port */
785 u8 reserved[128]; /* save space for future expansion */
786 /* MUST BE 64-bit aligned.
787 The following is packed:
788 - N cardrsp_rds_rings
789 - N cardrs_sds_rings */
790 char data[0];
791} nx_cardrsp_rx_ctx_t;
792
793#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
794 (sizeof(HOSTRQ_RX) + \
795 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
796 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
797
798#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
799 (sizeof(CARDRSP_RX) + \
800 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
801 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
802
803/*
804 * Tx context
805 */
806
807typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800808 __le64 host_phys_addr; /* Ring base addr */
809 __le32 ring_size; /* Ring entries */
810 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700811} nx_hostrq_cds_ring_t;
812
813typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800814 __le64 host_rsp_dma_addr; /* Response dma'd here */
815 __le64 cmd_cons_dma_addr; /* */
816 __le64 dummy_dma_addr; /* */
817 __le32 capabilities[4]; /* Flag bit vector */
818 __le32 host_int_crb_mode; /* Interrupt crb usage */
819 __le32 rsvd1; /* Padding */
820 __le16 rsvd2; /* Padding */
821 __le16 interrupt_ctl;
822 __le16 msi_index;
823 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700824 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
825 u8 reserved[128]; /* future expansion */
826} nx_hostrq_tx_ctx_t;
827
828typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800829 __le32 host_producer_crb; /* Crb to use */
830 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700831} nx_cardrsp_cds_ring_t;
832
833typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800834 __le32 host_ctx_state; /* Starting state */
835 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700836 u8 phys_port; /* Physical id of port */
837 u8 virt_port; /* Virtual/Logical id of port */
838 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
839 u8 reserved[128]; /* future expansion */
840} nx_cardrsp_tx_ctx_t;
841
842#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
843#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
844
845/* CRB */
846
847#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
848#define NX_HOST_RDS_CRB_MODE_SHARED 1
849#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
850#define NX_HOST_RDS_CRB_MODE_MAX 3
851
852#define NX_HOST_INT_CRB_MODE_UNIQUE 0
853#define NX_HOST_INT_CRB_MODE_SHARED 1
854#define NX_HOST_INT_CRB_MODE_NORX 2
855#define NX_HOST_INT_CRB_MODE_NOTX 3
856#define NX_HOST_INT_CRB_MODE_NORXTX 4
857
858
859/* MAC */
860
861#define MC_COUNT_P2 16
862#define MC_COUNT_P3 38
863
864#define NETXEN_MAC_NOOP 0
865#define NETXEN_MAC_ADD 1
866#define NETXEN_MAC_DEL 2
867
868typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000869 struct list_head list;
870 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700871} nx_mac_list_t;
872
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700873/*
874 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
875 * adjusted based on configured MTU.
876 */
877#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
878#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
879#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
880#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
881
882#define NETXEN_NIC_INTR_DEFAULT 0x04
883
884typedef union {
885 struct {
886 uint16_t rx_packets;
887 uint16_t rx_time_us;
888 uint16_t tx_packets;
889 uint16_t tx_time_us;
890 } data;
891 uint64_t word;
892} nx_nic_intr_coalesce_data_t;
893
894typedef struct {
895 uint16_t stats_time_us;
896 uint16_t rate_sample_time;
897 uint16_t flags;
898 uint16_t rsvd_1;
899 uint32_t low_threshold;
900 uint32_t high_threshold;
901 nx_nic_intr_coalesce_data_t normal;
902 nx_nic_intr_coalesce_data_t low;
903 nx_nic_intr_coalesce_data_t high;
904 nx_nic_intr_coalesce_data_t irq;
905} nx_nic_intr_coalesce_t;
906
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700907#define NX_HOST_REQUEST 0x13
908#define NX_NIC_REQUEST 0x14
909
910#define NX_MAC_EVENT 0x1
911
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000912#define NX_IP_UP 2
913#define NX_IP_DOWN 3
914
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000915/*
916 * Driver --> Firmware
917 */
918#define NX_NIC_H2C_OPCODE_START 0
919#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
920#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
921#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
922#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
923#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
924#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
925#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
926#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
927#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
928#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
929#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
930#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
931#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
932#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
933#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
934#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
935#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
936#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
937#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
938#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
939#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
940#define NX_NIC_C2C_OPCODE 22
941#define NX_NIC_H2C_OPCODE_LAST 23
942
943/*
944 * Firmware --> Driver
945 */
946
947#define NX_NIC_C2H_OPCODE_START 128
948#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
949#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
950#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
951#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
952#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
953#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
954#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
955#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
956#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
957#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
958#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
959#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
960#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
961#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700962
963#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
964#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
965#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
966
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000967#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
968#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000969#define NX_FW_CAPABILITY_PEXQ (1 << 7)
970#define NX_FW_CAPABILITY_BDG (1 << 8)
971#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000972
973/* module types */
974#define LINKEVENT_MODULE_NOT_PRESENT 1
975#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
976#define LINKEVENT_MODULE_OPTICAL_SRLR 3
977#define LINKEVENT_MODULE_OPTICAL_LRM 4
978#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
979#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
980#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
981#define LINKEVENT_MODULE_TWINAX 8
982
983#define LINKSPEED_10GBPS 10000
984#define LINKSPEED_1GBPS 1000
985#define LINKSPEED_100MBPS 100
986#define LINKSPEED_10MBPS 10
987
988#define LINKSPEED_ENCODED_10MBPS 0
989#define LINKSPEED_ENCODED_100MBPS 1
990#define LINKSPEED_ENCODED_1GBPS 2
991
992#define LINKEVENT_AUTONEG_DISABLED 0
993#define LINKEVENT_AUTONEG_ENABLED 1
994
995#define LINKEVENT_HALF_DUPLEX 0
996#define LINKEVENT_FULL_DUPLEX 1
997
998#define LINKEVENT_LINKSPEED_MBPS 0
999#define LINKEVENT_LINKSPEED_ENCODED 1
1000
1001/* firmware response header:
1002 * 63:58 - message type
1003 * 57:56 - owner
1004 * 55:53 - desc count
1005 * 52:48 - reserved
1006 * 47:40 - completion id
1007 * 39:32 - opcode
1008 * 31:16 - error code
1009 * 15:00 - reserved
1010 */
1011#define netxen_get_nic_msgtype(msg_hdr) \
1012 ((msg_hdr >> 58) & 0x3F)
1013#define netxen_get_nic_msg_compid(msg_hdr) \
1014 ((msg_hdr >> 40) & 0xFF)
1015#define netxen_get_nic_msg_opcode(msg_hdr) \
1016 ((msg_hdr >> 32) & 0xFF)
1017#define netxen_get_nic_msg_errcode(msg_hdr) \
1018 ((msg_hdr >> 16) & 0xFFFF)
1019
1020typedef struct {
1021 union {
1022 struct {
1023 u64 hdr;
1024 u64 body[7];
1025 };
1026 u64 words[8];
1027 };
1028} nx_fw_msg_t;
1029
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001030typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001031 __le64 qhdr;
1032 __le64 req_hdr;
1033 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001034} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001035
1036typedef struct {
1037 u8 op;
1038 u8 tag;
1039 u8 mac_addr[6];
1040} nx_mac_req_t;
1041
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001042#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001043
Dhananjay Phadke29566402008-07-21 19:44:04 -07001044#define NETXEN_NIC_MSI_ENABLED 0x02
1045#define NETXEN_NIC_MSIX_ENABLED 0x04
1046#define NETXEN_IS_MSI_FAMILY(adapter) \
1047 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1048
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001049#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001050#define NETXEN_MSIX_TBL_SPACE 8192
1051#define NETXEN_PCI_REG_MSIX_TBL 0x44
1052
1053#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001054
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001055#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001056#define NETXEN_ADAPTER_UP_MAGIC 777
1057#define NETXEN_NIC_PEG_TUNE 0
1058
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001059struct netxen_dummy_dma {
1060 void *addr;
1061 dma_addr_t phys_addr;
1062};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001063
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001064struct netxen_adapter {
1065 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001066
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001067 struct net_device *netdev;
1068 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001069 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001070
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001071 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001072 u32 crb_win;
1073 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001074
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001075 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001076
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001077 u16 num_txd;
1078 u16 num_rxd;
1079 u16 num_jumbo_rxd;
1080 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001081
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001082 u8 max_rds_rings;
1083 u8 max_sds_rings;
1084 u8 driver_mismatch;
1085 u8 msix_supported;
1086 u8 rx_csum;
1087 u8 pci_using_dac;
1088 u8 portnum;
1089 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001090
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001091 u8 mc_enabled;
1092 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001093 u8 rss_supported;
1094 u8 resv2;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001095 u32 resv3;
1096
1097 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001098 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001099 u16 tx_context_id;
1100 u16 mtu;
1101 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001102
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001103 u16 link_speed;
1104 u16 link_duplex;
1105 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001106 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001107
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001108 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001109 u32 flags;
1110 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001111 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001112
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001113 u32 msi_tgt_status;
1114 u32 resv4;
1115
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001116 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001117
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001118 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001119 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001120
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001121 int (*enable_phy_interrupts) (struct netxen_adapter *);
1122 int (*disable_phy_interrupts) (struct netxen_adapter *);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001123 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001124 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001125 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001126 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001127 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1128 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001129 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001130 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001131
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001132 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1133 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001134 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1135 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1136 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1137 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001138 unsigned long (*pci_set_window)(struct netxen_adapter *,
1139 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001140
1141 struct netxen_legacy_intr_set legacy_intr;
1142
1143 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1144
1145 struct netxen_dummy_dma dummy_dma;
1146
1147 struct work_struct watchdog_task;
1148 struct timer_list watchdog_timer;
1149 struct work_struct tx_timeout_task;
1150
1151 struct net_device_stats net_stats;
1152
1153 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001154
Dhananjay Phadke4f96b982009-07-26 20:07:42 +00001155 u32 resv5;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001156 u32 fw_version;
1157 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001158};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001159
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001160int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1161int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1162int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1163int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001164int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab92007-01-02 10:39:10 +00001165 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001166int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab92007-01-02 10:39:10 +00001167 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001168
1169/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001170int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1171int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001172
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001173int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1174int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1175
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001176#define NXRD32(adapter, off) \
1177 (adapter->hw_read_wx(adapter, off))
1178#define NXWR32(adapter, off, val) \
1179 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001180
1181int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001182void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001183int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001184
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001185u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001186int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001187 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001188int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1189 u64 off, void *data, int size);
1190int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1191 u64 off, void *data, int size);
1192int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1193 u64 off, u32 data);
1194u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1195void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1196 u64 off, u32 data);
1197u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1198unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1199 unsigned long long addr);
1200void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1201 u32 wndw);
1202
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001203u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001204int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001205 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001206int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1207 u64 off, void *data, int size);
1208int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1209 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001210int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1211 u64 off, u32 data);
1212u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1213void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1214 u64 off, u32 data);
1215u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1216unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1217 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001218
1219/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001220int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1221void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1222
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301223int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1224int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001225int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001226void netxen_request_firmware(struct netxen_adapter *adapter);
1227void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001228int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001229
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001230int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001231int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001232 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001233int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001234 u8 *bytes, size_t size);
1235int netxen_flash_unlock(struct netxen_adapter *adapter);
1236int netxen_backup_crbinit(struct netxen_adapter *adapter);
1237int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1238int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001239void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001240
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001241int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001242
Dhananjay Phadke29566402008-07-21 19:44:04 -07001243int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1244void netxen_free_sw_resources(struct netxen_adapter *adapter);
1245
1246int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1247void netxen_free_hw_resources(struct netxen_adapter *adapter);
1248
1249void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1250void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1251
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001252void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1253int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001254void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001255void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001256void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1257 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001258int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001259int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001260void netxen_p2_nic_set_multi(struct net_device *netdev);
1261void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001262void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001263int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001264int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001265int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001266int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001267int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1268void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001269
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001270int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001271int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001272
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001273int netxen_nic_set_mac(struct net_device *netdev, void *p);
1274struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1275
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001276void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001277 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001278
Amit Kumar Salecha7042cd82009-07-27 11:15:54 -07001279/* Functions from netxen_nic_main.c */
1280int netxen_nic_reset_context(struct netxen_adapter *);
1281
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001282/*
1283 * NetXen Board information
1284 */
1285
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001286#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001287struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001288 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001289 long ports; /* max no of physical ports */
1290 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001291};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001292
Amit S. Kale71bd7872006-12-01 05:36:22 -08001293static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001294 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1295 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1296 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1297 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1298 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1299 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001300 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1301 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1302 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1303 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1304 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1305 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1306 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1307 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001308 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1309 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1310 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001311 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1312 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001313};
1314
Denis Chengff8ac602007-09-02 18:30:18 +08001315#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001316
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001317static inline void get_brd_name_by_type(u32 type, char *name)
1318{
1319 int i, found = 0;
1320 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1321 if (netxen_boards[i].brdtype == type) {
1322 strcpy(name, netxen_boards[i].short_name);
1323 found = 1;
1324 break;
1325 }
1326
1327 }
1328 if (!found)
1329 name = "Unknown";
1330}
1331
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001332static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1333{
1334 smp_mb();
1335 return find_diff_among(tx_ring->producer,
1336 tx_ring->sw_consumer, tx_ring->num_desc);
1337
1338}
1339
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001340int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1341int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001342extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1343extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1344 int *valp);
1345
1346extern struct ethtool_ops netxen_nic_ethtool_ops;
1347
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001348#endif /* __NETXEN_NIC_H_ */