blob: 9f03878267a8d2c30cb9c4ef82c6dd82215c9ee8 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Ofir Cohen94213a72012-05-03 14:26:32 +030022#include <linux/usb/android.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053024#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020027#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070028#include <mach/irqs.h>
29#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060030#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060031#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070032#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070033#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070034#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080035#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070036#include "devices.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060039#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070043
Harini Jayaramaneba52672011-09-08 15:13:00 -060044/* Address of GSBI blocks */
45#define MSM_GSBI1_PHYS 0x16000000
46#define MSM_GSBI2_PHYS 0x16100000
47#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060049#define MSM_GSBI5_PHYS 0x16400000
50
Rohit Vaswani09666872011-08-23 17:41:54 -070051#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
52
Harini Jayaramaneba52672011-09-08 15:13:00 -060053/* GSBI QUP devices */
54#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
55#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
56#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_QUP_SIZE SZ_4K
60
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070061/* Address of SSBI CMD */
62#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
64
Venkat Sudhir5efc4912012-05-15 17:10:35 -070065#define MSM_GPIO_I2C_CLK 16
66#define MSM_GPIO_I2C_SDA 17
67
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
Rohit Vaswaniead426f2012-01-05 20:24:52 -080071 .has_secure = false,
72 .use_kernel_fiq = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070073};
74
75struct platform_device msm9615_device_watchdog = {
76 .name = "msm_watchdog",
77 .id = -1,
78 .dev = {
79 .platform_data = &msm_watchdog_pdata,
80 },
81};
82
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070083static struct resource msm_dmov_resource[] = {
84 {
85 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070086 .flags = IORESOURCE_IRQ,
87 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 {
89 .start = 0x18320000,
90 .end = 0x18320000 + SZ_1M - 1,
91 .flags = IORESOURCE_MEM,
92 },
93};
94
95static struct msm_dmov_pdata msm_dmov_pdata = {
96 .sd = 1,
97 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070098};
99
100struct platform_device msm9615_device_dmov = {
101 .name = "msm_dmov",
102 .id = -1,
103 .resource = msm_dmov_resource,
104 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .dev = {
106 .platform_data = &msm_dmov_pdata,
107 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700108};
109
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700110struct platform_device msm9615_device_acpuclk = {
111 .name = "acpuclk-9615",
112 .id = -1,
113};
114
Ofir Cohen40a4e862011-12-08 15:17:52 +0200115#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200116#define MSM_USB_BAM_SIZE SZ_16K
117#define MSM_HSIC_BAM_BASE 0x12542000
118#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200119
Amit Blay5e4ec192011-10-20 09:16:54 +0200120static struct resource resources_otg[] = {
121 {
122 .start = MSM9615_HSUSB_PHYS,
123 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
124 .flags = IORESOURCE_MEM,
125 },
126 {
127 .start = USB1_HS_IRQ,
128 .end = USB1_HS_IRQ,
129 .flags = IORESOURCE_IRQ,
130 },
131};
132
133struct platform_device msm_device_otg = {
134 .name = "msm_otg",
135 .id = -1,
136 .num_resources = ARRAY_SIZE(resources_otg),
137 .resource = resources_otg,
138 .dev = {
139 .coherent_dma_mask = DMA_BIT_MASK(32),
140 },
141};
142
Amit Blay9b033682012-05-24 16:59:23 +0300143#define MSM_HSUSB_RESUME_GPIO 79
144
Amit Blay5e4ec192011-10-20 09:16:54 +0200145static struct resource resources_hsusb[] = {
146 {
147 .start = MSM9615_HSUSB_PHYS,
148 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
149 .flags = IORESOURCE_MEM,
150 },
151 {
152 .start = USB1_HS_IRQ,
153 .end = USB1_HS_IRQ,
154 .flags = IORESOURCE_IRQ,
155 },
Amit Blay9b033682012-05-24 16:59:23 +0300156 {
157 .start = MSM_HSUSB_RESUME_GPIO,
158 .end = MSM_HSUSB_RESUME_GPIO,
159 .name = "USB_RESUME",
160 .flags = IORESOURCE_IO,
161 },
Amit Blay5e4ec192011-10-20 09:16:54 +0200162};
163
Ofir Cohen40a4e862011-12-08 15:17:52 +0200164static struct resource resources_usb_bam[] = {
165 {
166 .name = "usb_bam_addr",
167 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200168 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200169 .flags = IORESOURCE_MEM,
170 },
171 {
172 .name = "usb_bam_irq",
173 .start = USB1_HS_BAM_IRQ,
174 .end = USB1_HS_BAM_IRQ,
175 .flags = IORESOURCE_IRQ,
176 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200177 {
178 .name = "hsic_bam_addr",
179 .start = MSM_HSIC_BAM_BASE,
180 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
181 .flags = IORESOURCE_MEM,
182 },
183 {
184 .name = "hsic_bam_irq",
185 .start = USB_HSIC_BAM_IRQ,
186 .end = USB_HSIC_BAM_IRQ,
187 .flags = IORESOURCE_IRQ,
188 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200189};
190
191struct platform_device msm_device_usb_bam = {
192 .name = "usb_bam",
193 .id = -1,
194 .num_resources = ARRAY_SIZE(resources_usb_bam),
195 .resource = resources_usb_bam,
196};
197
Amit Blay5e4ec192011-10-20 09:16:54 +0200198struct platform_device msm_device_gadget_peripheral = {
199 .name = "msm_hsusb",
200 .id = -1,
201 .num_resources = ARRAY_SIZE(resources_hsusb),
202 .resource = resources_hsusb,
203 .dev = {
204 .coherent_dma_mask = DMA_BIT_MASK(32),
205 },
206};
207
Ofir Cohen06789f12012-01-16 09:43:13 +0200208static struct resource resources_hsic_peripheral[] = {
209 {
210 .start = MSM9615_HSIC_PHYS,
211 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
212 .flags = IORESOURCE_MEM,
213 },
214 {
215 .start = USB_HSIC_IRQ,
216 .end = USB_HSIC_IRQ,
217 .flags = IORESOURCE_IRQ,
218 },
219};
220
221struct platform_device msm_device_hsic_peripheral = {
222 .name = "msm_hsic_peripheral",
223 .id = -1,
224 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
225 .resource = resources_hsic_peripheral,
226 .dev = {
227 .coherent_dma_mask = DMA_BIT_MASK(32),
228 },
229};
230
Amit Blay6a8d4f32011-11-21 10:36:25 +0200231static struct resource resources_hsusb_host[] = {
232 {
233 .start = MSM9615_HSUSB_PHYS,
234 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
235 .flags = IORESOURCE_MEM,
236 },
237 {
238 .start = USB1_HS_IRQ,
239 .end = USB1_HS_IRQ,
240 .flags = IORESOURCE_IRQ,
241 },
242};
243
244static u64 dma_mask = DMA_BIT_MASK(32);
245struct platform_device msm_device_hsusb_host = {
246 .name = "msm_hsusb_host",
247 .id = -1,
248 .num_resources = ARRAY_SIZE(resources_hsusb_host),
249 .resource = resources_hsusb_host,
250 .dev = {
251 .dma_mask = &dma_mask,
252 .coherent_dma_mask = 0xffffffff,
253 },
254};
255
Lena Salman65bcf372012-02-14 15:33:32 +0200256static struct resource resources_hsic_host[] = {
257 {
258 .start = MSM9615_HSIC_PHYS,
259 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
260 .flags = IORESOURCE_MEM,
261 },
262 {
263 .start = USB_HSIC_IRQ,
264 .end = USB_HSIC_IRQ,
265 .flags = IORESOURCE_IRQ,
266 },
267};
268
269struct platform_device msm_device_hsic_host = {
270 .name = "msm_hsic_host",
271 .id = -1,
272 .num_resources = ARRAY_SIZE(resources_hsic_host),
273 .resource = resources_hsic_host,
274 .dev = {
275 .dma_mask = &dma_mask,
276 .coherent_dma_mask = 0xffffffff,
277 },
278};
279
Rohit Vaswani09666872011-08-23 17:41:54 -0700280static struct resource resources_uart_gsbi4[] = {
281 {
282 .start = GSBI4_UARTDM_IRQ,
283 .end = GSBI4_UARTDM_IRQ,
284 .flags = IORESOURCE_IRQ,
285 },
286 {
287 .start = MSM_UART4DM_PHYS,
288 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
289 .name = "uartdm_resource",
290 .flags = IORESOURCE_MEM,
291 },
292 {
293 .start = MSM_GSBI4_PHYS,
294 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
295 .name = "gsbi_resource",
296 .flags = IORESOURCE_MEM,
297 },
298};
299
300struct platform_device msm9615_device_uart_gsbi4 = {
301 .name = "msm_serial_hsl",
302 .id = 0,
303 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
304 .resource = resources_uart_gsbi4,
305};
306
Harini Jayaramaneba52672011-09-08 15:13:00 -0600307static struct resource resources_qup_i2c_gsbi5[] = {
308 {
309 .name = "gsbi_qup_i2c_addr",
310 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600311 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600312 .flags = IORESOURCE_MEM,
313 },
314 {
315 .name = "qup_phys_addr",
316 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600317 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600318 .flags = IORESOURCE_MEM,
319 },
320 {
321 .name = "qup_err_intr",
322 .start = GSBI5_QUP_IRQ,
323 .end = GSBI5_QUP_IRQ,
324 .flags = IORESOURCE_IRQ,
325 },
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700326 {
327 .name = "i2c_clk",
328 .start = MSM_GPIO_I2C_CLK,
329 .end = MSM_GPIO_I2C_CLK,
330 .flags = IORESOURCE_IO,
331 },
332 {
333 .name = "i2c_sda",
334 .start = MSM_GPIO_I2C_SDA,
335 .end = MSM_GPIO_I2C_SDA,
336 .flags = IORESOURCE_IO,
337
338 },
Harini Jayaramaneba52672011-09-08 15:13:00 -0600339};
340
341struct platform_device msm9615_device_qup_i2c_gsbi5 = {
342 .name = "qup_i2c",
343 .id = 0,
344 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
345 .resource = resources_qup_i2c_gsbi5,
346};
347
Harini Jayaraman738c9312011-09-08 15:22:38 -0600348static struct resource resources_qup_spi_gsbi3[] = {
349 {
350 .name = "spi_base",
351 .start = MSM_GSBI3_QUP_PHYS,
352 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
353 .flags = IORESOURCE_MEM,
354 },
355 {
356 .name = "gsbi_base",
357 .start = MSM_GSBI3_PHYS,
358 .end = MSM_GSBI3_PHYS + 4 - 1,
359 .flags = IORESOURCE_MEM,
360 },
361 {
362 .name = "spi_irq_in",
363 .start = GSBI3_QUP_IRQ,
364 .end = GSBI3_QUP_IRQ,
365 .flags = IORESOURCE_IRQ,
366 },
367};
368
369struct platform_device msm9615_device_qup_spi_gsbi3 = {
370 .name = "spi_qsd",
371 .id = 0,
372 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
373 .resource = resources_qup_spi_gsbi3,
374};
375
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700376#define LPASS_SLIMBUS_PHYS 0x28080000
377#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
378#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
379/* Board info for the slimbus slave device */
380static struct resource slimbus_res[] = {
381 {
382 .start = LPASS_SLIMBUS_PHYS,
383 .end = LPASS_SLIMBUS_PHYS + 8191,
384 .flags = IORESOURCE_MEM,
385 .name = "slimbus_physical",
386 },
387 {
388 .start = LPASS_SLIMBUS_BAM_PHYS,
389 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
390 .flags = IORESOURCE_MEM,
391 .name = "slimbus_bam_physical",
392 },
393 {
394 .start = LPASS_SLIMBUS_SLEW,
395 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
396 .flags = IORESOURCE_MEM,
397 .name = "slimbus_slew_reg",
398 },
399 {
400 .start = SLIMBUS0_CORE_EE1_IRQ,
401 .end = SLIMBUS0_CORE_EE1_IRQ,
402 .flags = IORESOURCE_IRQ,
403 .name = "slimbus_irq",
404 },
405 {
406 .start = SLIMBUS0_BAM_EE1_IRQ,
407 .end = SLIMBUS0_BAM_EE1_IRQ,
408 .flags = IORESOURCE_IRQ,
409 .name = "slimbus_bam_irq",
410 },
411};
412
413struct platform_device msm9615_slim_ctrl = {
414 .name = "msm_slim_ctrl",
415 .id = 1,
416 .num_resources = ARRAY_SIZE(slimbus_res),
417 .resource = slimbus_res,
418 .dev = {
419 .coherent_dma_mask = 0xffffffffULL,
420 },
421};
422
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800423struct platform_device msm_pcm = {
424 .name = "msm-pcm-dsp",
425 .id = -1,
426};
427
428struct platform_device msm_multi_ch_pcm = {
429 .name = "msm-multi-ch-pcm-dsp",
430 .id = -1,
431};
432
433struct platform_device msm_pcm_routing = {
434 .name = "msm-pcm-routing",
435 .id = -1,
436};
437
438struct platform_device msm_cpudai0 = {
439 .name = "msm-dai-q6",
440 .id = 0x4000,
441};
442
443struct platform_device msm_cpudai1 = {
444 .name = "msm-dai-q6",
445 .id = 0x4001,
446};
447
448struct platform_device msm_cpudai_bt_rx = {
449 .name = "msm-dai-q6",
450 .id = 0x3000,
451};
452
453struct platform_device msm_cpudai_bt_tx = {
454 .name = "msm-dai-q6",
455 .id = 0x3001,
456};
457
458/*
459 * Machine specific data for AUX PCM Interface
460 * which the driver will be unware of.
461 */
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700462struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800463 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700464 .mode_8k = {
465 .mode = AFE_PCM_CFG_MODE_PCM,
466 .sync = AFE_PCM_CFG_SYNC_INT,
467 .frame = AFE_PCM_CFG_FRM_256BPF,
468 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
469 .slot = 0,
470 .data = AFE_PCM_CFG_CDATAOE_MASTER,
471 .pcm_clk_rate = 2048000,
472 },
473 .mode_16k = {
474 .mode = AFE_PCM_CFG_MODE_PCM,
475 .sync = AFE_PCM_CFG_SYNC_INT,
476 .frame = AFE_PCM_CFG_FRM_256BPF,
477 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
478 .slot = 0,
479 .data = AFE_PCM_CFG_CDATAOE_MASTER,
480 .pcm_clk_rate = 4096000,
481 }
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800482};
483
484struct platform_device msm_cpudai_auxpcm_rx = {
485 .name = "msm-dai-q6",
486 .id = 2,
487 .dev = {
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700488 .platform_data = &auxpcm_pdata,
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800489 },
490};
491
492struct platform_device msm_cpudai_auxpcm_tx = {
493 .name = "msm-dai-q6",
494 .id = 3,
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700495 .dev = {
496 .platform_data = &auxpcm_pdata,
497 },
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800498};
499
Shiv Maliyappanahalli7f4dec52012-06-01 16:06:08 -0700500struct msm_dai_auxpcm_pdata sec_auxpcm_pdata = {
501 .clk = "sec_pcm_clk",
502 .mode_8k = {
503 .mode = AFE_PCM_CFG_MODE_PCM,
504 .sync = AFE_PCM_CFG_SYNC_INT,
505 .frame = AFE_PCM_CFG_FRM_256BPF,
506 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
507 .slot = 0,
508 .data = AFE_PCM_CFG_CDATAOE_MASTER,
509 .pcm_clk_rate = 2048000,
510 },
511 .mode_16k = {
512 .mode = AFE_PCM_CFG_MODE_PCM,
513 .sync = AFE_PCM_CFG_SYNC_INT,
514 .frame = AFE_PCM_CFG_FRM_256BPF,
515 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
516 .slot = 0,
517 .data = AFE_PCM_CFG_CDATAOE_MASTER,
518 .pcm_clk_rate = 4096000,
519 }
520};
521
522struct platform_device msm_cpudai_sec_auxpcm_rx = {
523 .name = "msm-dai-q6",
524 .id = 12,
525 .dev = {
526 .platform_data = &sec_auxpcm_pdata,
527 },
528};
529
530struct platform_device msm_cpudai_sec_auxpcm_tx = {
531 .name = "msm-dai-q6",
532 .id = 13,
533 .dev = {
534 .platform_data = &sec_auxpcm_pdata,
535 },
536};
537
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800538struct platform_device msm_cpu_fe = {
539 .name = "msm-dai-fe",
540 .id = -1,
541};
542
543struct platform_device msm_stub_codec = {
544 .name = "msm-stub-codec",
545 .id = 1,
546};
547
548struct platform_device msm_voice = {
549 .name = "msm-pcm-voice",
550 .id = -1,
551};
552
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700553struct platform_device msm_i2s_cpudai0 = {
554 .name = "msm-dai-q6",
555 .id = PRIMARY_I2S_RX,
556};
557
558struct platform_device msm_i2s_cpudai1 = {
559 .name = "msm-dai-q6",
560 .id = PRIMARY_I2S_TX,
561};
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800562struct platform_device msm_voip = {
563 .name = "msm-voip-dsp",
564 .id = -1,
565};
566
567struct platform_device msm_compr_dsp = {
568 .name = "msm-compr-dsp",
569 .id = -1,
570};
571
572struct platform_device msm_pcm_hostless = {
573 .name = "msm-pcm-hostless",
574 .id = -1,
575};
576
577struct platform_device msm_cpudai_afe_01_rx = {
578 .name = "msm-dai-q6",
579 .id = 0xE0,
580};
581
582struct platform_device msm_cpudai_afe_01_tx = {
583 .name = "msm-dai-q6",
584 .id = 0xF0,
585};
586
587struct platform_device msm_cpudai_afe_02_rx = {
588 .name = "msm-dai-q6",
589 .id = 0xF1,
590};
591
592struct platform_device msm_cpudai_afe_02_tx = {
593 .name = "msm-dai-q6",
594 .id = 0xE1,
595};
596
597struct platform_device msm_pcm_afe = {
598 .name = "msm-pcm-afe",
599 .id = -1,
600};
601
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700602static struct resource resources_ssbi_pmic1[] = {
603 {
604 .start = MSM_PMIC1_SSBI_CMD_PHYS,
605 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
606 .flags = IORESOURCE_MEM,
607 },
608};
609
610struct platform_device msm9615_device_ssbi_pmic1 = {
611 .name = "msm_ssbi",
612 .id = 0,
613 .resource = resources_ssbi_pmic1,
614 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
615};
616
Yan He092b7272011-09-21 15:25:03 -0700617static struct resource resources_sps[] = {
618 {
619 .name = "pipe_mem",
620 .start = 0x12800000,
621 .end = 0x12800000 + 0x4000 - 1,
622 .flags = IORESOURCE_MEM,
623 },
624 {
625 .name = "bamdma_dma",
626 .start = 0x12240000,
627 .end = 0x12240000 + 0x1000 - 1,
628 .flags = IORESOURCE_MEM,
629 },
630 {
631 .name = "bamdma_bam",
632 .start = 0x12244000,
633 .end = 0x12244000 + 0x4000 - 1,
634 .flags = IORESOURCE_MEM,
635 },
636 {
637 .name = "bamdma_irq",
638 .start = SPS_BAM_DMA_IRQ,
639 .end = SPS_BAM_DMA_IRQ,
640 .flags = IORESOURCE_IRQ,
641 },
642};
643
644struct msm_sps_platform_data msm_sps_pdata = {
645 .bamdma_restricted_pipes = 0x06,
646};
647
648struct platform_device msm_device_sps = {
649 .name = "msm_sps",
650 .id = -1,
651 .num_resources = ARRAY_SIZE(resources_sps),
652 .resource = resources_sps,
653 .dev.platform_data = &msm_sps_pdata,
654};
655
Sahitya Tummala38295432011-09-29 10:08:45 +0530656#define MSM_NAND_PHYS 0x1B400000
657static struct resource resources_nand[] = {
658 [0] = {
659 .name = "msm_nand_dmac",
660 .start = DMOV_NAND_CHAN,
661 .end = DMOV_NAND_CHAN,
662 .flags = IORESOURCE_DMA,
663 },
664 [1] = {
665 .name = "msm_nand_phys",
666 .start = MSM_NAND_PHYS,
667 .end = MSM_NAND_PHYS + 0x7FF,
668 .flags = IORESOURCE_MEM,
669 },
670};
671
672struct flash_platform_data msm_nand_data = {
Sujit Reddy Thummaec9b3252012-04-23 15:53:45 +0530673 .version = VERSION_2,
Sahitya Tummala38295432011-09-29 10:08:45 +0530674};
675
676struct platform_device msm_device_nand = {
677 .name = "msm_nand",
678 .id = -1,
679 .num_resources = ARRAY_SIZE(resources_nand),
680 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700681 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530682 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700683 },
684};
685
Jeff Hugo56b933a2011-09-28 14:42:05 -0600686struct platform_device msm_device_smd = {
687 .name = "msm_smd",
688 .id = -1,
689};
690
Eric Holmberg0c96e702011-11-08 18:04:31 -0700691struct platform_device msm_device_bam_dmux = {
692 .name = "BAM_RMNT",
693 .id = -1,
694};
695
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700696#ifdef CONFIG_HW_RANDOM_MSM
697/* PRNG device */
698#define MSM_PRNG_PHYS 0x1A500000
699static struct resource rng_resources = {
700 .flags = IORESOURCE_MEM,
701 .start = MSM_PRNG_PHYS,
702 .end = MSM_PRNG_PHYS + SZ_512 - 1,
703};
704
705struct platform_device msm_device_rng = {
706 .name = "msm_rng",
707 .id = 0,
708 .num_resources = 1,
709 .resource = &rng_resources,
710};
711#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700712
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700713#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
714 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
715 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
716 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
717
718#define QCE_SIZE 0x10000
719#define QCE_0_BASE 0x18500000
720
721#define QCE_HW_KEY_SUPPORT 0
722#define QCE_SHA_HMAC_SUPPORT 1
723#define QCE_SHARE_CE_RESOURCE 1
724#define QCE_CE_SHARED 0
725
726static struct resource qcrypto_resources[] = {
727 [0] = {
728 .start = QCE_0_BASE,
729 .end = QCE_0_BASE + QCE_SIZE - 1,
730 .flags = IORESOURCE_MEM,
731 },
732 [1] = {
733 .name = "crypto_channels",
734 .start = DMOV_CE_IN_CHAN,
735 .end = DMOV_CE_OUT_CHAN,
736 .flags = IORESOURCE_DMA,
737 },
738 [2] = {
739 .name = "crypto_crci_in",
740 .start = DMOV_CE_IN_CRCI,
741 .end = DMOV_CE_IN_CRCI,
742 .flags = IORESOURCE_DMA,
743 },
744 [3] = {
745 .name = "crypto_crci_out",
746 .start = DMOV_CE_OUT_CRCI,
747 .end = DMOV_CE_OUT_CRCI,
748 .flags = IORESOURCE_DMA,
749 },
750};
751
752static struct resource qcedev_resources[] = {
753 [0] = {
754 .start = QCE_0_BASE,
755 .end = QCE_0_BASE + QCE_SIZE - 1,
756 .flags = IORESOURCE_MEM,
757 },
758 [1] = {
759 .name = "crypto_channels",
760 .start = DMOV_CE_IN_CHAN,
761 .end = DMOV_CE_OUT_CHAN,
762 .flags = IORESOURCE_DMA,
763 },
764 [2] = {
765 .name = "crypto_crci_in",
766 .start = DMOV_CE_IN_CRCI,
767 .end = DMOV_CE_IN_CRCI,
768 .flags = IORESOURCE_DMA,
769 },
770 [3] = {
771 .name = "crypto_crci_out",
772 .start = DMOV_CE_OUT_CRCI,
773 .end = DMOV_CE_OUT_CRCI,
774 .flags = IORESOURCE_DMA,
775 },
776};
777
778#endif
779
780#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
781 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
782
783static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
784 .ce_shared = QCE_CE_SHARED,
785 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
786 .hw_key_support = QCE_HW_KEY_SUPPORT,
787 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800788 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700789};
790
791struct platform_device msm9615_qcrypto_device = {
792 .name = "qcrypto",
793 .id = 0,
794 .num_resources = ARRAY_SIZE(qcrypto_resources),
795 .resource = qcrypto_resources,
796 .dev = {
797 .coherent_dma_mask = DMA_BIT_MASK(32),
798 .platform_data = &qcrypto_ce_hw_suppport,
799 },
800};
801#endif
802
803#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
804 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
805
806static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
807 .ce_shared = QCE_CE_SHARED,
808 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
809 .hw_key_support = QCE_HW_KEY_SUPPORT,
810 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800811 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700812};
813
814struct platform_device msm9615_qcedev_device = {
815 .name = "qce",
816 .id = 0,
817 .num_resources = ARRAY_SIZE(qcedev_resources),
818 .resource = qcedev_resources,
819 .dev = {
820 .coherent_dma_mask = DMA_BIT_MASK(32),
821 .platform_data = &qcedev_ce_hw_suppport,
822 },
823};
824#endif
825
Krishna Kondadd794462011-10-01 00:19:29 -0700826#define MSM_SDC1_BASE 0x12180000
827#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
828#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700829#define MSM_SDC2_BASE 0x12140000
830#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
831#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700832
833static struct resource resources_sdc1[] = {
834 {
835 .name = "core_mem",
836 .flags = IORESOURCE_MEM,
837 .start = MSM_SDC1_BASE,
838 .end = MSM_SDC1_DML_BASE - 1,
839 },
840 {
841 .name = "core_irq",
842 .flags = IORESOURCE_IRQ,
843 .start = SDC1_IRQ_0,
844 .end = SDC1_IRQ_0
845 },
846#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
847 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530848 .name = "dml_mem",
Krishna Kondadd794462011-10-01 00:19:29 -0700849 .start = MSM_SDC1_DML_BASE,
850 .end = MSM_SDC1_BAM_BASE - 1,
851 .flags = IORESOURCE_MEM,
852 },
853 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530854 .name = "bam_mem",
Krishna Kondadd794462011-10-01 00:19:29 -0700855 .start = MSM_SDC1_BAM_BASE,
856 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
857 .flags = IORESOURCE_MEM,
858 },
859 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530860 .name = "bam_irq",
Krishna Kondadd794462011-10-01 00:19:29 -0700861 .start = SDC1_BAM_IRQ,
862 .end = SDC1_BAM_IRQ,
863 .flags = IORESOURCE_IRQ,
864 },
865#endif
866};
867
Krishna Konda71aef182011-10-01 02:27:51 -0700868static struct resource resources_sdc2[] = {
869 {
870 .name = "core_mem",
871 .flags = IORESOURCE_MEM,
872 .start = MSM_SDC2_BASE,
873 .end = MSM_SDC2_DML_BASE - 1,
874 },
875 {
876 .name = "core_irq",
877 .flags = IORESOURCE_IRQ,
878 .start = SDC2_IRQ_0,
879 .end = SDC2_IRQ_0
880 },
881#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
882 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530883 .name = "dml_mem",
Krishna Konda71aef182011-10-01 02:27:51 -0700884 .start = MSM_SDC2_DML_BASE,
885 .end = MSM_SDC2_BAM_BASE - 1,
886 .flags = IORESOURCE_MEM,
887 },
888 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530889 .name = "bam_mem",
Krishna Konda71aef182011-10-01 02:27:51 -0700890 .start = MSM_SDC2_BAM_BASE,
891 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
892 .flags = IORESOURCE_MEM,
893 },
894 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530895 .name = "bam_irq",
Krishna Konda71aef182011-10-01 02:27:51 -0700896 .start = SDC2_BAM_IRQ,
897 .end = SDC2_BAM_IRQ,
898 .flags = IORESOURCE_IRQ,
899 },
900#endif
901};
902
Krishna Kondadd794462011-10-01 00:19:29 -0700903struct platform_device msm_device_sdc1 = {
904 .name = "msm_sdcc",
905 .id = 1,
906 .num_resources = ARRAY_SIZE(resources_sdc1),
907 .resource = resources_sdc1,
908 .dev = {
909 .coherent_dma_mask = 0xffffffff,
910 },
911};
912
Krishna Konda71aef182011-10-01 02:27:51 -0700913struct platform_device msm_device_sdc2 = {
914 .name = "msm_sdcc",
915 .id = 2,
916 .num_resources = ARRAY_SIZE(resources_sdc2),
917 .resource = resources_sdc2,
918 .dev = {
919 .coherent_dma_mask = 0xffffffff,
920 },
921};
922
Krishna Kondadd794462011-10-01 00:19:29 -0700923static struct platform_device *msm_sdcc_devices[] __initdata = {
924 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700925 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700926};
927
928int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
929{
930 struct platform_device *pdev;
931
932 if (controller < 1 || controller > 2)
933 return -EINVAL;
934
935 pdev = msm_sdcc_devices[controller - 1];
936 pdev->dev.platform_data = plat;
937 return platform_device_register(pdev);
938}
939
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -0400940#ifdef CONFIG_FB_MSM_EBI2
941static struct resource msm_ebi2_lcdc_resources[] = {
942 {
943 .name = "base",
944 .start = 0x1B300000,
945 .end = 0x1B300000 + PAGE_SIZE - 1,
946 .flags = IORESOURCE_MEM,
947 },
948 {
949 .name = "lcd01",
950 .start = 0x1FC00000,
951 .end = 0x1FC00000 + 0x80000 - 1,
952 .flags = IORESOURCE_MEM,
953 },
954};
955
956struct platform_device msm_ebi2_lcdc_device = {
957 .name = "ebi2_lcd",
958 .id = 0,
959 .num_resources = ARRAY_SIZE(msm_ebi2_lcdc_resources),
960 .resource = msm_ebi2_lcdc_resources,
961};
962#endif
963
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700964#ifdef CONFIG_CACHE_L2X0
965static int __init l2x0_cache_init(void)
966{
967 int aux_ctrl = 0;
968
969 /* Way Size 010(0x2) 32KB */
970 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
971 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
972 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
973
974 /* L2 Latency setting required by hardware. Default is 0x20
975 which is no good.
976 */
977 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
978 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
979
980 return 0;
981}
982#else
983static int __init l2x0_cache_init(void){ return 0; }
984#endif
985
Praveen Chidambaram78499012011-11-01 17:15:17 -0600986struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600987 .reg_base_addrs = {
988 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
989 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
990 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
991 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
992 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600993 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800994 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -0600995 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600996 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
997 .ipc_rpm_val = 4,
998 .target_id = {
999 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1000 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1001 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
1002 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1003 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1004 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
1005 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
1006 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1007 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1008 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
1009 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
1010 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
1011 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
1012 SYS_FABRIC_CFG_HALT, 2),
1013 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
1014 SYS_FABRIC_CFG_CLKMOD, 3),
1015 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
1016 SYS_FABRIC_CFG_IOCTL, 1),
1017 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
1018 SYSTEM_FABRIC_ARB, 27),
1019 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
1020 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
1021 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
1022 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
1023 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
1024 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
1025 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
1026 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
1027 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
1028 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
1029 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
1030 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
1031 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
1032 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
1033 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
1034 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
1035 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
1036 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
1037 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
1038 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
1039 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
1040 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
1041 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1042 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
Mahesh Sivasubramanian36f361b2012-02-01 16:00:19 -07001043 MSM_RPM_MAP(9615, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06001044 },
1045 .target_status = {
1046 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
1047 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
1048 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
1049 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
1050 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
1051 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
1052 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
1053 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
1054 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
1055 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
1056 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
1057 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
1058 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
1059 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
1060 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
1061 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
1062 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
1063 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
1064 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
1065 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
1066 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
1067 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
1068 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
1069 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
1070 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
1071 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
1072 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
1073 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
1074 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
1075 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
1076 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
1077 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
1078 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
1079 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
1080 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
1081 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
1082 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
1083 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
1084 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
1085 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
1086 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
1087 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
1088 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
1089 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
1090 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
1091 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
1092 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
1093 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
1094 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
1095 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
1096 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
1097 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
1098 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
1099 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
1100 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
1101 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
1102 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
1103 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
1104 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
1105 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
1106 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
1107 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
1108 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
Mahesh Sivasubramanian36f361b2012-02-01 16:00:19 -07001109 MSM_RPM_STATUS_ID_MAP(9615, VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -06001110 },
1111 .target_ctrl_id = {
1112 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
1113 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
1114 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
1115 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
1116 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
1117 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1118 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1119 },
1120 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1121 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1122 .sel_last = MSM_RPM_9615_SEL_LAST,
1123 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001124};
1125
Praveen Chidambaram78499012011-11-01 17:15:17 -06001126struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001127 .name = "msm_rpm",
1128 .id = -1,
1129};
1130
Praveen Chidambaram78499012011-11-01 17:15:17 -06001131static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001132 [4] = MSM_GPIO_TO_INT(30),
1133 [5] = MSM_GPIO_TO_INT(59),
1134 [6] = MSM_GPIO_TO_INT(81),
1135 [7] = MSM_GPIO_TO_INT(87),
1136 [8] = MSM_GPIO_TO_INT(86),
1137 [9] = MSM_GPIO_TO_INT(2),
1138 [10] = MSM_GPIO_TO_INT(6),
1139 [11] = MSM_GPIO_TO_INT(10),
1140 [12] = MSM_GPIO_TO_INT(14),
1141 [13] = MSM_GPIO_TO_INT(18),
1142 [14] = MSM_GPIO_TO_INT(7),
1143 [15] = MSM_GPIO_TO_INT(11),
1144 [16] = MSM_GPIO_TO_INT(15),
1145 [19] = MSM_GPIO_TO_INT(26),
1146 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001147 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001148 [23] = MSM_GPIO_TO_INT(19),
1149 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001150 [26] = MSM_GPIO_TO_INT(3),
1151 [27] = MSM_GPIO_TO_INT(68),
1152 [29] = MSM_GPIO_TO_INT(78),
1153 [31] = MSM_GPIO_TO_INT(0),
1154 [32] = MSM_GPIO_TO_INT(4),
1155 [33] = MSM_GPIO_TO_INT(22),
1156 [34] = MSM_GPIO_TO_INT(17),
1157 [37] = MSM_GPIO_TO_INT(20),
1158 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001159 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001160 [42] = MSM_GPIO_TO_INT(24),
1161 [43] = MSM_GPIO_TO_INT(79),
1162 [44] = MSM_GPIO_TO_INT(80),
1163 [45] = MSM_GPIO_TO_INT(82),
1164 [46] = MSM_GPIO_TO_INT(85),
1165 [47] = MSM_GPIO_TO_INT(45),
1166 [48] = MSM_GPIO_TO_INT(50),
1167 [49] = MSM_GPIO_TO_INT(51),
1168 [50] = MSM_GPIO_TO_INT(69),
1169 [51] = MSM_GPIO_TO_INT(77),
1170 [52] = MSM_GPIO_TO_INT(1),
1171 [53] = MSM_GPIO_TO_INT(5),
1172 [54] = MSM_GPIO_TO_INT(40),
1173 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001174};
1175
Praveen Chidambaram78499012011-11-01 17:15:17 -06001176static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001177 TLMM_MSM_SUMMARY_IRQ,
1178 RPM_APCC_CPU0_GP_HIGH_IRQ,
1179 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1180 RPM_APCC_CPU0_GP_LOW_IRQ,
1181 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001182 MSS_TO_APPS_IRQ_0,
1183 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001184 LPASS_SCSS_GP_LOW_IRQ,
1185 LPASS_SCSS_GP_MEDIUM_IRQ,
1186 LPASS_SCSS_GP_HIGH_IRQ,
1187 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001188 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001189};
1190
Praveen Chidambaram78499012011-11-01 17:15:17 -06001191struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001192 .irqs_m2a = msm_mpm_irqs_m2a,
1193 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1194 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1195 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1196 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1197 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1198 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1199 .mpm_apps_ipc_val = BIT(1),
1200 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001201};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001202
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001203static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001204 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001205};
1206
1207static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001208 0x34, 0x24, 0x14, 0x04,
1209 0x54, 0x03, 0x54, 0x04,
1210 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001211};
1212
1213static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001214 0x34, 0x24, 0x14, 0x04,
1215 0x54, 0x07, 0x54, 0x04,
1216 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001217};
1218
1219static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1220 [0] = {
1221 .mode = MSM_SPM_MODE_CLOCK_GATING,
1222 .notify_rpm = false,
1223 .cmd = spm_wfi_cmd_sequence,
1224 },
1225 [1] = {
1226 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1227 .notify_rpm = false,
1228 .cmd = spm_power_collapse_without_rpm,
1229 },
1230 [2] = {
1231 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1232 .notify_rpm = true,
1233 .cmd = spm_power_collapse_with_rpm,
1234 },
1235};
1236
1237static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1238 [0] = {
1239 .reg_base_addr = MSM_SAW0_BASE,
1240 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001241 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001242 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1243 .modes = msm_spm_seq_list,
1244 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001245};
1246
1247static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1248 {
1249 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1250 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1251 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001252 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001253 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001254 {
1255 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1256 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1257 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001258 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001259 },
1260 {
1261 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1262 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1263 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001264 6300, 5000, 60350000, 3500,
1265 },
1266 {
1267 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1268 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1269 false,
1270 13300, 2000, 71850000, 6800,
1271 },
1272 {
1273 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1274 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1275 false,
1276 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001277 },
1278};
1279
Praveen Chidambaram78499012011-11-01 17:15:17 -06001280static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1281 .levels = &msm_rpmrs_levels[0],
1282 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1283 .vdd_mem_levels = {
1284 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1285 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1286 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1287 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1288 },
1289 .vdd_dig_levels = {
Mahesh Sivasubramanian66768b92012-05-21 11:52:04 -06001290 [MSM_RPMRS_VDD_DIG_RET_LOW] = 0,
1291 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 0,
1292 [MSM_RPMRS_VDD_DIG_ACTIVE] = 1,
1293 [MSM_RPMRS_VDD_DIG_MAX] = 3,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001294 },
1295 .vdd_mask = 0x7FFFFF,
1296 .rpmrs_target_id = {
1297 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1298 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
Mahesh Sivasubramanian66768b92012-05-21 11:52:04 -06001299 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_VOLTAGE_CORNER,
1300 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_LAST,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001301 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1302 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1303 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1304 },
1305};
1306
1307static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1308 .phys_addr_base = 0x0010D204,
1309 .phys_size = SZ_8K,
1310};
1311
1312struct platform_device msm9615_rpm_stat_device = {
1313 .name = "msm_rpm_stat",
1314 .id = -1,
1315 .dev = {
1316 .platform_data = &msm_rpm_stat_pdata,
1317 },
1318};
1319
1320static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1321 .phys_addr_base = 0x0010AC00,
1322 .reg_offsets = {
1323 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1324 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1325 },
1326 .phys_size = SZ_8K,
1327 .log_len = 4096, /* log's buffer length in bytes */
1328 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1329};
1330
1331struct platform_device msm9615_rpm_log_device = {
1332 .name = "msm_rpm_log",
1333 .id = -1,
1334 .dev = {
1335 .platform_data = &msm_rpm_log_pdata,
1336 },
1337};
1338
Ofir Cohen94213a72012-05-03 14:26:32 +03001339uint32_t __init msm9615_rpm_get_swfi_latency(void)
1340{
1341 int i;
1342
1343 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1344 if (msm_rpmrs_levels[i].sleep_mode ==
1345 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1346 return msm_rpmrs_levels[i].latency_us;
1347 }
1348 return 0;
1349}
1350
Ido Shayevitz479f2eb2012-06-27 10:39:57 +03001351struct android_usb_platform_data msm_android_usb_pdata = {
1352 .usb_core_id = 0,
1353};
Ofir Cohen94213a72012-05-03 14:26:32 +03001354
1355struct platform_device msm_android_usb_device = {
1356 .name = "android_usb",
1357 .id = -1,
1358 .dev = {
1359 .platform_data = &msm_android_usb_pdata,
1360 },
1361};
1362
Ido Shayevitz479f2eb2012-06-27 10:39:57 +03001363struct android_usb_platform_data msm_android_usb_hsic_pdata = {
1364 .usb_core_id = 1,
1365};
1366
1367struct platform_device msm_android_usb_hsic_device = {
1368 .name = "android_usb_hsic",
1369 .id = -1,
1370 .dev = {
1371 .platform_data = &msm_android_usb_hsic_pdata,
1372 },
1373};
1374
1375
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001376void __init msm9615_device_init(void)
1377{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001378 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001379 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1380 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Ofir Cohen94213a72012-05-03 14:26:32 +03001381 msm_android_usb_pdata.swfi_latency =
1382 msm_rpmrs_levels[0].latency_us;
Ido Shayevitz479f2eb2012-06-27 10:39:57 +03001383 msm_android_usb_hsic_pdata.swfi_latency =
1384 msm_rpmrs_levels[0].latency_us;
Ofir Cohen94213a72012-05-03 14:26:32 +03001385
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001386}
1387
Jeff Hugo56b933a2011-09-28 14:42:05 -06001388#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001389void __init msm9615_map_io(void)
1390{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001391 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001392 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001393 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001394 if (socinfo_init() < 0)
1395 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001396}
1397
1398void __init msm9615_init_irq(void)
1399{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001400 struct msm_mpm_device_data *data = NULL;
1401
1402#ifdef CONFIG_MSM_MPM
1403 data = &msm9615_mpm_dev_data;
1404#endif
1405
1406 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001407 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1408 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001409}
Gagan Mac7a827642011-09-22 19:42:21 -06001410
1411struct platform_device msm_bus_9615_sys_fabric = {
1412 .name = "msm_bus_fabric",
1413 .id = MSM_BUS_FAB_SYSTEM,
1414};
1415
1416struct platform_device msm_bus_def_fab = {
1417 .name = "msm_bus_fabric",
1418 .id = MSM_BUS_FAB_DEFAULT,
1419};
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -04001420
1421#ifdef CONFIG_FB_MSM_EBI2
1422static void __init msm_register_device(struct platform_device *pdev, void *data)
1423{
1424 int ret;
1425
1426 pdev->dev.platform_data = data;
1427
1428 ret = platform_device_register(pdev);
1429 if (ret)
1430 dev_err(&pdev->dev,
1431 "%s: platform_device_register() failed = %d\n",
1432 __func__, ret);
1433}
1434
1435void __init msm_fb_register_device(char *name, void *data)
1436{
1437 if (!strncmp(name, "ebi2", 4))
1438 msm_register_device(&msm_ebi2_lcdc_device, data);
1439 else
1440 pr_err("%s: unknown device! %s\n", __func__, name);
1441}
1442#endif