blob: 49fcd60b849ddcc534a47aa9260c72cf9e8a4a8b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Alex Deucher99999aa2010-11-16 12:09:41 -0500179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180void
181radeon_link_encoder_connector(struct drm_device *dev)
182{
183 struct drm_connector *connector;
184 struct radeon_connector *radeon_connector;
185 struct drm_encoder *encoder;
186 struct radeon_encoder *radeon_encoder;
187
188 /* walk the list and link encoders to connectors */
189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
190 radeon_connector = to_radeon_connector(connector);
191 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
192 radeon_encoder = to_radeon_encoder(encoder);
193 if (radeon_encoder->devices & radeon_connector->devices)
194 drm_mode_connector_attach_encoder(connector, encoder);
195 }
196 }
197}
198
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199void radeon_encoder_set_active_device(struct drm_encoder *encoder)
200{
201 struct drm_device *dev = encoder->dev;
202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
203 struct drm_connector *connector;
204
205 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
206 if (connector->encoder == encoder) {
207 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
208 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000209 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000210 radeon_encoder->active_device, radeon_encoder->devices,
211 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000212 }
213 }
214}
215
Alex Deucher5b1714d2010-08-03 19:59:20 -0400216struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217radeon_get_connector_for_encoder(struct drm_encoder *encoder)
218{
219 struct drm_device *dev = encoder->dev;
220 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
221 struct drm_connector *connector;
222 struct radeon_connector *radeon_connector;
223
224 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
225 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000226 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return connector;
228 }
229 return NULL;
230}
231
Alex Deucher3e4b9982010-11-16 12:09:42 -0500232struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
233{
234 struct drm_device *dev = encoder->dev;
235 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
236 struct drm_encoder *other_encoder;
237 struct radeon_encoder *other_radeon_encoder;
238
239 if (radeon_encoder->is_ext_encoder)
240 return NULL;
241
242 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
243 if (other_encoder == encoder)
244 continue;
245 other_radeon_encoder = to_radeon_encoder(other_encoder);
246 if (other_radeon_encoder->is_ext_encoder &&
247 (radeon_encoder->devices & other_radeon_encoder->devices))
248 return other_encoder;
249 }
250 return NULL;
251}
252
Alex Deucher35153872010-04-30 12:00:44 -0400253void radeon_panel_mode_fixup(struct drm_encoder *encoder,
254 struct drm_display_mode *adjusted_mode)
255{
256 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
257 struct drm_device *dev = encoder->dev;
258 struct radeon_device *rdev = dev->dev_private;
259 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
260 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
261 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
262 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
263 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
264 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
265 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
266
267 adjusted_mode->clock = native_mode->clock;
268 adjusted_mode->flags = native_mode->flags;
269
270 if (ASIC_IS_AVIVO(rdev)) {
271 adjusted_mode->hdisplay = native_mode->hdisplay;
272 adjusted_mode->vdisplay = native_mode->vdisplay;
273 }
274
275 adjusted_mode->htotal = native_mode->hdisplay + hblank;
276 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
277 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
278
279 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
280 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
281 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
282
283 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
284
285 if (ASIC_IS_AVIVO(rdev)) {
286 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
287 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
288 }
289
290 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
291 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
292 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
293
294 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
295 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
296 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
297
298}
299
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
301 struct drm_display_mode *mode,
302 struct drm_display_mode *adjusted_mode)
303{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400305 struct drm_device *dev = encoder->dev;
306 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400308 /* set the active encoder to connector routing */
309 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 drm_mode_set_crtcinfo(adjusted_mode, 0);
311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 /* hw bug */
313 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
314 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
315 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
316
Alex Deucher80297e82009-11-12 14:55:14 -0500317 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400318 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
319 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500320
321 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400322 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
324 if (tv_dac) {
325 if (tv_dac->tv_std == TV_STD_NTSC ||
326 tv_dac->tv_std == TV_STD_NTSC_J ||
327 tv_dac->tv_std == TV_STD_PAL_M)
328 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
329 else
330 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
331 }
332 }
333
Alex Deucher5801ead2009-11-24 13:32:59 -0500334 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher9f998ad2010-03-29 21:37:08 -0400335 (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500336 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
337 radeon_dp_set_link_config(connector, mode);
338 }
339
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return true;
341}
342
343static void
344atombios_dac_setup(struct drm_encoder *encoder, int action)
345{
346 struct drm_device *dev = encoder->dev;
347 struct radeon_device *rdev = dev->dev_private;
348 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
349 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400350 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000351 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000352
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 memset(&args, 0, sizeof(args));
354
355 switch (radeon_encoder->encoder_id) {
356 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
357 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
358 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 break;
360 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
361 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
362 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 break;
364 }
365
366 args.ucAction = action;
367
Dave Airlie4ce001a2009-08-13 16:32:14 +1000368 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000370 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 args.ucDacStandard = ATOM_DAC1_CV;
372 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400373 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 case TV_STD_PAL:
375 case TV_STD_PAL_M:
376 case TV_STD_SCART_PAL:
377 case TV_STD_SECAM:
378 case TV_STD_PAL_CN:
379 args.ucDacStandard = ATOM_DAC1_PAL;
380 break;
381 case TV_STD_NTSC:
382 case TV_STD_NTSC_J:
383 case TV_STD_PAL_60:
384 default:
385 args.ucDacStandard = ATOM_DAC1_NTSC;
386 break;
387 }
388 }
389 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
390
391 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
392
393}
394
395static void
396atombios_tv_setup(struct drm_encoder *encoder, int action)
397{
398 struct drm_device *dev = encoder->dev;
399 struct radeon_device *rdev = dev->dev_private;
400 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
401 TV_ENCODER_CONTROL_PS_ALLOCATION args;
402 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000403 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000404
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 memset(&args, 0, sizeof(args));
406
407 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
408
409 args.sTVEncoder.ucAction = action;
410
Dave Airlie4ce001a2009-08-13 16:32:14 +1000411 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
413 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400414 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 case TV_STD_NTSC:
416 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
417 break;
418 case TV_STD_PAL:
419 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
420 break;
421 case TV_STD_PAL_M:
422 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
423 break;
424 case TV_STD_PAL_60:
425 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
426 break;
427 case TV_STD_NTSC_J:
428 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
429 break;
430 case TV_STD_SCART_PAL:
431 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
432 break;
433 case TV_STD_SECAM:
434 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
435 break;
436 case TV_STD_PAL_CN:
437 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
438 break;
439 default:
440 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
441 break;
442 }
443 }
444
445 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
446
447 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
448
449}
450
Alex Deucher99999aa2010-11-16 12:09:41 -0500451union dvo_encoder_control {
452 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
453 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
454 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
455};
456
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457void
Alex Deucher99999aa2010-11-16 12:09:41 -0500458atombios_dvo_setup(struct drm_encoder *encoder, int action)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459{
460 struct drm_device *dev = encoder->dev;
461 struct radeon_device *rdev = dev->dev_private;
462 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher99999aa2010-11-16 12:09:41 -0500463 union dvo_encoder_control args;
464 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465
466 memset(&args, 0, sizeof(args));
467
Alex Deucher99999aa2010-11-16 12:09:41 -0500468 if (ASIC_IS_DCE3(rdev)) {
469 /* DCE3+ */
470 args.dvo_v3.ucAction = action;
471 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
472 args.dvo_v3.ucDVOConfig = 0; /* XXX */
473 } else if (ASIC_IS_DCE2(rdev)) {
474 /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
475 args.dvo.sDVOEncoder.ucAction = action;
476 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
477 /* DFP1, CRT1, TV1 depending on the type of port */
478 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479
Alex Deucher99999aa2010-11-16 12:09:41 -0500480 if (radeon_encoder->pixel_clock > 165000)
481 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
482 } else {
483 /* R4xx, R5xx */
484 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
Alex Deucher99999aa2010-11-16 12:09:41 -0500486 if (radeon_encoder->pixel_clock > 165000)
487 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488
Alex Deucher99999aa2010-11-16 12:09:41 -0500489 /*if (pScrn->rgbBits == 8)*/
490 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
491 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492
493 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494}
495
496union lvds_encoder_control {
497 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
498 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
499};
500
Alex Deucher32f48ff2009-11-30 01:54:16 -0500501void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502atombios_digital_setup(struct drm_encoder *encoder, int action)
503{
504 struct drm_device *dev = encoder->dev;
505 struct radeon_device *rdev = dev->dev_private;
506 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500507 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 union lvds_encoder_control args;
509 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200510 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
Alex Deucher4aab97e2010-08-12 18:58:48 -0400513 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514 return;
515
Alex Deucher9ae47862010-02-01 19:06:06 -0500516 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200517 hdmi_detected = 1;
518
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 memset(&args, 0, sizeof(args));
520
521 switch (radeon_encoder->encoder_id) {
522 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
523 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
524 break;
525 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
526 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
527 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
528 break;
529 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
530 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
531 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
532 else
533 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
534 break;
535 }
536
Alex Deuchera084e6e2010-03-18 01:04:01 -0400537 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
538 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539
540 switch (frev) {
541 case 1:
542 case 2:
543 switch (crev) {
544 case 1:
545 args.v1.ucMisc = 0;
546 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200547 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
549 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
550 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400551 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200552 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400553 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Alex Deucher99999aa2010-11-16 12:09:41 -0500554 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400556 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
558 if (radeon_encoder->pixel_clock > 165000)
559 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
560 /*if (pScrn->rgbBits == 8) */
Alex Deucher99999aa2010-11-16 12:09:41 -0500561 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 }
563 break;
564 case 2:
565 case 3:
566 args.v2.ucMisc = 0;
567 args.v2.ucAction = action;
568 if (crev == 3) {
569 if (dig->coherent_mode)
570 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
571 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200572 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
574 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
575 args.v2.ucTruncate = 0;
576 args.v2.ucSpatial = 0;
577 args.v2.ucTemporal = 0;
578 args.v2.ucFRC = 0;
579 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400580 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400582 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400584 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
586 }
Alex Deucherba032a52010-10-04 17:13:01 -0400587 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400589 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucherba032a52010-10-04 17:13:01 -0400591 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
593 }
594 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400595 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
597 if (radeon_encoder->pixel_clock > 165000)
598 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
599 }
600 break;
601 default:
602 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
603 break;
604 }
605 break;
606 default:
607 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
608 break;
609 }
610
611 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612}
613
614int
615atombios_get_encoder_mode(struct drm_encoder *encoder)
616{
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500617 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherd033af82010-08-20 01:09:22 -0400618 struct drm_device *dev = encoder->dev;
619 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 struct drm_connector *connector;
621 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500622 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623
624 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500625 if (!connector) {
626 switch (radeon_encoder->encoder_id) {
627 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
628 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
629 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
630 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
631 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
632 return ATOM_ENCODER_MODE_DVI;
633 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
634 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
635 default:
636 return ATOM_ENCODER_MODE_CRT;
637 }
638 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 radeon_connector = to_radeon_connector(connector);
640
641 switch (connector->connector_type) {
642 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400643 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucher9453d622011-01-24 22:25:48 -0500644 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400645 /* fix me */
646 if (ASIC_IS_DCE4(rdev))
647 return ATOM_ENCODER_MODE_DVI;
648 else
649 return ATOM_ENCODER_MODE_HDMI;
650 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 return ATOM_ENCODER_MODE_DVI;
652 else
653 return ATOM_ENCODER_MODE_CRT;
654 break;
655 case DRM_MODE_CONNECTOR_DVID:
656 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 default:
Alex Deucher9453d622011-01-24 22:25:48 -0500658 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400659 /* fix me */
660 if (ASIC_IS_DCE4(rdev))
661 return ATOM_ENCODER_MODE_DVI;
662 else
663 return ATOM_ENCODER_MODE_HDMI;
664 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 return ATOM_ENCODER_MODE_DVI;
666 break;
667 case DRM_MODE_CONNECTOR_LVDS:
668 return ATOM_ENCODER_MODE_LVDS;
669 break;
670 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher9ae47862010-02-01 19:06:06 -0500671 dig_connector = radeon_connector->con_priv;
672 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
673 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500674 return ATOM_ENCODER_MODE_DP;
Alex Deucher9453d622011-01-24 22:25:48 -0500675 else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400676 /* fix me */
677 if (ASIC_IS_DCE4(rdev))
678 return ATOM_ENCODER_MODE_DVI;
679 else
680 return ATOM_ENCODER_MODE_HDMI;
681 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200682 return ATOM_ENCODER_MODE_DVI;
683 break;
Alex Deucher3a5f4a22011-05-20 04:34:18 -0400684 case DRM_MODE_CONNECTOR_eDP:
685 return ATOM_ENCODER_MODE_DP;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500686 case DRM_MODE_CONNECTOR_DVIA:
687 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200688 return ATOM_ENCODER_MODE_CRT;
689 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500690 case DRM_MODE_CONNECTOR_Composite:
691 case DRM_MODE_CONNECTOR_SVIDEO:
692 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693 /* fix me */
694 return ATOM_ENCODER_MODE_TV;
695 /*return ATOM_ENCODER_MODE_CV;*/
696 break;
697 }
698}
699
Alex Deucher1a66c952009-11-20 19:40:13 -0500700/*
701 * DIG Encoder/Transmitter Setup
702 *
703 * DCE 3.0/3.1
704 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
705 * Supports up to 3 digital outputs
706 * - 2 DIG encoder blocks.
707 * DIG1 can drive UNIPHY link A or link B
708 * DIG2 can drive UNIPHY link B or LVTMA
709 *
710 * DCE 3.2
711 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
712 * Supports up to 5 digital outputs
713 * - 2 DIG encoder blocks.
714 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
715 *
Alex Deuchera0011822011-01-06 21:19:17 -0500716 * DCE 4.0/5.0
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500717 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500718 * Supports up to 6 digital outputs
719 * - 6 DIG encoder blocks.
720 * - DIG to PHY mapping is hardcoded
721 * DIG1 drives UNIPHY0 link A, A+B
722 * DIG2 drives UNIPHY0 link B
723 * DIG3 drives UNIPHY1 link A, A+B
724 * DIG4 drives UNIPHY1 link B
725 * DIG5 drives UNIPHY2 link A, A+B
726 * DIG6 drives UNIPHY2 link B
727 *
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500728 * DCE 4.1
729 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
730 * Supports up to 6 digital outputs
731 * - 2 DIG encoder blocks.
732 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
733 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500734 * Routing
735 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
736 * Examples:
737 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
738 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
739 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
740 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
741 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500742
743union dig_encoder_control {
744 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
745 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
746 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
Alex Deucherbadbb572011-01-06 21:19:18 -0500747 DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500748};
749
750void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
752{
753 struct drm_device *dev = encoder->dev;
754 struct radeon_device *rdev = dev->dev_private;
755 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500756 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400757 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500758 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400759 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400761 int dp_clock = 0;
762 int dp_lane_count = 0;
Alex Deucherbadbb572011-01-06 21:19:18 -0500763 int hpd_id = RADEON_HPD_NONE;
Alex Deucherdf271be2011-05-20 04:34:15 -0400764 int bpc = 8;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765
Alex Deucher4aab97e2010-08-12 18:58:48 -0400766 if (connector) {
767 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
768 struct radeon_connector_atom_dig *dig_connector =
769 radeon_connector->con_priv;
770
771 dp_clock = dig_connector->dp_clock;
772 dp_lane_count = dig_connector->dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500773 hpd_id = radeon_connector->hpd.hpd;
Alex Deucherdf271be2011-05-20 04:34:15 -0400774 bpc = connector->display_info.bpc;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400775 }
776
777 /* no dig encoder assigned */
778 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 return;
780
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 memset(&args, 0, sizeof(args));
782
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500783 if (ASIC_IS_DCE4(rdev))
784 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
785 else {
786 if (dig->dig_encoder)
787 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
788 else
789 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
790 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791
Alex Deuchera084e6e2010-03-18 01:04:01 -0400792 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
793 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500795 args.v1.ucAction = action;
796 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
797 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798
Alex Deucherbadbb572011-01-06 21:19:18 -0500799 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
800 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
Alex Deucher4aab97e2010-08-12 18:58:48 -0400801 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500802 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500803 args.v1.ucLaneNum = 8;
804 else
805 args.v1.ucLaneNum = 4;
806
Alex Deucherbadbb572011-01-06 21:19:18 -0500807 if (ASIC_IS_DCE5(rdev)) {
808 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
809 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
810 if (dp_clock == 270000)
811 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
812 else if (dp_clock == 540000)
813 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
814 }
815 args.v4.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400816 switch (bpc) {
817 case 0:
818 args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
819 break;
820 case 6:
821 args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
822 break;
823 case 8:
824 default:
825 args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
826 break;
827 case 10:
828 args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
829 break;
830 case 12:
831 args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
832 break;
833 case 16:
834 args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
835 break;
836 }
Alex Deucherbadbb572011-01-06 21:19:18 -0500837 if (hpd_id == RADEON_HPD_NONE)
838 args.v4.ucHPD_ID = 0;
839 else
840 args.v4.ucHPD_ID = hpd_id + 1;
841 } else if (ASIC_IS_DCE4(rdev)) {
842 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
843 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500844 args.v3.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400845 switch (bpc) {
846 case 0:
847 args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
848 break;
849 case 6:
850 args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
851 break;
852 case 8:
853 default:
854 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
855 break;
856 case 10:
857 args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
858 break;
859 case 12:
860 args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
861 break;
862 case 16:
863 args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
864 break;
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 } else {
Alex Deucherbadbb572011-01-06 21:19:18 -0500867 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
868 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869 switch (radeon_encoder->encoder_id) {
870 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500871 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500873 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500875 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
876 break;
877 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
878 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879 break;
880 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400881 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500882 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
883 else
884 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 }
886
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
888
889}
890
891union dig_transmitter_control {
892 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
893 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500894 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Alex Deuchera0011822011-01-06 21:19:17 -0500895 DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896};
897
Alex Deucher5801ead2009-11-24 13:32:59 -0500898void
Alex Deucher1a66c952009-11-20 19:40:13 -0500899atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900{
901 struct drm_device *dev = encoder->dev;
902 struct radeon_device *rdev = dev->dev_private;
903 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500904 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400905 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400907 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500909 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500910 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400911 int dp_clock = 0;
912 int dp_lane_count = 0;
913 int connector_object_id = 0;
914 int igp_lane_info = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915
Alex Deucher4aab97e2010-08-12 18:58:48 -0400916 if (connector) {
917 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
918 struct radeon_connector_atom_dig *dig_connector =
919 radeon_connector->con_priv;
920
921 dp_clock = dig_connector->dp_clock;
922 dp_lane_count = dig_connector->dp_lane_count;
923 connector_object_id =
924 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
925 igp_lane_info = dig_connector->igp_lane_info;
926 }
927
928 /* no dig encoder assigned */
929 if (dig->dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500930 return;
931
Alex Deucherf92a8b62009-11-23 18:40:40 -0500932 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
933 is_dp = true;
934
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935 memset(&args, 0, sizeof(args));
936
Alex Deucher4aab97e2010-08-12 18:58:48 -0400937 switch (radeon_encoder->encoder_id) {
Alex Deucher99999aa2010-11-16 12:09:41 -0500938 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
939 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
940 break;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400941 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
942 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
943 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200944 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400945 break;
946 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
947 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
948 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 }
950
Alex Deuchera084e6e2010-03-18 01:04:01 -0400951 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
952 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200953
954 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500955 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Cédric Cano45894332011-02-11 19:45:37 -0500956 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
Alex Deucher1a66c952009-11-20 19:40:13 -0500957 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
958 args.v1.asMode.ucLaneSel = lane_num;
959 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500960 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -0500961 if (is_dp)
962 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -0400963 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -0500964 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -0500965 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
966 else
967 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
968 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500969 if (ASIC_IS_DCE4(rdev)) {
970 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -0400971 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500972 else if (radeon_encoder->pixel_clock > 165000)
973 args.v3.ucLaneNum = 8;
974 else
975 args.v3.ucLaneNum = 4;
976
Alex Deucher96b3bef2011-05-20 04:34:14 -0400977 if (dig->linkb)
Alex Deucherb61c99d2010-12-16 18:40:29 -0500978 args.v3.acConfig.ucLinkSel = 1;
Alex Deucher96b3bef2011-05-20 04:34:14 -0400979 if (dig->dig_encoder & 1)
Alex Deucherb61c99d2010-12-16 18:40:29 -0500980 args.v3.acConfig.ucEncoderSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500981
982 /* Select the PLL for the PHY
983 * DP PHY should be clocked from external src if there is
984 * one.
985 */
986 if (encoder->crtc) {
987 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
988 pll_id = radeon_crtc->pll_id;
989 }
Alex Deuchera0011822011-01-06 21:19:17 -0500990
991 if (ASIC_IS_DCE5(rdev)) {
Alex Deucher86a94de2011-05-20 04:34:17 -0400992 /* On DCE5 DCPLL usually generates the DP ref clock */
993 if (is_dp) {
994 if (rdev->clock.dp_extclk)
995 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
996 else
997 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
998 } else
Alex Deuchera0011822011-01-06 21:19:17 -0500999 args.v4.acConfig.ucRefClkSource = pll_id;
1000 } else {
Alex Deucher86a94de2011-05-20 04:34:17 -04001001 /* On DCE4, if there is an external clock, it generates the DP ref clock */
Alex Deuchera0011822011-01-06 21:19:17 -05001002 if (is_dp && rdev->clock.dp_extclk)
1003 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1004 else
1005 args.v3.acConfig.ucRefClkSource = pll_id;
1006 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001007
1008 switch (radeon_encoder->encoder_id) {
1009 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1010 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001011 break;
1012 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1013 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001014 break;
1015 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1016 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001017 break;
1018 }
1019
1020 if (is_dp)
1021 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1022 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1023 if (dig->coherent_mode)
1024 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001025 if (radeon_encoder->pixel_clock > 165000)
1026 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001027 }
1028 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001029 args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -04001030 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001031 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032
1033 switch (radeon_encoder->encoder_id) {
1034 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1035 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036 break;
1037 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1038 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001039 break;
1040 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1041 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001042 break;
1043 }
1044
Alex Deucherf92a8b62009-11-23 18:40:40 -05001045 if (is_dp)
1046 args.v2.acConfig.fCoherentMode = 1;
1047 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048 if (dig->coherent_mode)
1049 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001050 if (radeon_encoder->pixel_clock > 165000)
1051 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001052 }
1053 } else {
1054 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001055
Dave Airlief28cf332010-01-28 17:15:25 +10001056 if (dig->dig_encoder)
1057 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1058 else
1059 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1060
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001061 if ((rdev->flags & RADEON_IS_IGP) &&
1062 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1063 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001064 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001065 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001066 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001067 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001068 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001069 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001070 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001071 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1072 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001073 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001074 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001075 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001076 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078 }
1079
Alex Deucher5137ee92010-08-12 18:58:47 -04001080 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001081 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1082 else
1083 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1084
Alex Deucherf92a8b62009-11-23 18:40:40 -05001085 if (is_dp)
1086 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1087 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088 if (dig->coherent_mode)
1089 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001090 if (radeon_encoder->pixel_clock > 165000)
1091 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092 }
1093 }
1094
1095 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096}
1097
Alex Deucher8b834852010-11-17 02:54:42 -05001098void
1099atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1100{
1101 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1102 struct drm_device *dev = radeon_connector->base.dev;
1103 struct radeon_device *rdev = dev->dev_private;
1104 union dig_transmitter_control args;
1105 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1106 uint8_t frev, crev;
1107
1108 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1109 return;
1110
1111 if (!ASIC_IS_DCE4(rdev))
1112 return;
1113
Stefan Weile468e002011-01-28 23:35:18 +01001114 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
Alex Deucher8b834852010-11-17 02:54:42 -05001115 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1116 return;
1117
1118 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1119 return;
1120
1121 memset(&args, 0, sizeof(args));
1122
1123 args.v1.ucAction = action;
1124
1125 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1126}
1127
Alex Deucher3e4b9982010-11-16 12:09:42 -05001128union external_encoder_control {
1129 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001130 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001131};
1132
1133static void
1134atombios_external_encoder_setup(struct drm_encoder *encoder,
1135 struct drm_encoder *ext_encoder,
1136 int action)
1137{
1138 struct drm_device *dev = encoder->dev;
1139 struct radeon_device *rdev = dev->dev_private;
1140 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001141 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001142 union external_encoder_control args;
1143 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1144 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1145 u8 frev, crev;
1146 int dp_clock = 0;
1147 int dp_lane_count = 0;
1148 int connector_object_id = 0;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001149 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001150 int bpc = 8;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001151
1152 if (connector) {
1153 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1154 struct radeon_connector_atom_dig *dig_connector =
1155 radeon_connector->con_priv;
1156
1157 dp_clock = dig_connector->dp_clock;
1158 dp_lane_count = dig_connector->dp_lane_count;
1159 connector_object_id =
1160 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001161 bpc = connector->display_info.bpc;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001162 }
1163
1164 memset(&args, 0, sizeof(args));
1165
1166 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1167 return;
1168
1169 switch (frev) {
1170 case 1:
1171 /* no params on frev 1 */
1172 break;
1173 case 2:
1174 switch (crev) {
1175 case 1:
1176 case 2:
1177 args.v1.sDigEncoder.ucAction = action;
1178 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1179 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1180
1181 if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1182 if (dp_clock == 270000)
1183 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1184 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1185 } else if (radeon_encoder->pixel_clock > 165000)
1186 args.v1.sDigEncoder.ucLaneNum = 8;
1187 else
1188 args.v1.sDigEncoder.ucLaneNum = 4;
1189 break;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001190 case 3:
1191 args.v3.sExtEncoder.ucAction = action;
1192 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
Cédric Cano45894332011-02-11 19:45:37 -05001193 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001194 else
1195 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1196 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1197
1198 if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1199 if (dp_clock == 270000)
1200 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1201 else if (dp_clock == 540000)
1202 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1203 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1204 } else if (radeon_encoder->pixel_clock > 165000)
1205 args.v3.sExtEncoder.ucLaneNum = 8;
1206 else
1207 args.v3.sExtEncoder.ucLaneNum = 4;
1208 switch (ext_enum) {
1209 case GRAPH_OBJECT_ENUM_ID1:
1210 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1211 break;
1212 case GRAPH_OBJECT_ENUM_ID2:
1213 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1214 break;
1215 case GRAPH_OBJECT_ENUM_ID3:
1216 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1217 break;
1218 }
Alex Deucherdf271be2011-05-20 04:34:15 -04001219 switch (bpc) {
1220 case 0:
1221 args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
1222 break;
1223 case 6:
1224 args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
1225 break;
1226 case 8:
1227 default:
1228 args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
1229 break;
1230 case 10:
1231 args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
1232 break;
1233 case 12:
1234 args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
1235 break;
1236 case 16:
1237 args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
1238 break;
1239 }
Alex Deucherbf982eb2010-11-22 17:56:24 -05001240 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001241 default:
1242 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1243 return;
1244 }
1245 break;
1246 default:
1247 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1248 return;
1249 }
1250 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1251}
1252
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001253static void
1254atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1255{
1256 struct drm_device *dev = encoder->dev;
1257 struct radeon_device *rdev = dev->dev_private;
1258 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1259 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1260 ENABLE_YUV_PS_ALLOCATION args;
1261 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1262 uint32_t temp, reg;
1263
1264 memset(&args, 0, sizeof(args));
1265
1266 if (rdev->family >= CHIP_R600)
1267 reg = R600_BIOS_3_SCRATCH;
1268 else
1269 reg = RADEON_BIOS_3_SCRATCH;
1270
1271 /* XXX: fix up scratch reg handling */
1272 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001273 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1275 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001276 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001277 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1278 else
1279 WREG32(reg, 0);
1280
1281 if (enable)
1282 args.ucEnable = ATOM_ENABLE;
1283 args.ucCRTC = radeon_crtc->crtc_id;
1284
1285 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1286
1287 WREG32(reg, temp);
1288}
1289
1290static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001291radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1292{
1293 struct drm_device *dev = encoder->dev;
1294 struct radeon_device *rdev = dev->dev_private;
1295 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001296 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001297 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1298 int index = 0;
1299 bool is_dig = false;
Alex Deucher69c74522011-01-06 21:19:19 -05001300 bool is_dce5_dac = false;
Alex Deucherd07f4e82011-01-06 21:19:20 -05001301 bool is_dce5_dvo = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001302
1303 memset(&args, 0, sizeof(args));
1304
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001305 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001306 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1307 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001308 switch (radeon_encoder->encoder_id) {
1309 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1310 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1311 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1312 break;
1313 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1314 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1315 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1316 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1317 is_dig = true;
1318 break;
1319 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1320 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001321 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1322 break;
Alex Deucher99999aa2010-11-16 12:09:41 -05001323 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucherd07f4e82011-01-06 21:19:20 -05001324 if (ASIC_IS_DCE5(rdev))
1325 is_dce5_dvo = true;
1326 else if (ASIC_IS_DCE3(rdev))
Alex Deucher99999aa2010-11-16 12:09:41 -05001327 is_dig = true;
1328 else
1329 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1330 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1332 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1333 break;
1334 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1335 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1336 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1337 else
1338 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1339 break;
1340 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1341 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher69c74522011-01-06 21:19:19 -05001342 if (ASIC_IS_DCE5(rdev))
1343 is_dce5_dac = true;
1344 else {
1345 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1346 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1347 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1348 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1349 else
1350 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1351 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001352 break;
1353 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1354 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001355 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001357 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1359 else
1360 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1361 break;
1362 }
1363
1364 if (is_dig) {
1365 switch (mode) {
1366 case DRM_MODE_DPMS_ON:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001367 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001368 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001369 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001370
Alex Deucher8b834852010-11-17 02:54:42 -05001371 if (connector &&
1372 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1373 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1374 struct radeon_connector_atom_dig *radeon_dig_connector =
1375 radeon_connector->con_priv;
1376 atombios_set_edp_panel_power(connector,
1377 ATOM_TRANSMITTER_ACTION_POWER_ON);
1378 radeon_dig_connector->edp_on = true;
1379 }
Dave Airlie58682f12009-11-26 08:56:35 +10001380 dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001381 if (ASIC_IS_DCE4(rdev))
1382 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
Dave Airlie58682f12009-11-26 08:56:35 +10001383 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001384 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1385 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386 break;
1387 case DRM_MODE_DPMS_STANDBY:
1388 case DRM_MODE_DPMS_SUSPEND:
1389 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001390 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001391 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Alex Deucher8b834852010-11-17 02:54:42 -05001392 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1393
Alex Deucherfb668c22010-03-31 14:42:11 -04001394 if (ASIC_IS_DCE4(rdev))
1395 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
Alex Deucher8b834852010-11-17 02:54:42 -05001396 if (connector &&
1397 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1398 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1399 struct radeon_connector_atom_dig *radeon_dig_connector =
1400 radeon_connector->con_priv;
1401 atombios_set_edp_panel_power(connector,
1402 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1403 radeon_dig_connector->edp_on = false;
1404 }
Alex Deucherfb668c22010-03-31 14:42:11 -04001405 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001406 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1407 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001408 break;
1409 }
Alex Deucher69c74522011-01-06 21:19:19 -05001410 } else if (is_dce5_dac) {
1411 switch (mode) {
1412 case DRM_MODE_DPMS_ON:
1413 atombios_dac_setup(encoder, ATOM_ENABLE);
1414 break;
1415 case DRM_MODE_DPMS_STANDBY:
1416 case DRM_MODE_DPMS_SUSPEND:
1417 case DRM_MODE_DPMS_OFF:
1418 atombios_dac_setup(encoder, ATOM_DISABLE);
1419 break;
1420 }
Alex Deucherd07f4e82011-01-06 21:19:20 -05001421 } else if (is_dce5_dvo) {
1422 switch (mode) {
1423 case DRM_MODE_DPMS_ON:
1424 atombios_dvo_setup(encoder, ATOM_ENABLE);
1425 break;
1426 case DRM_MODE_DPMS_STANDBY:
1427 case DRM_MODE_DPMS_SUSPEND:
1428 case DRM_MODE_DPMS_OFF:
1429 atombios_dvo_setup(encoder, ATOM_DISABLE);
1430 break;
1431 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001432 } else {
1433 switch (mode) {
1434 case DRM_MODE_DPMS_ON:
1435 args.ucAction = ATOM_ENABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001436 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1437 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1438 args.ucAction = ATOM_LCD_BLON;
1439 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1440 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001441 break;
1442 case DRM_MODE_DPMS_STANDBY:
1443 case DRM_MODE_DPMS_SUSPEND:
1444 case DRM_MODE_DPMS_OFF:
1445 args.ucAction = ATOM_DISABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001446 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1447 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1448 args.ucAction = ATOM_LCD_BLOFF;
1449 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1450 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451 break;
1452 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001453 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001454
1455 if (ext_encoder) {
1456 int action;
1457
1458 switch (mode) {
1459 case DRM_MODE_DPMS_ON:
1460 default:
Alex Deucher633b9162011-01-06 21:19:11 -05001461 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001462 action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
1463 else
1464 action = ATOM_ENABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001465 break;
1466 case DRM_MODE_DPMS_STANDBY:
1467 case DRM_MODE_DPMS_SUSPEND:
1468 case DRM_MODE_DPMS_OFF:
Alex Deucher633b9162011-01-06 21:19:11 -05001469 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001470 action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
1471 else
1472 action = ATOM_DISABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001473 break;
1474 }
1475 atombios_external_encoder_setup(encoder, ext_encoder, action);
1476 }
1477
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001479
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480}
1481
Alex Deucher9ae47862010-02-01 19:06:06 -05001482union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001483 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1484 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1485};
1486
1487static void
1488atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1489{
1490 struct drm_device *dev = encoder->dev;
1491 struct radeon_device *rdev = dev->dev_private;
1492 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1493 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001494 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001495 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1496 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001497 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498
1499 memset(&args, 0, sizeof(args));
1500
Alex Deuchera084e6e2010-03-18 01:04:01 -04001501 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1502 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503
1504 switch (frev) {
1505 case 1:
1506 switch (crev) {
1507 case 1:
1508 default:
1509 if (ASIC_IS_AVIVO(rdev))
1510 args.v1.ucCRTC = radeon_crtc->crtc_id;
1511 else {
1512 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1513 args.v1.ucCRTC = radeon_crtc->crtc_id;
1514 } else {
1515 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1516 }
1517 }
1518 switch (radeon_encoder->encoder_id) {
1519 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1520 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1521 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1522 break;
1523 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1524 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1525 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1526 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1527 else
1528 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1529 break;
1530 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1531 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1532 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1533 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1534 break;
1535 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1536 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001537 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001539 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001540 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1541 else
1542 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1543 break;
1544 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1545 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001546 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001548 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1550 else
1551 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1552 break;
1553 }
1554 break;
1555 case 2:
1556 args.v2.ucCRTC = radeon_crtc->crtc_id;
1557 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1558 switch (radeon_encoder->encoder_id) {
1559 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1560 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1561 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001562 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1563 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001564 switch (dig->dig_encoder) {
1565 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001566 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001567 break;
1568 case 1:
1569 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1570 break;
1571 case 2:
1572 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1573 break;
1574 case 3:
1575 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1576 break;
1577 case 4:
1578 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1579 break;
1580 case 5:
1581 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1582 break;
1583 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001584 break;
1585 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1586 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1587 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001588 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001589 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001590 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001591 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1593 else
1594 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1595 break;
1596 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001597 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001598 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001599 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001600 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1601 else
1602 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1603 break;
1604 }
1605 break;
1606 }
1607 break;
1608 default:
1609 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
Alex Deucher99999aa2010-11-16 12:09:41 -05001610 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611 }
1612
1613 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001614
1615 /* update scratch regs with new routing */
1616 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001617}
1618
1619static void
1620atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1621 struct drm_display_mode *mode)
1622{
1623 struct drm_device *dev = encoder->dev;
1624 struct radeon_device *rdev = dev->dev_private;
1625 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1626 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1627
1628 /* Funky macbooks */
1629 if ((dev->pdev->device == 0x71C5) &&
1630 (dev->pdev->subsystem_vendor == 0x106b) &&
1631 (dev->pdev->subsystem_device == 0x0080)) {
1632 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1633 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1634
1635 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1636 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1637
1638 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1639 }
1640 }
1641
1642 /* set scaler clears this on some chips */
Alex Deucherc9417bd2011-02-06 14:23:26 -05001643 if (ASIC_IS_AVIVO(rdev) &&
1644 (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
1645 if (ASIC_IS_DCE4(rdev)) {
1646 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1647 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1648 EVERGREEN_INTERLEAVE_EN);
1649 else
1650 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1651 } else {
1652 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1653 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1654 AVIVO_D1MODE_INTERLEAVE_EN);
1655 else
1656 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1657 }
Alex Deucherceefedd2009-10-13 23:57:47 -04001658 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001659}
1660
Dave Airlief28cf332010-01-28 17:15:25 +10001661static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1662{
1663 struct drm_device *dev = encoder->dev;
1664 struct radeon_device *rdev = dev->dev_private;
1665 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1666 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1667 struct drm_encoder *test_encoder;
1668 struct radeon_encoder_atom_dig *dig;
1669 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001670
Alex Deucherbadbb572011-01-06 21:19:18 -05001671 /* DCE4/5 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001672 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001673 dig = radeon_encoder->enc_priv;
Alex Deucher96b3bef2011-05-20 04:34:14 -04001674 if (ASIC_IS_DCE41(rdev))
1675 return radeon_crtc->crtc_id;
1676 else {
Alex Deucherb61c99d2010-12-16 18:40:29 -05001677 switch (radeon_encoder->encoder_id) {
1678 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1679 if (dig->linkb)
1680 return 1;
1681 else
1682 return 0;
1683 break;
1684 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1685 if (dig->linkb)
1686 return 3;
1687 else
1688 return 2;
1689 break;
1690 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1691 if (dig->linkb)
1692 return 5;
1693 else
1694 return 4;
1695 break;
1696 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001697 }
1698 }
1699
Dave Airlief28cf332010-01-28 17:15:25 +10001700 /* on DCE32 and encoder can driver any block so just crtc id */
1701 if (ASIC_IS_DCE32(rdev)) {
1702 return radeon_crtc->crtc_id;
1703 }
1704
1705 /* on DCE3 - LVTMA can only be driven by DIGB */
1706 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1707 struct radeon_encoder *radeon_test_encoder;
1708
1709 if (encoder == test_encoder)
1710 continue;
1711
1712 if (!radeon_encoder_is_digital(test_encoder))
1713 continue;
1714
1715 radeon_test_encoder = to_radeon_encoder(test_encoder);
1716 dig = radeon_test_encoder->enc_priv;
1717
1718 if (dig->dig_encoder >= 0)
1719 dig_enc_in_use |= (1 << dig->dig_encoder);
1720 }
1721
1722 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1723 if (dig_enc_in_use & 0x2)
1724 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1725 return 1;
1726 }
1727 if (!(dig_enc_in_use & 1))
1728 return 0;
1729 return 1;
1730}
1731
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001732static void
1733radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1734 struct drm_display_mode *mode,
1735 struct drm_display_mode *adjusted_mode)
1736{
1737 struct drm_device *dev = encoder->dev;
1738 struct radeon_device *rdev = dev->dev_private;
1739 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001740 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001741
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001742 radeon_encoder->pixel_clock = adjusted_mode->clock;
1743
Alex Deucherc6f85052010-04-23 02:26:55 -04001744 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001745 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001746 atombios_yuv_setup(encoder, true);
1747 else
1748 atombios_yuv_setup(encoder, false);
1749 }
1750
1751 switch (radeon_encoder->encoder_id) {
1752 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1753 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1754 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1755 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1756 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1757 break;
1758 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1759 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1760 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1761 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001762 if (ASIC_IS_DCE4(rdev)) {
1763 /* disable the transmitter */
1764 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1765 /* setup and enable the encoder */
1766 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001767
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001768 /* init and enable the transmitter */
1769 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1770 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1771 } else {
1772 /* disable the encoder and transmitter */
1773 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1774 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1775
1776 /* setup and enable the encoder and transmitter */
1777 atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
1778 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1779 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1780 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1781 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001782 break;
1783 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001784 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1785 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001786 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001787 break;
1788 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1789 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1790 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1791 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1792 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001793 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1794 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1795 atombios_tv_setup(encoder, ATOM_ENABLE);
1796 else
1797 atombios_tv_setup(encoder, ATOM_DISABLE);
1798 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001799 break;
1800 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001801
1802 if (ext_encoder) {
Alex Deucher633b9162011-01-06 21:19:11 -05001803 if (ASIC_IS_DCE41(rdev)) {
Alex Deucherbf982eb2010-11-22 17:56:24 -05001804 atombios_external_encoder_setup(encoder, ext_encoder,
1805 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
1806 atombios_external_encoder_setup(encoder, ext_encoder,
1807 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1808 } else
1809 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001810 }
1811
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001812 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001813
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001814 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1815 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001816 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001817 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001818}
1819
1820static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001821atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001822{
1823 struct drm_device *dev = encoder->dev;
1824 struct radeon_device *rdev = dev->dev_private;
1825 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001826 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001827
1828 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1829 ATOM_DEVICE_CV_SUPPORT |
1830 ATOM_DEVICE_CRT_SUPPORT)) {
1831 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1832 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1833 uint8_t frev, crev;
1834
1835 memset(&args, 0, sizeof(args));
1836
Alex Deuchera084e6e2010-03-18 01:04:01 -04001837 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1838 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001839
1840 args.sDacload.ucMisc = 0;
1841
1842 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1843 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1844 args.sDacload.ucDacType = ATOM_DAC_A;
1845 else
1846 args.sDacload.ucDacType = ATOM_DAC_B;
1847
Dave Airlie4ce001a2009-08-13 16:32:14 +10001848 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001850 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001851 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001852 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001853 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1854 if (crev >= 3)
1855 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001856 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001857 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1858 if (crev >= 3)
1859 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1860 }
1861
1862 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1863
1864 return true;
1865 } else
1866 return false;
1867}
1868
1869static enum drm_connector_status
1870radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1871{
1872 struct drm_device *dev = encoder->dev;
1873 struct radeon_device *rdev = dev->dev_private;
1874 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001875 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001876 uint32_t bios_0_scratch;
1877
Dave Airlie4ce001a2009-08-13 16:32:14 +10001878 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001879 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001880 return connector_status_unknown;
1881 }
1882
1883 if (rdev->family >= CHIP_R600)
1884 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1885 else
1886 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1887
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001888 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001889 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001890 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1891 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001892 }
1893 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001894 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1895 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001896 }
1897 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1899 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001900 }
1901 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001902 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1903 return connector_status_connected; /* CTV */
1904 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1905 return connector_status_connected; /* STV */
1906 }
1907 return connector_status_disconnected;
1908}
1909
1910static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
1911{
Alex Deucher267364a2010-03-08 17:10:41 -05001912 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherfb939df2010-11-08 16:08:29 +00001913 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher267364a2010-03-08 17:10:41 -05001914
1915 if (radeon_encoder->active_device &
1916 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
1917 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1918 if (dig)
1919 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
1920 }
1921
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922 radeon_atom_output_lock(encoder, true);
1923 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05001924
Alex Deucherfb939df2010-11-08 16:08:29 +00001925 /* select the clock/data port if it uses a router */
1926 if (connector) {
1927 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1928 if (radeon_connector->router.cd_valid)
1929 radeon_router_select_cd_port(radeon_connector);
1930 }
1931
Alex Deucher267364a2010-03-08 17:10:41 -05001932 /* this is needed for the pll/ss setup to work correctly in some cases */
1933 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001934}
1935
1936static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
1937{
1938 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1939 radeon_atom_output_lock(encoder, false);
1940}
1941
Dave Airlie4ce001a2009-08-13 16:32:14 +10001942static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
1943{
Alex Deucheraa961392010-05-07 17:05:22 -04001944 struct drm_device *dev = encoder->dev;
1945 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001946 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001947 struct radeon_encoder_atom_dig *dig;
Alex Deuchera0ae5862010-11-02 05:26:48 +00001948
1949 /* check for pre-DCE3 cards with shared encoders;
1950 * can't really use the links individually, so don't disable
1951 * the encoder if it's in use by another connector
1952 */
1953 if (!ASIC_IS_DCE3(rdev)) {
1954 struct drm_encoder *other_encoder;
1955 struct radeon_encoder *other_radeon_encoder;
1956
1957 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
1958 other_radeon_encoder = to_radeon_encoder(other_encoder);
1959 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
1960 drm_helper_encoder_in_use(other_encoder))
1961 goto disable_done;
1962 }
1963 }
1964
Dave Airlie4ce001a2009-08-13 16:32:14 +10001965 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10001966
Alex Deucheraa961392010-05-07 17:05:22 -04001967 switch (radeon_encoder->encoder_id) {
1968 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1969 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1970 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1971 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1972 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
1973 break;
1974 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1975 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1976 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1977 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1978 if (ASIC_IS_DCE4(rdev))
1979 /* disable the transmitter */
1980 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1981 else {
1982 /* disable the encoder and transmitter */
1983 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1984 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1985 }
1986 break;
1987 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deucheraa961392010-05-07 17:05:22 -04001988 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1989 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001990 atombios_dvo_setup(encoder, ATOM_DISABLE);
Alex Deucheraa961392010-05-07 17:05:22 -04001991 break;
1992 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1993 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1994 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1995 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1996 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04001997 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04001998 atombios_tv_setup(encoder, ATOM_DISABLE);
1999 break;
2000 }
2001
Alex Deuchera0ae5862010-11-02 05:26:48 +00002002disable_done:
Dave Airlief28cf332010-01-28 17:15:25 +10002003 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00002004 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
2005 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10002006 dig = radeon_encoder->enc_priv;
2007 dig->dig_encoder = -1;
2008 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10002009 radeon_encoder->active_device = 0;
2010}
2011
Alex Deucher3e4b9982010-11-16 12:09:42 -05002012/* these are handled by the primary encoders */
2013static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2014{
2015
2016}
2017
2018static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2019{
2020
2021}
2022
2023static void
2024radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2025 struct drm_display_mode *mode,
2026 struct drm_display_mode *adjusted_mode)
2027{
2028
2029}
2030
2031static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2032{
2033
2034}
2035
2036static void
2037radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2038{
2039
2040}
2041
2042static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
2043 struct drm_display_mode *mode,
2044 struct drm_display_mode *adjusted_mode)
2045{
2046 return true;
2047}
2048
2049static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2050 .dpms = radeon_atom_ext_dpms,
2051 .mode_fixup = radeon_atom_ext_mode_fixup,
2052 .prepare = radeon_atom_ext_prepare,
2053 .mode_set = radeon_atom_ext_mode_set,
2054 .commit = radeon_atom_ext_commit,
2055 .disable = radeon_atom_ext_disable,
2056 /* no detect for TMDS/LVDS yet */
2057};
2058
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002059static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2060 .dpms = radeon_atom_encoder_dpms,
2061 .mode_fixup = radeon_atom_mode_fixup,
2062 .prepare = radeon_atom_encoder_prepare,
2063 .mode_set = radeon_atom_encoder_mode_set,
2064 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10002065 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002066 /* no detect for TMDS/LVDS yet */
2067};
2068
2069static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2070 .dpms = radeon_atom_encoder_dpms,
2071 .mode_fixup = radeon_atom_mode_fixup,
2072 .prepare = radeon_atom_encoder_prepare,
2073 .mode_set = radeon_atom_encoder_mode_set,
2074 .commit = radeon_atom_encoder_commit,
2075 .detect = radeon_atom_dac_detect,
2076};
2077
2078void radeon_enc_destroy(struct drm_encoder *encoder)
2079{
2080 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2081 kfree(radeon_encoder->enc_priv);
2082 drm_encoder_cleanup(encoder);
2083 kfree(radeon_encoder);
2084}
2085
2086static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2087 .destroy = radeon_enc_destroy,
2088};
2089
Dave Airlie4ce001a2009-08-13 16:32:14 +10002090struct radeon_encoder_atom_dac *
2091radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2092{
Alex Deucheraffd8582010-04-06 01:22:41 -04002093 struct drm_device *dev = radeon_encoder->base.dev;
2094 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002095 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2096
2097 if (!dac)
2098 return NULL;
2099
Alex Deucheraffd8582010-04-06 01:22:41 -04002100 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002101 return dac;
2102}
2103
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002104struct radeon_encoder_atom_dig *
2105radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2106{
Alex Deucher5137ee92010-08-12 18:58:47 -04002107 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002108 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2109
2110 if (!dig)
2111 return NULL;
2112
2113 /* coherent mode by default */
2114 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10002115 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002116
Alex Deucher5137ee92010-08-12 18:58:47 -04002117 if (encoder_enum == 2)
2118 dig->linkb = true;
2119 else
2120 dig->linkb = false;
2121
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002122 return dig;
2123}
2124
2125void
Alex Deucher36868bd2011-01-06 21:19:21 -05002126radeon_add_atom_encoder(struct drm_device *dev,
2127 uint32_t encoder_enum,
2128 uint32_t supported_device,
2129 u16 caps)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002130{
Dave Airliedfee5612009-10-02 09:19:09 +10002131 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002132 struct drm_encoder *encoder;
2133 struct radeon_encoder *radeon_encoder;
2134
2135 /* see if we already added it */
2136 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2137 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04002138 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002139 radeon_encoder->devices |= supported_device;
2140 return;
2141 }
2142
2143 }
2144
2145 /* add a new one */
2146 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2147 if (!radeon_encoder)
2148 return;
2149
2150 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002151 switch (rdev->num_crtc) {
2152 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10002153 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002154 break;
2155 case 2:
2156 default:
Dave Airliedfee5612009-10-02 09:19:09 +10002157 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002158 break;
2159 case 6:
2160 encoder->possible_crtcs = 0x3f;
2161 break;
2162 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002163
2164 radeon_encoder->enc_priv = NULL;
2165
Alex Deucher5137ee92010-08-12 18:58:47 -04002166 radeon_encoder->encoder_enum = encoder_enum;
2167 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002168 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02002169 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04002170 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002171 radeon_encoder->is_ext_encoder = false;
Alex Deucher36868bd2011-01-06 21:19:21 -05002172 radeon_encoder->caps = caps;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002173
2174 switch (radeon_encoder->encoder_id) {
2175 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2176 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2177 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2178 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2179 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2180 radeon_encoder->rmx_type = RMX_FULL;
2181 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2182 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2183 } else {
2184 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2185 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2186 }
2187 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2188 break;
2189 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2190 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04002191 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002192 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2193 break;
2194 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2195 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2196 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2197 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002198 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002199 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2200 break;
2201 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2202 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2203 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2204 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2205 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2206 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2207 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04002208 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2209 radeon_encoder->rmx_type = RMX_FULL;
2210 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2211 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05002212 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2213 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2214 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher60d15f52009-09-08 14:22:45 -04002215 } else {
2216 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2217 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2218 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002219 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2220 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002221 case ENCODER_OBJECT_ID_SI170B:
2222 case ENCODER_OBJECT_ID_CH7303:
2223 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2224 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2225 case ENCODER_OBJECT_ID_TITFP513:
2226 case ENCODER_OBJECT_ID_VT1623:
2227 case ENCODER_OBJECT_ID_HDMI_SI1930:
Alex Deucherbf982eb2010-11-22 17:56:24 -05002228 case ENCODER_OBJECT_ID_TRAVIS:
2229 case ENCODER_OBJECT_ID_NUTMEG:
Alex Deucher3e4b9982010-11-16 12:09:42 -05002230 /* these are handled by the primary encoders */
2231 radeon_encoder->is_ext_encoder = true;
2232 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2233 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2234 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2235 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2236 else
2237 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2238 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2239 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002240 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002241}