blob: 55b84b8e6b297073e08dfc851d5091e570fcecca [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Alex Deucher99999aa2010-11-16 12:09:41 -0500179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180void
181radeon_link_encoder_connector(struct drm_device *dev)
182{
183 struct drm_connector *connector;
184 struct radeon_connector *radeon_connector;
185 struct drm_encoder *encoder;
186 struct radeon_encoder *radeon_encoder;
187
188 /* walk the list and link encoders to connectors */
189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
190 radeon_connector = to_radeon_connector(connector);
191 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
192 radeon_encoder = to_radeon_encoder(encoder);
193 if (radeon_encoder->devices & radeon_connector->devices)
194 drm_mode_connector_attach_encoder(connector, encoder);
195 }
196 }
197}
198
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199void radeon_encoder_set_active_device(struct drm_encoder *encoder)
200{
201 struct drm_device *dev = encoder->dev;
202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
203 struct drm_connector *connector;
204
205 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
206 if (connector->encoder == encoder) {
207 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
208 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000209 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000210 radeon_encoder->active_device, radeon_encoder->devices,
211 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000212 }
213 }
214}
215
Alex Deucher5b1714d2010-08-03 19:59:20 -0400216struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217radeon_get_connector_for_encoder(struct drm_encoder *encoder)
218{
219 struct drm_device *dev = encoder->dev;
220 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
221 struct drm_connector *connector;
222 struct radeon_connector *radeon_connector;
223
224 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
225 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000226 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return connector;
228 }
229 return NULL;
230}
231
Alex Deucher3e4b9982010-11-16 12:09:42 -0500232struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
233{
234 struct drm_device *dev = encoder->dev;
235 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
236 struct drm_encoder *other_encoder;
237 struct radeon_encoder *other_radeon_encoder;
238
239 if (radeon_encoder->is_ext_encoder)
240 return NULL;
241
242 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
243 if (other_encoder == encoder)
244 continue;
245 other_radeon_encoder = to_radeon_encoder(other_encoder);
246 if (other_radeon_encoder->is_ext_encoder &&
247 (radeon_encoder->devices & other_radeon_encoder->devices))
248 return other_encoder;
249 }
250 return NULL;
251}
252
Alex Deucher35153872010-04-30 12:00:44 -0400253void radeon_panel_mode_fixup(struct drm_encoder *encoder,
254 struct drm_display_mode *adjusted_mode)
255{
256 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
257 struct drm_device *dev = encoder->dev;
258 struct radeon_device *rdev = dev->dev_private;
259 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
260 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
261 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
262 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
263 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
264 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
265 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
266
267 adjusted_mode->clock = native_mode->clock;
268 adjusted_mode->flags = native_mode->flags;
269
270 if (ASIC_IS_AVIVO(rdev)) {
271 adjusted_mode->hdisplay = native_mode->hdisplay;
272 adjusted_mode->vdisplay = native_mode->vdisplay;
273 }
274
275 adjusted_mode->htotal = native_mode->hdisplay + hblank;
276 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
277 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
278
279 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
280 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
281 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
282
283 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
284
285 if (ASIC_IS_AVIVO(rdev)) {
286 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
287 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
288 }
289
290 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
291 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
292 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
293
294 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
295 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
296 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
297
298}
299
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
301 struct drm_display_mode *mode,
302 struct drm_display_mode *adjusted_mode)
303{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400305 struct drm_device *dev = encoder->dev;
306 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400308 /* set the active encoder to connector routing */
309 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 drm_mode_set_crtcinfo(adjusted_mode, 0);
311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 /* hw bug */
313 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
314 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
315 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
316
Alex Deucher80297e82009-11-12 14:55:14 -0500317 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400318 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
319 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500320
321 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400322 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
324 if (tv_dac) {
325 if (tv_dac->tv_std == TV_STD_NTSC ||
326 tv_dac->tv_std == TV_STD_NTSC_J ||
327 tv_dac->tv_std == TV_STD_PAL_M)
328 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
329 else
330 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
331 }
332 }
333
Alex Deucher5801ead2009-11-24 13:32:59 -0500334 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher9f998ad2010-03-29 21:37:08 -0400335 (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500336 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
337 radeon_dp_set_link_config(connector, mode);
338 }
339
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return true;
341}
342
343static void
344atombios_dac_setup(struct drm_encoder *encoder, int action)
345{
346 struct drm_device *dev = encoder->dev;
347 struct radeon_device *rdev = dev->dev_private;
348 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
349 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400350 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000351 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000352
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 memset(&args, 0, sizeof(args));
354
355 switch (radeon_encoder->encoder_id) {
356 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
357 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
358 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 break;
360 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
361 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
362 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 break;
364 }
365
366 args.ucAction = action;
367
Dave Airlie4ce001a2009-08-13 16:32:14 +1000368 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000370 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 args.ucDacStandard = ATOM_DAC1_CV;
372 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400373 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 case TV_STD_PAL:
375 case TV_STD_PAL_M:
376 case TV_STD_SCART_PAL:
377 case TV_STD_SECAM:
378 case TV_STD_PAL_CN:
379 args.ucDacStandard = ATOM_DAC1_PAL;
380 break;
381 case TV_STD_NTSC:
382 case TV_STD_NTSC_J:
383 case TV_STD_PAL_60:
384 default:
385 args.ucDacStandard = ATOM_DAC1_NTSC;
386 break;
387 }
388 }
389 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
390
391 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
392
393}
394
395static void
396atombios_tv_setup(struct drm_encoder *encoder, int action)
397{
398 struct drm_device *dev = encoder->dev;
399 struct radeon_device *rdev = dev->dev_private;
400 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
401 TV_ENCODER_CONTROL_PS_ALLOCATION args;
402 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000403 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000404
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 memset(&args, 0, sizeof(args));
406
407 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
408
409 args.sTVEncoder.ucAction = action;
410
Dave Airlie4ce001a2009-08-13 16:32:14 +1000411 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
413 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400414 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 case TV_STD_NTSC:
416 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
417 break;
418 case TV_STD_PAL:
419 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
420 break;
421 case TV_STD_PAL_M:
422 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
423 break;
424 case TV_STD_PAL_60:
425 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
426 break;
427 case TV_STD_NTSC_J:
428 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
429 break;
430 case TV_STD_SCART_PAL:
431 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
432 break;
433 case TV_STD_SECAM:
434 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
435 break;
436 case TV_STD_PAL_CN:
437 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
438 break;
439 default:
440 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
441 break;
442 }
443 }
444
445 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
446
447 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
448
449}
450
Alex Deucher99999aa2010-11-16 12:09:41 -0500451union dvo_encoder_control {
452 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
453 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
454 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
455};
456
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457void
Alex Deucher99999aa2010-11-16 12:09:41 -0500458atombios_dvo_setup(struct drm_encoder *encoder, int action)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459{
460 struct drm_device *dev = encoder->dev;
461 struct radeon_device *rdev = dev->dev_private;
462 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher99999aa2010-11-16 12:09:41 -0500463 union dvo_encoder_control args;
464 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465
466 memset(&args, 0, sizeof(args));
467
Alex Deucher99999aa2010-11-16 12:09:41 -0500468 if (ASIC_IS_DCE3(rdev)) {
469 /* DCE3+ */
470 args.dvo_v3.ucAction = action;
471 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
472 args.dvo_v3.ucDVOConfig = 0; /* XXX */
473 } else if (ASIC_IS_DCE2(rdev)) {
474 /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
475 args.dvo.sDVOEncoder.ucAction = action;
476 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
477 /* DFP1, CRT1, TV1 depending on the type of port */
478 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479
Alex Deucher99999aa2010-11-16 12:09:41 -0500480 if (radeon_encoder->pixel_clock > 165000)
481 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
482 } else {
483 /* R4xx, R5xx */
484 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
Alex Deucher99999aa2010-11-16 12:09:41 -0500486 if (radeon_encoder->pixel_clock > 165000)
487 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488
Alex Deucher99999aa2010-11-16 12:09:41 -0500489 /*if (pScrn->rgbBits == 8)*/
490 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
491 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492
493 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494}
495
496union lvds_encoder_control {
497 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
498 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
499};
500
Alex Deucher32f48ff2009-11-30 01:54:16 -0500501void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502atombios_digital_setup(struct drm_encoder *encoder, int action)
503{
504 struct drm_device *dev = encoder->dev;
505 struct radeon_device *rdev = dev->dev_private;
506 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500507 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 union lvds_encoder_control args;
509 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200510 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
Alex Deucher4aab97e2010-08-12 18:58:48 -0400513 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514 return;
515
Alex Deucher9ae47862010-02-01 19:06:06 -0500516 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200517 hdmi_detected = 1;
518
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 memset(&args, 0, sizeof(args));
520
521 switch (radeon_encoder->encoder_id) {
522 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
523 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
524 break;
525 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
526 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
527 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
528 break;
529 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
530 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
531 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
532 else
533 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
534 break;
535 }
536
Alex Deuchera084e6e2010-03-18 01:04:01 -0400537 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
538 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539
540 switch (frev) {
541 case 1:
542 case 2:
543 switch (crev) {
544 case 1:
545 args.v1.ucMisc = 0;
546 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200547 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
549 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
550 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400551 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200552 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400553 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Alex Deucher99999aa2010-11-16 12:09:41 -0500554 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400556 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
558 if (radeon_encoder->pixel_clock > 165000)
559 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
560 /*if (pScrn->rgbBits == 8) */
Alex Deucher99999aa2010-11-16 12:09:41 -0500561 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 }
563 break;
564 case 2:
565 case 3:
566 args.v2.ucMisc = 0;
567 args.v2.ucAction = action;
568 if (crev == 3) {
569 if (dig->coherent_mode)
570 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
571 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200572 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
574 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
575 args.v2.ucTruncate = 0;
576 args.v2.ucSpatial = 0;
577 args.v2.ucTemporal = 0;
578 args.v2.ucFRC = 0;
579 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400580 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400582 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400584 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
586 }
Alex Deucherba032a52010-10-04 17:13:01 -0400587 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400589 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucherba032a52010-10-04 17:13:01 -0400591 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
593 }
594 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400595 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
597 if (radeon_encoder->pixel_clock > 165000)
598 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
599 }
600 break;
601 default:
602 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
603 break;
604 }
605 break;
606 default:
607 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
608 break;
609 }
610
611 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612}
613
614int
615atombios_get_encoder_mode(struct drm_encoder *encoder)
616{
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500617 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherd033af82010-08-20 01:09:22 -0400618 struct drm_device *dev = encoder->dev;
619 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 struct drm_connector *connector;
621 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500622 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623
624 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500625 if (!connector) {
626 switch (radeon_encoder->encoder_id) {
627 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
628 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
629 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
630 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
631 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
632 return ATOM_ENCODER_MODE_DVI;
633 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
634 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
635 default:
636 return ATOM_ENCODER_MODE_CRT;
637 }
638 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 radeon_connector = to_radeon_connector(connector);
640
641 switch (connector->connector_type) {
642 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400643 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucherd033af82010-08-20 01:09:22 -0400644 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
645 /* fix me */
646 if (ASIC_IS_DCE4(rdev))
647 return ATOM_ENCODER_MODE_DVI;
648 else
649 return ATOM_ENCODER_MODE_HDMI;
650 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 return ATOM_ENCODER_MODE_DVI;
652 else
653 return ATOM_ENCODER_MODE_CRT;
654 break;
655 case DRM_MODE_CONNECTOR_DVID:
656 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 default:
Alex Deucherd033af82010-08-20 01:09:22 -0400658 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
659 /* fix me */
660 if (ASIC_IS_DCE4(rdev))
661 return ATOM_ENCODER_MODE_DVI;
662 else
663 return ATOM_ENCODER_MODE_HDMI;
664 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 return ATOM_ENCODER_MODE_DVI;
666 break;
667 case DRM_MODE_CONNECTOR_LVDS:
668 return ATOM_ENCODER_MODE_LVDS;
669 break;
670 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher196c58d2010-01-07 14:22:32 -0500671 case DRM_MODE_CONNECTOR_eDP:
Alex Deucher9ae47862010-02-01 19:06:06 -0500672 dig_connector = radeon_connector->con_priv;
673 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
674 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500675 return ATOM_ENCODER_MODE_DP;
Alex Deucherd033af82010-08-20 01:09:22 -0400676 else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
677 /* fix me */
678 if (ASIC_IS_DCE4(rdev))
679 return ATOM_ENCODER_MODE_DVI;
680 else
681 return ATOM_ENCODER_MODE_HDMI;
682 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683 return ATOM_ENCODER_MODE_DVI;
684 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500685 case DRM_MODE_CONNECTOR_DVIA:
686 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687 return ATOM_ENCODER_MODE_CRT;
688 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500689 case DRM_MODE_CONNECTOR_Composite:
690 case DRM_MODE_CONNECTOR_SVIDEO:
691 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 /* fix me */
693 return ATOM_ENCODER_MODE_TV;
694 /*return ATOM_ENCODER_MODE_CV;*/
695 break;
696 }
697}
698
Alex Deucher1a66c952009-11-20 19:40:13 -0500699/*
700 * DIG Encoder/Transmitter Setup
701 *
702 * DCE 3.0/3.1
703 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
704 * Supports up to 3 digital outputs
705 * - 2 DIG encoder blocks.
706 * DIG1 can drive UNIPHY link A or link B
707 * DIG2 can drive UNIPHY link B or LVTMA
708 *
709 * DCE 3.2
710 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
711 * Supports up to 5 digital outputs
712 * - 2 DIG encoder blocks.
713 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
714 *
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500715 * DCE 4.0
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500716 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500717 * Supports up to 6 digital outputs
718 * - 6 DIG encoder blocks.
719 * - DIG to PHY mapping is hardcoded
720 * DIG1 drives UNIPHY0 link A, A+B
721 * DIG2 drives UNIPHY0 link B
722 * DIG3 drives UNIPHY1 link A, A+B
723 * DIG4 drives UNIPHY1 link B
724 * DIG5 drives UNIPHY2 link A, A+B
725 * DIG6 drives UNIPHY2 link B
726 *
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500727 * DCE 4.1
728 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
729 * Supports up to 6 digital outputs
730 * - 2 DIG encoder blocks.
731 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
732 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500733 * Routing
734 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
735 * Examples:
736 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
737 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
738 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
739 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
740 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500741
742union dig_encoder_control {
743 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
744 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
745 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
746};
747
748void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
750{
751 struct drm_device *dev = encoder->dev;
752 struct radeon_device *rdev = dev->dev_private;
753 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500754 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400755 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500756 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400757 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200758 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400759 int dp_clock = 0;
760 int dp_lane_count = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761
Alex Deucher4aab97e2010-08-12 18:58:48 -0400762 if (connector) {
763 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
764 struct radeon_connector_atom_dig *dig_connector =
765 radeon_connector->con_priv;
766
767 dp_clock = dig_connector->dp_clock;
768 dp_lane_count = dig_connector->dp_lane_count;
769 }
770
771 /* no dig encoder assigned */
772 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 return;
774
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 memset(&args, 0, sizeof(args));
776
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500777 if (ASIC_IS_DCE4(rdev))
778 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
779 else {
780 if (dig->dig_encoder)
781 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
782 else
783 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
784 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785
Alex Deuchera084e6e2010-03-18 01:04:01 -0400786 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
787 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500789 args.v1.ucAction = action;
790 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
791 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500793 if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400794 if (dp_clock == 270000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500795 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400796 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500797 } else if (radeon_encoder->pixel_clock > 165000)
798 args.v1.ucLaneNum = 8;
799 else
800 args.v1.ucLaneNum = 4;
801
802 if (ASIC_IS_DCE4(rdev)) {
803 args.v3.acConfig.ucDigSel = dig->dig_encoder;
804 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 } else {
806 switch (radeon_encoder->encoder_id) {
807 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500808 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500810 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500812 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
813 break;
814 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
815 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816 break;
817 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400818 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500819 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
820 else
821 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 }
823
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
825
826}
827
828union dig_transmitter_control {
829 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
830 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500831 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832};
833
Alex Deucher5801ead2009-11-24 13:32:59 -0500834void
Alex Deucher1a66c952009-11-20 19:40:13 -0500835atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836{
837 struct drm_device *dev = encoder->dev;
838 struct radeon_device *rdev = dev->dev_private;
839 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500840 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400841 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400843 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500845 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500846 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400847 int dp_clock = 0;
848 int dp_lane_count = 0;
849 int connector_object_id = 0;
850 int igp_lane_info = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851
Alex Deucher4aab97e2010-08-12 18:58:48 -0400852 if (connector) {
853 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
854 struct radeon_connector_atom_dig *dig_connector =
855 radeon_connector->con_priv;
856
857 dp_clock = dig_connector->dp_clock;
858 dp_lane_count = dig_connector->dp_lane_count;
859 connector_object_id =
860 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
861 igp_lane_info = dig_connector->igp_lane_info;
862 }
863
864 /* no dig encoder assigned */
865 if (dig->dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500866 return;
867
Alex Deucherf92a8b62009-11-23 18:40:40 -0500868 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
869 is_dp = true;
870
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 memset(&args, 0, sizeof(args));
872
Alex Deucher4aab97e2010-08-12 18:58:48 -0400873 switch (radeon_encoder->encoder_id) {
Alex Deucher99999aa2010-11-16 12:09:41 -0500874 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
875 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
876 break;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400877 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
878 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
879 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400881 break;
882 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
883 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
884 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 }
886
Alex Deuchera084e6e2010-03-18 01:04:01 -0400887 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
888 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889
890 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500891 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400892 args.v1.usInitInfo = connector_object_id;
Alex Deucher1a66c952009-11-20 19:40:13 -0500893 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
894 args.v1.asMode.ucLaneSel = lane_num;
895 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500896 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -0500897 if (is_dp)
898 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -0400899 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -0500900 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -0500901 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
902 else
903 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
904 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500905 if (ASIC_IS_DCE4(rdev)) {
906 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -0400907 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500908 else if (radeon_encoder->pixel_clock > 165000)
909 args.v3.ucLaneNum = 8;
910 else
911 args.v3.ucLaneNum = 4;
912
Alex Deucherb61c99d2010-12-16 18:40:29 -0500913 if (dig->linkb) {
914 args.v3.acConfig.ucLinkSel = 1;
915 args.v3.acConfig.ucEncoderSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500916 }
917
918 /* Select the PLL for the PHY
919 * DP PHY should be clocked from external src if there is
920 * one.
921 */
922 if (encoder->crtc) {
923 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
924 pll_id = radeon_crtc->pll_id;
925 }
926 if (is_dp && rdev->clock.dp_extclk)
927 args.v3.acConfig.ucRefClkSource = 2; /* external src */
928 else
929 args.v3.acConfig.ucRefClkSource = pll_id;
930
931 switch (radeon_encoder->encoder_id) {
932 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
933 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500934 break;
935 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
936 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500937 break;
938 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
939 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500940 break;
941 }
942
943 if (is_dp)
944 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
945 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
946 if (dig->coherent_mode)
947 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400948 if (radeon_encoder->pixel_clock > 165000)
949 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500950 }
951 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400952 args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -0400953 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -0500954 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955
956 switch (radeon_encoder->encoder_id) {
957 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
958 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 break;
960 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
961 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200962 break;
963 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
964 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965 break;
966 }
967
Alex Deucherf92a8b62009-11-23 18:40:40 -0500968 if (is_dp)
969 args.v2.acConfig.fCoherentMode = 1;
970 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 if (dig->coherent_mode)
972 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400973 if (radeon_encoder->pixel_clock > 165000)
974 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975 }
976 } else {
977 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978
Dave Airlief28cf332010-01-28 17:15:25 +1000979 if (dig->dig_encoder)
980 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
981 else
982 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
983
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400984 if ((rdev->flags & RADEON_IS_IGP) &&
985 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
986 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400987 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400988 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400989 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400990 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400991 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400992 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400993 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400994 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
995 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400996 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400997 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400998 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400999 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 }
1002
Alex Deucher5137ee92010-08-12 18:58:47 -04001003 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001004 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1005 else
1006 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1007
Alex Deucherf92a8b62009-11-23 18:40:40 -05001008 if (is_dp)
1009 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1010 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001011 if (dig->coherent_mode)
1012 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001013 if (radeon_encoder->pixel_clock > 165000)
1014 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015 }
1016 }
1017
1018 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019}
1020
Alex Deucher8b834852010-11-17 02:54:42 -05001021void
1022atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1023{
1024 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1025 struct drm_device *dev = radeon_connector->base.dev;
1026 struct radeon_device *rdev = dev->dev_private;
1027 union dig_transmitter_control args;
1028 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1029 uint8_t frev, crev;
1030
1031 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1032 return;
1033
1034 if (!ASIC_IS_DCE4(rdev))
1035 return;
1036
1037 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
1038 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1039 return;
1040
1041 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1042 return;
1043
1044 memset(&args, 0, sizeof(args));
1045
1046 args.v1.ucAction = action;
1047
1048 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1049}
1050
Alex Deucher3e4b9982010-11-16 12:09:42 -05001051union external_encoder_control {
1052 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001053 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001054};
1055
1056static void
1057atombios_external_encoder_setup(struct drm_encoder *encoder,
1058 struct drm_encoder *ext_encoder,
1059 int action)
1060{
1061 struct drm_device *dev = encoder->dev;
1062 struct radeon_device *rdev = dev->dev_private;
1063 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001064 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001065 union external_encoder_control args;
1066 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1067 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1068 u8 frev, crev;
1069 int dp_clock = 0;
1070 int dp_lane_count = 0;
1071 int connector_object_id = 0;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001072 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001073
1074 if (connector) {
1075 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1076 struct radeon_connector_atom_dig *dig_connector =
1077 radeon_connector->con_priv;
1078
1079 dp_clock = dig_connector->dp_clock;
1080 dp_lane_count = dig_connector->dp_lane_count;
1081 connector_object_id =
1082 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1083 }
1084
1085 memset(&args, 0, sizeof(args));
1086
1087 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1088 return;
1089
1090 switch (frev) {
1091 case 1:
1092 /* no params on frev 1 */
1093 break;
1094 case 2:
1095 switch (crev) {
1096 case 1:
1097 case 2:
1098 args.v1.sDigEncoder.ucAction = action;
1099 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1100 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1101
1102 if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1103 if (dp_clock == 270000)
1104 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1105 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1106 } else if (radeon_encoder->pixel_clock > 165000)
1107 args.v1.sDigEncoder.ucLaneNum = 8;
1108 else
1109 args.v1.sDigEncoder.ucLaneNum = 4;
1110 break;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001111 case 3:
1112 args.v3.sExtEncoder.ucAction = action;
1113 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1114 args.v3.sExtEncoder.usConnectorId = connector_object_id;
1115 else
1116 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1117 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1118
1119 if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1120 if (dp_clock == 270000)
1121 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1122 else if (dp_clock == 540000)
1123 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1124 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1125 } else if (radeon_encoder->pixel_clock > 165000)
1126 args.v3.sExtEncoder.ucLaneNum = 8;
1127 else
1128 args.v3.sExtEncoder.ucLaneNum = 4;
1129 switch (ext_enum) {
1130 case GRAPH_OBJECT_ENUM_ID1:
1131 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1132 break;
1133 case GRAPH_OBJECT_ENUM_ID2:
1134 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1135 break;
1136 case GRAPH_OBJECT_ENUM_ID3:
1137 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1138 break;
1139 }
1140 args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
1141 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001142 default:
1143 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1144 return;
1145 }
1146 break;
1147 default:
1148 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1149 return;
1150 }
1151 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1152}
1153
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154static void
1155atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1156{
1157 struct drm_device *dev = encoder->dev;
1158 struct radeon_device *rdev = dev->dev_private;
1159 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1160 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1161 ENABLE_YUV_PS_ALLOCATION args;
1162 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1163 uint32_t temp, reg;
1164
1165 memset(&args, 0, sizeof(args));
1166
1167 if (rdev->family >= CHIP_R600)
1168 reg = R600_BIOS_3_SCRATCH;
1169 else
1170 reg = RADEON_BIOS_3_SCRATCH;
1171
1172 /* XXX: fix up scratch reg handling */
1173 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001174 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1176 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001177 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001178 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1179 else
1180 WREG32(reg, 0);
1181
1182 if (enable)
1183 args.ucEnable = ATOM_ENABLE;
1184 args.ucCRTC = radeon_crtc->crtc_id;
1185
1186 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1187
1188 WREG32(reg, temp);
1189}
1190
1191static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001192radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1193{
1194 struct drm_device *dev = encoder->dev;
1195 struct radeon_device *rdev = dev->dev_private;
1196 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001197 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1199 int index = 0;
1200 bool is_dig = false;
1201
1202 memset(&args, 0, sizeof(args));
1203
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001204 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001205 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1206 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001207 switch (radeon_encoder->encoder_id) {
1208 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1209 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1210 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1211 break;
1212 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1213 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1214 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1215 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1216 is_dig = true;
1217 break;
1218 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1219 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1221 break;
Alex Deucher99999aa2010-11-16 12:09:41 -05001222 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1223 if (ASIC_IS_DCE3(rdev))
1224 is_dig = true;
1225 else
1226 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1227 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001228 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1229 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1230 break;
1231 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1232 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1233 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1234 else
1235 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1236 break;
1237 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1238 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001239 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001241 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1243 else
1244 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1245 break;
1246 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1247 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001248 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001250 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001251 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1252 else
1253 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1254 break;
1255 }
1256
1257 if (is_dig) {
1258 switch (mode) {
1259 case DRM_MODE_DPMS_ON:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001260 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001261 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001262 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001263
Alex Deucher8b834852010-11-17 02:54:42 -05001264 if (connector &&
1265 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1266 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1267 struct radeon_connector_atom_dig *radeon_dig_connector =
1268 radeon_connector->con_priv;
1269 atombios_set_edp_panel_power(connector,
1270 ATOM_TRANSMITTER_ACTION_POWER_ON);
1271 radeon_dig_connector->edp_on = true;
1272 }
Dave Airlie58682f12009-11-26 08:56:35 +10001273 dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001274 if (ASIC_IS_DCE4(rdev))
1275 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
Dave Airlie58682f12009-11-26 08:56:35 +10001276 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001277 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1278 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279 break;
1280 case DRM_MODE_DPMS_STANDBY:
1281 case DRM_MODE_DPMS_SUSPEND:
1282 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001283 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001284 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Alex Deucher8b834852010-11-17 02:54:42 -05001285 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1286
Alex Deucherfb668c22010-03-31 14:42:11 -04001287 if (ASIC_IS_DCE4(rdev))
1288 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
Alex Deucher8b834852010-11-17 02:54:42 -05001289 if (connector &&
1290 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1291 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1292 struct radeon_connector_atom_dig *radeon_dig_connector =
1293 radeon_connector->con_priv;
1294 atombios_set_edp_panel_power(connector,
1295 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1296 radeon_dig_connector->edp_on = false;
1297 }
Alex Deucherfb668c22010-03-31 14:42:11 -04001298 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001299 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1300 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001301 break;
1302 }
1303 } else {
1304 switch (mode) {
1305 case DRM_MODE_DPMS_ON:
1306 args.ucAction = ATOM_ENABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001307 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1308 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1309 args.ucAction = ATOM_LCD_BLON;
1310 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1311 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001312 break;
1313 case DRM_MODE_DPMS_STANDBY:
1314 case DRM_MODE_DPMS_SUSPEND:
1315 case DRM_MODE_DPMS_OFF:
1316 args.ucAction = ATOM_DISABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001317 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1318 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1319 args.ucAction = ATOM_LCD_BLOFF;
1320 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1321 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001322 break;
1323 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001324 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001325
1326 if (ext_encoder) {
1327 int action;
1328
1329 switch (mode) {
1330 case DRM_MODE_DPMS_ON:
1331 default:
Alex Deucherbf982eb2010-11-22 17:56:24 -05001332 if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP))
1333 action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
1334 else
1335 action = ATOM_ENABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001336 break;
1337 case DRM_MODE_DPMS_STANDBY:
1338 case DRM_MODE_DPMS_SUSPEND:
1339 case DRM_MODE_DPMS_OFF:
Alex Deucherbf982eb2010-11-22 17:56:24 -05001340 if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP))
1341 action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
1342 else
1343 action = ATOM_DISABLE;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001344 break;
1345 }
1346 atombios_external_encoder_setup(encoder, ext_encoder, action);
1347 }
1348
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001350
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351}
1352
Alex Deucher9ae47862010-02-01 19:06:06 -05001353union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1355 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1356};
1357
1358static void
1359atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1360{
1361 struct drm_device *dev = encoder->dev;
1362 struct radeon_device *rdev = dev->dev_private;
1363 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1364 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001365 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001366 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1367 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001368 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001369
1370 memset(&args, 0, sizeof(args));
1371
Alex Deuchera084e6e2010-03-18 01:04:01 -04001372 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1373 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374
1375 switch (frev) {
1376 case 1:
1377 switch (crev) {
1378 case 1:
1379 default:
1380 if (ASIC_IS_AVIVO(rdev))
1381 args.v1.ucCRTC = radeon_crtc->crtc_id;
1382 else {
1383 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1384 args.v1.ucCRTC = radeon_crtc->crtc_id;
1385 } else {
1386 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1387 }
1388 }
1389 switch (radeon_encoder->encoder_id) {
1390 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1391 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1392 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1393 break;
1394 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1395 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1396 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1397 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1398 else
1399 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1400 break;
1401 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1402 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1403 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1404 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1405 break;
1406 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1407 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001408 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001409 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001410 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001411 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1412 else
1413 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1414 break;
1415 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1416 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001417 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001419 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1421 else
1422 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1423 break;
1424 }
1425 break;
1426 case 2:
1427 args.v2.ucCRTC = radeon_crtc->crtc_id;
1428 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1429 switch (radeon_encoder->encoder_id) {
1430 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1431 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1432 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001433 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1434 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001435 switch (dig->dig_encoder) {
1436 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001437 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001438 break;
1439 case 1:
1440 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1441 break;
1442 case 2:
1443 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1444 break;
1445 case 3:
1446 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1447 break;
1448 case 4:
1449 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1450 break;
1451 case 5:
1452 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1453 break;
1454 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455 break;
1456 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1457 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1458 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001460 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001462 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001463 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1464 else
1465 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1466 break;
1467 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001468 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001470 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001471 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1472 else
1473 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1474 break;
1475 }
1476 break;
1477 }
1478 break;
1479 default:
1480 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
Alex Deucher99999aa2010-11-16 12:09:41 -05001481 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001482 }
1483
1484 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001485
1486 /* update scratch regs with new routing */
1487 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488}
1489
1490static void
1491atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1492 struct drm_display_mode *mode)
1493{
1494 struct drm_device *dev = encoder->dev;
1495 struct radeon_device *rdev = dev->dev_private;
1496 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1497 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1498
1499 /* Funky macbooks */
1500 if ((dev->pdev->device == 0x71C5) &&
1501 (dev->pdev->subsystem_vendor == 0x106b) &&
1502 (dev->pdev->subsystem_device == 0x0080)) {
1503 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1504 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1505
1506 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1507 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1508
1509 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1510 }
1511 }
1512
1513 /* set scaler clears this on some chips */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001514 /* XXX check DCE4 */
Alex Deucherceefedd2009-10-13 23:57:47 -04001515 if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
1516 if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
1517 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1518 AVIVO_D1MODE_INTERLEAVE_EN);
1519 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001520}
1521
Dave Airlief28cf332010-01-28 17:15:25 +10001522static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1523{
1524 struct drm_device *dev = encoder->dev;
1525 struct radeon_device *rdev = dev->dev_private;
1526 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1527 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1528 struct drm_encoder *test_encoder;
1529 struct radeon_encoder_atom_dig *dig;
1530 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001531
1532 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001533 dig = radeon_encoder->enc_priv;
Alex Deucherb61c99d2010-12-16 18:40:29 -05001534 if (ASIC_IS_DCE41(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001535 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001536 return 1;
1537 else
1538 return 0;
Alex Deucherb61c99d2010-12-16 18:40:29 -05001539 } else {
1540 switch (radeon_encoder->encoder_id) {
1541 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1542 if (dig->linkb)
1543 return 1;
1544 else
1545 return 0;
1546 break;
1547 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1548 if (dig->linkb)
1549 return 3;
1550 else
1551 return 2;
1552 break;
1553 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1554 if (dig->linkb)
1555 return 5;
1556 else
1557 return 4;
1558 break;
1559 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001560 }
1561 }
1562
Dave Airlief28cf332010-01-28 17:15:25 +10001563 /* on DCE32 and encoder can driver any block so just crtc id */
1564 if (ASIC_IS_DCE32(rdev)) {
1565 return radeon_crtc->crtc_id;
1566 }
1567
1568 /* on DCE3 - LVTMA can only be driven by DIGB */
1569 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1570 struct radeon_encoder *radeon_test_encoder;
1571
1572 if (encoder == test_encoder)
1573 continue;
1574
1575 if (!radeon_encoder_is_digital(test_encoder))
1576 continue;
1577
1578 radeon_test_encoder = to_radeon_encoder(test_encoder);
1579 dig = radeon_test_encoder->enc_priv;
1580
1581 if (dig->dig_encoder >= 0)
1582 dig_enc_in_use |= (1 << dig->dig_encoder);
1583 }
1584
1585 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1586 if (dig_enc_in_use & 0x2)
1587 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1588 return 1;
1589 }
1590 if (!(dig_enc_in_use & 1))
1591 return 0;
1592 return 1;
1593}
1594
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001595static void
1596radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1597 struct drm_display_mode *mode,
1598 struct drm_display_mode *adjusted_mode)
1599{
1600 struct drm_device *dev = encoder->dev;
1601 struct radeon_device *rdev = dev->dev_private;
1602 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001603 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001605 radeon_encoder->pixel_clock = adjusted_mode->clock;
1606
Alex Deucherc6f85052010-04-23 02:26:55 -04001607 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001608 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609 atombios_yuv_setup(encoder, true);
1610 else
1611 atombios_yuv_setup(encoder, false);
1612 }
1613
1614 switch (radeon_encoder->encoder_id) {
1615 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1616 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1617 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1618 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1619 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1620 break;
1621 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1622 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1623 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1624 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001625 if (ASIC_IS_DCE4(rdev)) {
1626 /* disable the transmitter */
1627 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1628 /* setup and enable the encoder */
1629 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001631 /* init and enable the transmitter */
1632 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1633 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1634 } else {
1635 /* disable the encoder and transmitter */
1636 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1637 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1638
1639 /* setup and enable the encoder and transmitter */
1640 atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
1641 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1642 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1643 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1644 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001645 break;
1646 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1648 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001649 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650 break;
1651 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1652 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1653 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1654 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1655 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001656 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1657 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1658 atombios_tv_setup(encoder, ATOM_ENABLE);
1659 else
1660 atombios_tv_setup(encoder, ATOM_DISABLE);
1661 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662 break;
1663 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001664
1665 if (ext_encoder) {
Alex Deucherbf982eb2010-11-22 17:56:24 -05001666 if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP)) {
1667 atombios_external_encoder_setup(encoder, ext_encoder,
1668 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
1669 atombios_external_encoder_setup(encoder, ext_encoder,
1670 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1671 } else
1672 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001673 }
1674
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001675 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001676
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001677 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1678 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001679 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001680 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001681}
1682
1683static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001684atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001685{
1686 struct drm_device *dev = encoder->dev;
1687 struct radeon_device *rdev = dev->dev_private;
1688 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001689 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690
1691 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1692 ATOM_DEVICE_CV_SUPPORT |
1693 ATOM_DEVICE_CRT_SUPPORT)) {
1694 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1695 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1696 uint8_t frev, crev;
1697
1698 memset(&args, 0, sizeof(args));
1699
Alex Deuchera084e6e2010-03-18 01:04:01 -04001700 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1701 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001702
1703 args.sDacload.ucMisc = 0;
1704
1705 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1706 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1707 args.sDacload.ucDacType = ATOM_DAC_A;
1708 else
1709 args.sDacload.ucDacType = ATOM_DAC_B;
1710
Dave Airlie4ce001a2009-08-13 16:32:14 +10001711 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001712 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001713 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001714 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001715 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001716 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1717 if (crev >= 3)
1718 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001719 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001720 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1721 if (crev >= 3)
1722 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1723 }
1724
1725 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1726
1727 return true;
1728 } else
1729 return false;
1730}
1731
1732static enum drm_connector_status
1733radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1734{
1735 struct drm_device *dev = encoder->dev;
1736 struct radeon_device *rdev = dev->dev_private;
1737 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001738 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001739 uint32_t bios_0_scratch;
1740
Dave Airlie4ce001a2009-08-13 16:32:14 +10001741 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001742 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743 return connector_status_unknown;
1744 }
1745
1746 if (rdev->family >= CHIP_R600)
1747 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1748 else
1749 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1750
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001751 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001752 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1754 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001755 }
1756 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001757 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1758 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001759 }
1760 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001761 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1762 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001763 }
1764 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1766 return connector_status_connected; /* CTV */
1767 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1768 return connector_status_connected; /* STV */
1769 }
1770 return connector_status_disconnected;
1771}
1772
1773static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
1774{
Alex Deucher267364a2010-03-08 17:10:41 -05001775 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherfb939df2010-11-08 16:08:29 +00001776 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher267364a2010-03-08 17:10:41 -05001777
1778 if (radeon_encoder->active_device &
1779 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
1780 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1781 if (dig)
1782 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
1783 }
1784
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001785 radeon_atom_output_lock(encoder, true);
1786 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05001787
Alex Deucherfb939df2010-11-08 16:08:29 +00001788 /* select the clock/data port if it uses a router */
1789 if (connector) {
1790 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1791 if (radeon_connector->router.cd_valid)
1792 radeon_router_select_cd_port(radeon_connector);
1793 }
1794
Alex Deucher267364a2010-03-08 17:10:41 -05001795 /* this is needed for the pll/ss setup to work correctly in some cases */
1796 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001797}
1798
1799static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
1800{
1801 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1802 radeon_atom_output_lock(encoder, false);
1803}
1804
Dave Airlie4ce001a2009-08-13 16:32:14 +10001805static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
1806{
Alex Deucheraa961392010-05-07 17:05:22 -04001807 struct drm_device *dev = encoder->dev;
1808 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001809 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001810 struct radeon_encoder_atom_dig *dig;
Alex Deuchera0ae5862010-11-02 05:26:48 +00001811
1812 /* check for pre-DCE3 cards with shared encoders;
1813 * can't really use the links individually, so don't disable
1814 * the encoder if it's in use by another connector
1815 */
1816 if (!ASIC_IS_DCE3(rdev)) {
1817 struct drm_encoder *other_encoder;
1818 struct radeon_encoder *other_radeon_encoder;
1819
1820 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
1821 other_radeon_encoder = to_radeon_encoder(other_encoder);
1822 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
1823 drm_helper_encoder_in_use(other_encoder))
1824 goto disable_done;
1825 }
1826 }
1827
Dave Airlie4ce001a2009-08-13 16:32:14 +10001828 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10001829
Alex Deucheraa961392010-05-07 17:05:22 -04001830 switch (radeon_encoder->encoder_id) {
1831 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1832 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1833 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1834 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1835 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
1836 break;
1837 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1838 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1839 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1840 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1841 if (ASIC_IS_DCE4(rdev))
1842 /* disable the transmitter */
1843 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1844 else {
1845 /* disable the encoder and transmitter */
1846 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1847 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1848 }
1849 break;
1850 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deucheraa961392010-05-07 17:05:22 -04001851 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1852 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001853 atombios_dvo_setup(encoder, ATOM_DISABLE);
Alex Deucheraa961392010-05-07 17:05:22 -04001854 break;
1855 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1856 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1857 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1858 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1859 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04001860 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04001861 atombios_tv_setup(encoder, ATOM_DISABLE);
1862 break;
1863 }
1864
Alex Deuchera0ae5862010-11-02 05:26:48 +00001865disable_done:
Dave Airlief28cf332010-01-28 17:15:25 +10001866 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001867 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
1868 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001869 dig = radeon_encoder->enc_priv;
1870 dig->dig_encoder = -1;
1871 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10001872 radeon_encoder->active_device = 0;
1873}
1874
Alex Deucher3e4b9982010-11-16 12:09:42 -05001875/* these are handled by the primary encoders */
1876static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
1877{
1878
1879}
1880
1881static void radeon_atom_ext_commit(struct drm_encoder *encoder)
1882{
1883
1884}
1885
1886static void
1887radeon_atom_ext_mode_set(struct drm_encoder *encoder,
1888 struct drm_display_mode *mode,
1889 struct drm_display_mode *adjusted_mode)
1890{
1891
1892}
1893
1894static void radeon_atom_ext_disable(struct drm_encoder *encoder)
1895{
1896
1897}
1898
1899static void
1900radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
1901{
1902
1903}
1904
1905static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
1906 struct drm_display_mode *mode,
1907 struct drm_display_mode *adjusted_mode)
1908{
1909 return true;
1910}
1911
1912static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
1913 .dpms = radeon_atom_ext_dpms,
1914 .mode_fixup = radeon_atom_ext_mode_fixup,
1915 .prepare = radeon_atom_ext_prepare,
1916 .mode_set = radeon_atom_ext_mode_set,
1917 .commit = radeon_atom_ext_commit,
1918 .disable = radeon_atom_ext_disable,
1919 /* no detect for TMDS/LVDS yet */
1920};
1921
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
1923 .dpms = radeon_atom_encoder_dpms,
1924 .mode_fixup = radeon_atom_mode_fixup,
1925 .prepare = radeon_atom_encoder_prepare,
1926 .mode_set = radeon_atom_encoder_mode_set,
1927 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001928 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001929 /* no detect for TMDS/LVDS yet */
1930};
1931
1932static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
1933 .dpms = radeon_atom_encoder_dpms,
1934 .mode_fixup = radeon_atom_mode_fixup,
1935 .prepare = radeon_atom_encoder_prepare,
1936 .mode_set = radeon_atom_encoder_mode_set,
1937 .commit = radeon_atom_encoder_commit,
1938 .detect = radeon_atom_dac_detect,
1939};
1940
1941void radeon_enc_destroy(struct drm_encoder *encoder)
1942{
1943 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1944 kfree(radeon_encoder->enc_priv);
1945 drm_encoder_cleanup(encoder);
1946 kfree(radeon_encoder);
1947}
1948
1949static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
1950 .destroy = radeon_enc_destroy,
1951};
1952
Dave Airlie4ce001a2009-08-13 16:32:14 +10001953struct radeon_encoder_atom_dac *
1954radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
1955{
Alex Deucheraffd8582010-04-06 01:22:41 -04001956 struct drm_device *dev = radeon_encoder->base.dev;
1957 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001958 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
1959
1960 if (!dac)
1961 return NULL;
1962
Alex Deucheraffd8582010-04-06 01:22:41 -04001963 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001964 return dac;
1965}
1966
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001967struct radeon_encoder_atom_dig *
1968radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
1969{
Alex Deucher5137ee92010-08-12 18:58:47 -04001970 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1972
1973 if (!dig)
1974 return NULL;
1975
1976 /* coherent mode by default */
1977 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10001978 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001979
Alex Deucher5137ee92010-08-12 18:58:47 -04001980 if (encoder_enum == 2)
1981 dig->linkb = true;
1982 else
1983 dig->linkb = false;
1984
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001985 return dig;
1986}
1987
1988void
Alex Deucher5137ee92010-08-12 18:58:47 -04001989radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001990{
Dave Airliedfee5612009-10-02 09:19:09 +10001991 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001992 struct drm_encoder *encoder;
1993 struct radeon_encoder *radeon_encoder;
1994
1995 /* see if we already added it */
1996 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1997 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04001998 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001999 radeon_encoder->devices |= supported_device;
2000 return;
2001 }
2002
2003 }
2004
2005 /* add a new one */
2006 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2007 if (!radeon_encoder)
2008 return;
2009
2010 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002011 switch (rdev->num_crtc) {
2012 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10002013 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002014 break;
2015 case 2:
2016 default:
Dave Airliedfee5612009-10-02 09:19:09 +10002017 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002018 break;
2019 case 6:
2020 encoder->possible_crtcs = 0x3f;
2021 break;
2022 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002023
2024 radeon_encoder->enc_priv = NULL;
2025
Alex Deucher5137ee92010-08-12 18:58:47 -04002026 radeon_encoder->encoder_enum = encoder_enum;
2027 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002028 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02002029 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04002030 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002031 radeon_encoder->is_ext_encoder = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002032
2033 switch (radeon_encoder->encoder_id) {
2034 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2035 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2036 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2037 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2038 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2039 radeon_encoder->rmx_type = RMX_FULL;
2040 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2041 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2042 } else {
2043 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2044 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04002045 if (ASIC_IS_AVIVO(rdev))
2046 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002047 }
2048 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2049 break;
2050 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2051 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04002052 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002053 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2054 break;
2055 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2056 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2057 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2058 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002059 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002060 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2061 break;
2062 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2063 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2064 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2065 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2066 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2067 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2068 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04002069 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2070 radeon_encoder->rmx_type = RMX_FULL;
2071 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2072 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05002073 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2074 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2075 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher60d15f52009-09-08 14:22:45 -04002076 } else {
2077 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2078 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04002079 if (ASIC_IS_AVIVO(rdev))
2080 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Alex Deucher60d15f52009-09-08 14:22:45 -04002081 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002082 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2083 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002084 case ENCODER_OBJECT_ID_SI170B:
2085 case ENCODER_OBJECT_ID_CH7303:
2086 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2087 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2088 case ENCODER_OBJECT_ID_TITFP513:
2089 case ENCODER_OBJECT_ID_VT1623:
2090 case ENCODER_OBJECT_ID_HDMI_SI1930:
Alex Deucherbf982eb2010-11-22 17:56:24 -05002091 case ENCODER_OBJECT_ID_TRAVIS:
2092 case ENCODER_OBJECT_ID_NUTMEG:
Alex Deucher3e4b9982010-11-16 12:09:42 -05002093 /* these are handled by the primary encoders */
2094 radeon_encoder->is_ext_encoder = true;
2095 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2096 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2097 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2098 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2099 else
2100 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2101 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2102 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002103 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002104}