blob: 24c4772ab988d76613ff93bd8ae0f337f8036e25 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
Rafał Miłecki74338742009-11-03 00:53:02 +010034uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki5ea597f2009-12-17 13:50:09 +010036uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
Rafał Miłecki74338742009-11-03 00:53:02 +010039uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +010041uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
45/*
Pauli Nieminen44ca7472010-02-11 17:25:47 +000046 * r100,rv100,rs100,rv200,rs200
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 */
Daniel Vetter2b497502010-03-11 21:19:18 +000048struct r100_mc_save {
49 u32 GENMO_WT;
50 u32 CRTC_EXT_CNTL;
51 u32 CRTC_GEN_CNTL;
52 u32 CRTC2_GEN_CNTL;
53 u32 CUR_OFFSET;
54 u32 CUR2_OFFSET;
55};
56int r100_init(struct radeon_device *rdev);
57void r100_fini(struct radeon_device *rdev);
58int r100_suspend(struct radeon_device *rdev);
59int r100_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
61void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Dave Airlie28d52042009-09-21 14:33:58 +100062void r100_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +000063bool r100_gpu_is_lockup(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +000064int r100_asic_reset(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +020065u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
67int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100068void r100_cp_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069void r100_ring_start(struct radeon_device *rdev);
70int r100_irq_set(struct radeon_device *rdev);
71int r100_irq_process(struct radeon_device *rdev);
72void r100_fence_ring_emit(struct radeon_device *rdev,
73 struct radeon_fence *fence);
74int r100_cs_parse(struct radeon_cs_parser *p);
75void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
76uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
77int r100_copy_blit(struct radeon_device *rdev,
78 uint64_t src_offset,
79 uint64_t dst_offset,
80 unsigned num_pages,
81 struct radeon_fence *fence);
Dave Airliee024e112009-06-24 09:48:08 +100082int r100_set_surface_reg(struct radeon_device *rdev, int reg,
83 uint32_t tiling_flags, uint32_t pitch,
84 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +000085void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +020086void r100_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100087void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100088int r100_ring_test(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -050089void r100_hpd_init(struct radeon_device *rdev);
90void r100_hpd_fini(struct radeon_device *rdev);
91bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
92void r100_hpd_set_polarity(struct radeon_device *rdev,
93 enum radeon_hpd_id hpd);
Daniel Vetter2b497502010-03-11 21:19:18 +000094int r100_debugfs_rbbm_init(struct radeon_device *rdev);
95int r100_debugfs_cp_init(struct radeon_device *rdev);
96void r100_cp_disable(struct radeon_device *rdev);
97int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
98void r100_cp_fini(struct radeon_device *rdev);
99int r100_pci_gart_init(struct radeon_device *rdev);
100void r100_pci_gart_fini(struct radeon_device *rdev);
101int r100_pci_gart_enable(struct radeon_device *rdev);
102void r100_pci_gart_disable(struct radeon_device *rdev);
103int r100_debugfs_mc_info_init(struct radeon_device *rdev);
104int r100_gui_wait_for_idle(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100105void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup,
106 struct radeon_cp *cp);
107bool r100_gpu_cp_is_lockup(struct radeon_device *rdev,
108 struct r100_gpu_lockup *lockup,
109 struct radeon_cp *cp);
Daniel Vetter2b497502010-03-11 21:19:18 +0000110void r100_ib_fini(struct radeon_device *rdev);
111int r100_ib_init(struct radeon_device *rdev);
112void r100_irq_disable(struct radeon_device *rdev);
113void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
114void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
115void r100_vram_init_sizes(struct radeon_device *rdev);
Daniel Vetter2b497502010-03-11 21:19:18 +0000116int r100_cp_reset(struct radeon_device *rdev);
117void r100_vga_render_disable(struct radeon_device *rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000118void r100_restore_sanity(struct radeon_device *rdev);
Daniel Vetter2b497502010-03-11 21:19:18 +0000119int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
120 struct radeon_cs_packet *pkt,
121 struct radeon_bo *robj);
122int r100_cs_parse_packet0(struct radeon_cs_parser *p,
123 struct radeon_cs_packet *pkt,
124 const unsigned *auth, unsigned n,
125 radeon_packet0_check_t check);
126int r100_cs_packet_parse(struct radeon_cs_parser *p,
127 struct radeon_cs_packet *pkt,
128 unsigned idx);
129void r100_enable_bm(struct radeon_device *rdev);
130void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000131void r100_bm_disable(struct radeon_device *rdev);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400132extern bool r100_gui_idle(struct radeon_device *rdev);
Alex Deucher49e02b72010-04-23 17:57:27 -0400133extern void r100_pm_misc(struct radeon_device *rdev);
134extern void r100_pm_prepare(struct radeon_device *rdev);
135extern void r100_pm_finish(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400136extern void r100_pm_init_profile(struct radeon_device *rdev);
137extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500138extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
139extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
140extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
Alex Deucherbae6b562010-04-22 13:38:05 -0400141
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000142/*
143 * r200,rv250,rs300,rv280
144 */
145extern int r200_copy_dma(struct radeon_device *rdev,
Daniel Vetter187f3da2010-11-28 19:06:09 +0100146 uint64_t src_offset,
147 uint64_t dst_offset,
148 unsigned num_pages,
Jerome Glisse225758d2010-03-09 14:45:10 +0000149 struct radeon_fence *fence);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100150void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151
152/*
153 * r300,r350,rv350,rv380
154 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200155extern int r300_init(struct radeon_device *rdev);
156extern void r300_fini(struct radeon_device *rdev);
157extern int r300_suspend(struct radeon_device *rdev);
158extern int r300_resume(struct radeon_device *rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +0000159extern bool r300_gpu_is_lockup(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000160extern int r300_asic_reset(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200161extern void r300_ring_start(struct radeon_device *rdev);
162extern void r300_fence_ring_emit(struct radeon_device *rdev,
163 struct radeon_fence *fence);
164extern int r300_cs_parse(struct radeon_cs_parser *p);
165extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
166extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
167extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
168extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
169extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
Alex Deucherc836a412009-12-23 10:07:50 -0500170extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100171extern void r300_set_reg_safe(struct radeon_device *rdev);
172extern void r300_mc_program(struct radeon_device *rdev);
173extern void r300_mc_init(struct radeon_device *rdev);
174extern void r300_clock_startup(struct radeon_device *rdev);
175extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
176extern int rv370_pcie_gart_init(struct radeon_device *rdev);
177extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
178extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
179extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000180
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181/*
182 * r420,r423,rv410
183 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200184extern int r420_init(struct radeon_device *rdev);
185extern void r420_fini(struct radeon_device *rdev);
186extern int r420_suspend(struct radeon_device *rdev);
187extern int r420_resume(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400188extern void r420_pm_init_profile(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100189extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
190extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
191extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
192extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193
194/*
195 * rs400,rs480
196 */
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200197extern int rs400_init(struct radeon_device *rdev);
198extern void rs400_fini(struct radeon_device *rdev);
199extern int rs400_suspend(struct radeon_device *rdev);
200extern int rs400_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201void rs400_gart_tlb_flush(struct radeon_device *rdev);
202int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
203uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
204void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100205int rs400_gart_init(struct radeon_device *rdev);
206int rs400_gart_enable(struct radeon_device *rdev);
207void rs400_gart_adjust_size(struct radeon_device *rdev);
208void rs400_gart_disable(struct radeon_device *rdev);
209void rs400_gart_fini(struct radeon_device *rdev);
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211/*
212 * rs600.
213 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000214extern int rs600_asic_reset(struct radeon_device *rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200215extern int rs600_init(struct radeon_device *rdev);
216extern void rs600_fini(struct radeon_device *rdev);
217extern int rs600_suspend(struct radeon_device *rdev);
218extern int rs600_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219int rs600_irq_set(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200220int rs600_irq_process(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100221void rs600_irq_disable(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200222u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223void rs600_gart_tlb_flush(struct radeon_device *rdev);
224int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
225uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
226void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200227void rs600_bandwidth_update(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500228void rs600_hpd_init(struct radeon_device *rdev);
229void rs600_hpd_fini(struct radeon_device *rdev);
230bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
231void rs600_hpd_set_polarity(struct radeon_device *rdev,
232 enum radeon_hpd_id hpd);
Alex Deucher49e02b72010-04-23 17:57:27 -0400233extern void rs600_pm_misc(struct radeon_device *rdev);
234extern void rs600_pm_prepare(struct radeon_device *rdev);
235extern void rs600_pm_finish(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500236extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
237extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
238extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100239void rs600_set_safe_registers(struct radeon_device *rdev);
240
Alex Deucher429770b2009-12-04 15:26:55 -0500241
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242/*
243 * rs690,rs740
244 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200245int rs690_init(struct radeon_device *rdev);
246void rs690_fini(struct radeon_device *rdev);
247int rs690_resume(struct radeon_device *rdev);
248int rs690_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
250void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200251void rs690_bandwidth_update(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100252void rs690_line_buffer_adjust(struct radeon_device *rdev,
253 struct drm_display_mode *mode1,
254 struct drm_display_mode *mode2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255
256/*
257 * rv515
258 */
Daniel Vetter187f3da2010-11-28 19:06:09 +0100259struct rv515_mc_save {
260 u32 d1vga_control;
261 u32 d2vga_control;
262 u32 vga_render_control;
263 u32 vga_hdp_control;
264 u32 d1crtc_control;
265 u32 d2crtc_control;
266};
Jerome Glisse068a1172009-06-17 13:28:30 +0200267int rv515_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200268void rv515_fini(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
270void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
271void rv515_ring_start(struct radeon_device *rdev);
272uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
273void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200274void rv515_bandwidth_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200275int rv515_resume(struct radeon_device *rdev);
276int rv515_suspend(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100277void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
278void rv515_vga_render_disable(struct radeon_device *rdev);
279void rv515_set_safe_registers(struct radeon_device *rdev);
280void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
281void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
282void rv515_clock_startup(struct radeon_device *rdev);
283void rv515_debugfs(struct radeon_device *rdev);
284
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
286/*
287 * r520,rv530,rv560,rv570,r580
288 */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200289int r520_init(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200290int r520_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291
292/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000293 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000295int r600_init(struct radeon_device *rdev);
296void r600_fini(struct radeon_device *rdev);
297int r600_suspend(struct radeon_device *rdev);
298int r600_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000299void r600_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000300int r600_wb_init(struct radeon_device *rdev);
301void r600_wb_fini(struct radeon_device *rdev);
302void r600_cp_commit(struct radeon_device *rdev);
303void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
305void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000306int r600_cs_parse(struct radeon_cs_parser *p);
307void r600_fence_ring_emit(struct radeon_device *rdev,
308 struct radeon_fence *fence);
Jerome Glisse225758d2010-03-09 14:45:10 +0000309bool r600_gpu_is_lockup(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000310int r600_asic_reset(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000311int r600_set_surface_reg(struct radeon_device *rdev, int reg,
312 uint32_t tiling_flags, uint32_t pitch,
313 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000314void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100315int r600_ib_test(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000316void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000317int r600_ring_test(struct radeon_device *rdev);
318int r600_copy_blit(struct radeon_device *rdev,
319 uint64_t src_offset, uint64_t dst_offset,
320 unsigned num_pages, struct radeon_fence *fence);
Alex Deucher429770b2009-12-04 15:26:55 -0500321void r600_hpd_init(struct radeon_device *rdev);
322void r600_hpd_fini(struct radeon_device *rdev);
323bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
324void r600_hpd_set_polarity(struct radeon_device *rdev,
325 enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100326extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400327extern bool r600_gui_idle(struct radeon_device *rdev);
Alex Deucher49e02b72010-04-23 17:57:27 -0400328extern void r600_pm_misc(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400329extern void r600_pm_init_profile(struct radeon_device *rdev);
330extern void rs780_pm_init_profile(struct radeon_device *rdev);
331extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -0500332extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
333extern int r600_get_pcie_lanes(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100334bool r600_card_posted(struct radeon_device *rdev);
335void r600_cp_stop(struct radeon_device *rdev);
336int r600_cp_start(struct radeon_device *rdev);
337void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
338int r600_cp_resume(struct radeon_device *rdev);
339void r600_cp_fini(struct radeon_device *rdev);
340int r600_count_pipe_bits(uint32_t val);
341int r600_mc_wait_for_idle(struct radeon_device *rdev);
342int r600_pcie_gart_init(struct radeon_device *rdev);
343void r600_scratch_init(struct radeon_device *rdev);
344int r600_blit_init(struct radeon_device *rdev);
345void r600_blit_fini(struct radeon_device *rdev);
346int r600_init_microcode(struct radeon_device *rdev);
347/* r600 irq */
348int r600_irq_process(struct radeon_device *rdev);
349int r600_irq_init(struct radeon_device *rdev);
350void r600_irq_fini(struct radeon_device *rdev);
351void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
352int r600_irq_set(struct radeon_device *rdev);
353void r600_irq_suspend(struct radeon_device *rdev);
354void r600_disable_interrupts(struct radeon_device *rdev);
355void r600_rlc_stop(struct radeon_device *rdev);
356/* r600 audio */
357int r600_audio_init(struct radeon_device *rdev);
358int r600_audio_tmds_index(struct drm_encoder *encoder);
359void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
360int r600_audio_channels(struct radeon_device *rdev);
361int r600_audio_bits_per_sample(struct radeon_device *rdev);
362int r600_audio_rate(struct radeon_device *rdev);
363uint8_t r600_audio_status_bits(struct radeon_device *rdev);
364uint8_t r600_audio_category_code(struct radeon_device *rdev);
365void r600_audio_schedule_polling(struct radeon_device *rdev);
366void r600_audio_enable_polling(struct drm_encoder *encoder);
367void r600_audio_disable_polling(struct drm_encoder *encoder);
368void r600_audio_fini(struct radeon_device *rdev);
369void r600_hdmi_init(struct drm_encoder *encoder);
370int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
371void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000372
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000373/*
374 * rv770,rv730,rv710,rv740
375 */
376int rv770_init(struct radeon_device *rdev);
377void rv770_fini(struct radeon_device *rdev);
378int rv770_suspend(struct radeon_device *rdev);
379int rv770_resume(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100380void rv770_pm_misc(struct radeon_device *rdev);
381u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
382void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
383void r700_cp_stop(struct radeon_device *rdev);
384void r700_cp_fini(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000385
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500386/*
387 * evergreen
388 */
Daniel Vetter3574dda2011-02-18 17:59:19 +0100389struct evergreen_mc_save {
390 u32 vga_control[6];
391 u32 vga_render_control;
392 u32 vga_hdp_control;
393 u32 crtc_control[6];
394};
Alex Deucher0fcdb612010-03-24 13:20:41 -0400395void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500396int evergreen_init(struct radeon_device *rdev);
397void evergreen_fini(struct radeon_device *rdev);
398int evergreen_suspend(struct radeon_device *rdev);
399int evergreen_resume(struct radeon_device *rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +0000400bool evergreen_gpu_is_lockup(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000401int evergreen_asic_reset(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500402void evergreen_bandwidth_update(struct radeon_device *rdev);
Alex Deucher12920592011-02-02 12:37:40 -0500403void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400404int evergreen_copy_blit(struct radeon_device *rdev,
405 uint64_t src_offset, uint64_t dst_offset,
406 unsigned num_pages, struct radeon_fence *fence);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500407void evergreen_hpd_init(struct radeon_device *rdev);
408void evergreen_hpd_fini(struct radeon_device *rdev);
409bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
410void evergreen_hpd_set_polarity(struct radeon_device *rdev,
411 enum radeon_hpd_id hpd);
Alex Deucher45f9a392010-03-24 13:55:51 -0400412u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
413int evergreen_irq_set(struct radeon_device *rdev);
414int evergreen_irq_process(struct radeon_device *rdev);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400415extern int evergreen_cs_parse(struct radeon_cs_parser *p);
Alex Deucher49e02b72010-04-23 17:57:27 -0400416extern void evergreen_pm_misc(struct radeon_device *rdev);
417extern void evergreen_pm_prepare(struct radeon_device *rdev);
418extern void evergreen_pm_finish(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500419extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
420extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
421extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100422void evergreen_disable_interrupt_state(struct radeon_device *rdev);
423int evergreen_blit_init(struct radeon_device *rdev);
424void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400425
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426#endif