blob: 636116bedcb49e554878c2cc8a51d496ae6b8764 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
Rafał Miłecki74338742009-11-03 00:53:02 +010034uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
37
Rafał Miłecki74338742009-11-03 00:53:02 +010038uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +010040uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
42void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
43
44/*
45 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
46 */
Jerome Glissed4550902009-10-01 10:12:06 +020047extern int r100_init(struct radeon_device *rdev);
48extern void r100_fini(struct radeon_device *rdev);
49extern int r100_suspend(struct radeon_device *rdev);
50extern int r100_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
52void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Dave Airlie28d52042009-09-21 14:33:58 +100053void r100_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054int r100_gpu_reset(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +020055u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020056void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
57int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100058void r100_cp_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059void r100_ring_start(struct radeon_device *rdev);
60int r100_irq_set(struct radeon_device *rdev);
61int r100_irq_process(struct radeon_device *rdev);
62void r100_fence_ring_emit(struct radeon_device *rdev,
63 struct radeon_fence *fence);
64int r100_cs_parse(struct radeon_cs_parser *p);
65void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
66uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
67int r100_copy_blit(struct radeon_device *rdev,
68 uint64_t src_offset,
69 uint64_t dst_offset,
70 unsigned num_pages,
71 struct radeon_fence *fence);
Dave Airliee024e112009-06-24 09:48:08 +100072int r100_set_surface_reg(struct radeon_device *rdev, int reg,
73 uint32_t tiling_flags, uint32_t pitch,
74 uint32_t offset, uint32_t obj_size);
75int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +020076void r100_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100077void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100078int r100_ring_test(struct radeon_device *rdev);
Dave Airlie23956df2009-11-23 12:01:09 +100079void r100_hdp_flush(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -050080void r100_hpd_init(struct radeon_device *rdev);
81void r100_hpd_fini(struct radeon_device *rdev);
82bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
83void r100_hpd_set_polarity(struct radeon_device *rdev,
84 enum radeon_hpd_id hpd);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085
86static struct radeon_asic r100_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +020087 .init = &r100_init,
Jerome Glissed4550902009-10-01 10:12:06 +020088 .fini = &r100_fini,
89 .suspend = &r100_suspend,
90 .resume = &r100_resume,
Dave Airlie28d52042009-09-21 14:33:58 +100091 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092 .gpu_reset = &r100_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
94 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100095 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096 .ring_start = &r100_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +100097 .ring_test = &r100_ring_test,
98 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099 .irq_set = &r100_irq_set,
100 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200101 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 .fence_ring_emit = &r100_fence_ring_emit,
103 .cs_parse = &r100_cs_parse,
104 .copy_blit = &r100_copy_blit,
105 .copy_dma = NULL,
106 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100107 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100109 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 .set_memory_clock = NULL,
111 .set_pcie_lanes = NULL,
112 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000113 .set_surface_reg = r100_set_surface_reg,
114 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200115 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000116 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500117 .hpd_init = &r100_hpd_init,
118 .hpd_fini = &r100_hpd_fini,
119 .hpd_sense = &r100_hpd_sense,
120 .hpd_set_polarity = &r100_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121};
122
123
124/*
125 * r300,r350,rv350,rv380
126 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200127extern int r300_init(struct radeon_device *rdev);
128extern void r300_fini(struct radeon_device *rdev);
129extern int r300_suspend(struct radeon_device *rdev);
130extern int r300_resume(struct radeon_device *rdev);
131extern int r300_gpu_reset(struct radeon_device *rdev);
132extern void r300_ring_start(struct radeon_device *rdev);
133extern void r300_fence_ring_emit(struct radeon_device *rdev,
134 struct radeon_fence *fence);
135extern int r300_cs_parse(struct radeon_cs_parser *p);
136extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
137extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
138extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
139extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
140extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
141extern int r300_copy_dma(struct radeon_device *rdev,
142 uint64_t src_offset,
143 uint64_t dst_offset,
144 unsigned num_pages,
145 struct radeon_fence *fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146static struct radeon_asic r300_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200147 .init = &r300_init,
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200148 .fini = &r300_fini,
149 .suspend = &r300_suspend,
150 .resume = &r300_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000151 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 .gart_tlb_flush = &r100_pci_gart_tlb_flush,
154 .gart_set_page = &r100_pci_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000155 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000157 .ring_test = &r100_ring_test,
158 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 .irq_set = &r100_irq_set,
160 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200161 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 .fence_ring_emit = &r300_fence_ring_emit,
163 .cs_parse = &r300_cs_parse,
164 .copy_blit = &r100_copy_blit,
165 .copy_dma = &r300_copy_dma,
166 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100167 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100169 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 .set_memory_clock = NULL,
171 .set_pcie_lanes = &rv370_set_pcie_lanes,
172 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000173 .set_surface_reg = r100_set_surface_reg,
174 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200175 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000176 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500177 .hpd_init = &r100_hpd_init,
178 .hpd_fini = &r100_hpd_fini,
179 .hpd_sense = &r100_hpd_sense,
180 .hpd_set_polarity = &r100_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181};
182
183/*
184 * r420,r423,rv410
185 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200186extern int r420_init(struct radeon_device *rdev);
187extern void r420_fini(struct radeon_device *rdev);
188extern int r420_suspend(struct radeon_device *rdev);
189extern int r420_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190static struct radeon_asic r420_asic = {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200191 .init = &r420_init,
192 .fini = &r420_fini,
193 .suspend = &r420_suspend,
194 .resume = &r420_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000195 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
198 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000199 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201 .ring_test = &r100_ring_test,
202 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203 .irq_set = &r100_irq_set,
204 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200205 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206 .fence_ring_emit = &r300_fence_ring_emit,
207 .cs_parse = &r300_cs_parse,
208 .copy_blit = &r100_copy_blit,
209 .copy_dma = &r300_copy_dma,
210 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100211 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100213 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214 .set_memory_clock = &radeon_atom_set_memory_clock,
215 .set_pcie_lanes = &rv370_set_pcie_lanes,
216 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000217 .set_surface_reg = r100_set_surface_reg,
218 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200219 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000220 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500221 .hpd_init = &r100_hpd_init,
222 .hpd_fini = &r100_hpd_fini,
223 .hpd_sense = &r100_hpd_sense,
224 .hpd_set_polarity = &r100_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225};
226
227
228/*
229 * rs400,rs480
230 */
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200231extern int rs400_init(struct radeon_device *rdev);
232extern void rs400_fini(struct radeon_device *rdev);
233extern int rs400_suspend(struct radeon_device *rdev);
234extern int rs400_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235void rs400_gart_tlb_flush(struct radeon_device *rdev);
236int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
237uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
238void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
239static struct radeon_asic rs400_asic = {
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200240 .init = &rs400_init,
241 .fini = &rs400_fini,
242 .suspend = &rs400_suspend,
243 .resume = &rs400_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000244 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 .gart_tlb_flush = &rs400_gart_tlb_flush,
247 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000248 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000250 .ring_test = &r100_ring_test,
251 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 .irq_set = &r100_irq_set,
253 .irq_process = &r100_irq_process,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200254 .get_vblank_counter = &r100_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255 .fence_ring_emit = &r300_fence_ring_emit,
256 .cs_parse = &r300_cs_parse,
257 .copy_blit = &r100_copy_blit,
258 .copy_dma = &r300_copy_dma,
259 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100260 .get_engine_clock = &radeon_legacy_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 .set_engine_clock = &radeon_legacy_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100262 .get_memory_clock = NULL,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 .set_memory_clock = NULL,
264 .set_pcie_lanes = NULL,
265 .set_clock_gating = &radeon_legacy_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000266 .set_surface_reg = r100_set_surface_reg,
267 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200268 .bandwidth_update = &r100_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000269 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500270 .hpd_init = &r100_hpd_init,
271 .hpd_fini = &r100_hpd_fini,
272 .hpd_sense = &r100_hpd_sense,
273 .hpd_set_polarity = &r100_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274};
275
276
277/*
278 * rs600.
279 */
Jerome Glissec010f802009-09-30 22:09:06 +0200280extern int rs600_init(struct radeon_device *rdev);
281extern void rs600_fini(struct radeon_device *rdev);
282extern int rs600_suspend(struct radeon_device *rdev);
283extern int rs600_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284int rs600_irq_set(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200285int rs600_irq_process(struct radeon_device *rdev);
286u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287void rs600_gart_tlb_flush(struct radeon_device *rdev);
288int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
289uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
290void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200291void rs600_bandwidth_update(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500292void rs600_hpd_init(struct radeon_device *rdev);
293void rs600_hpd_fini(struct radeon_device *rdev);
294bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
295void rs600_hpd_set_polarity(struct radeon_device *rdev,
296 enum radeon_hpd_id hpd);
297
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298static struct radeon_asic rs600_asic = {
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000299 .init = &rs600_init,
Jerome Glissec010f802009-09-30 22:09:06 +0200300 .fini = &rs600_fini,
301 .suspend = &rs600_suspend,
302 .resume = &rs600_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000303 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 .gart_tlb_flush = &rs600_gart_tlb_flush,
306 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000307 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000309 .ring_test = &r100_ring_test,
310 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200312 .irq_process = &rs600_irq_process,
313 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 .fence_ring_emit = &r300_fence_ring_emit,
315 .cs_parse = &r300_cs_parse,
316 .copy_blit = &r100_copy_blit,
317 .copy_dma = &r300_copy_dma,
318 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100319 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100321 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 .set_memory_clock = &radeon_atom_set_memory_clock,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_atom_set_clock_gating,
Jerome Glissec93bb852009-07-13 21:04:08 +0200325 .bandwidth_update = &rs600_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000326 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500327 .hpd_init = &rs600_hpd_init,
328 .hpd_fini = &rs600_hpd_fini,
329 .hpd_sense = &rs600_hpd_sense,
330 .hpd_set_polarity = &rs600_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331};
332
333
334/*
335 * rs690,rs740
336 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200337int rs690_init(struct radeon_device *rdev);
338void rs690_fini(struct radeon_device *rdev);
339int rs690_resume(struct radeon_device *rdev);
340int rs690_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
342void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200343void rs690_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344static struct radeon_asic rs690_asic = {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200345 .init = &rs690_init,
346 .fini = &rs690_fini,
347 .suspend = &rs690_suspend,
348 .resume = &rs690_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000349 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350 .gpu_reset = &r300_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 .gart_tlb_flush = &rs400_gart_tlb_flush,
352 .gart_set_page = &rs400_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000353 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 .ring_start = &r300_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000355 .ring_test = &r100_ring_test,
356 .ring_ib_execute = &r100_ring_ib_execute,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357 .irq_set = &rs600_irq_set,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200358 .irq_process = &rs600_irq_process,
359 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 .fence_ring_emit = &r300_fence_ring_emit,
361 .cs_parse = &r300_cs_parse,
362 .copy_blit = &r100_copy_blit,
363 .copy_dma = &r300_copy_dma,
364 .copy = &r300_copy_dma,
Rafał Miłecki74338742009-11-03 00:53:02 +0100365 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100367 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 .set_memory_clock = &radeon_atom_set_memory_clock,
369 .set_pcie_lanes = NULL,
370 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000371 .set_surface_reg = r100_set_surface_reg,
372 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200373 .bandwidth_update = &rs690_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000374 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500375 .hpd_init = &rs600_hpd_init,
376 .hpd_fini = &rs600_hpd_fini,
377 .hpd_sense = &rs600_hpd_sense,
378 .hpd_set_polarity = &rs600_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379};
380
381
382/*
383 * rv515
384 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200385int rv515_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200386void rv515_fini(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387int rv515_gpu_reset(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
389void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
390void rv515_ring_start(struct radeon_device *rdev);
391uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
392void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200393void rv515_bandwidth_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200394int rv515_resume(struct radeon_device *rdev);
395int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396static struct radeon_asic rv515_asic = {
Jerome Glisse068a1172009-06-17 13:28:30 +0200397 .init = &rv515_init,
Jerome Glissed39c3b82009-09-28 18:34:43 +0200398 .fini = &rv515_fini,
399 .suspend = &rv515_suspend,
400 .resume = &rv515_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000401 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
404 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000405 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000407 .ring_test = &r100_ring_test,
408 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200409 .irq_set = &rs600_irq_set,
410 .irq_process = &rs600_irq_process,
411 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200413 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414 .copy_blit = &r100_copy_blit,
415 .copy_dma = &r300_copy_dma,
416 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100417 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100419 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420 .set_memory_clock = &radeon_atom_set_memory_clock,
421 .set_pcie_lanes = &rv370_set_pcie_lanes,
422 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000423 .set_surface_reg = r100_set_surface_reg,
424 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissec93bb852009-07-13 21:04:08 +0200425 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000426 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500427 .hpd_init = &rs600_hpd_init,
428 .hpd_fini = &rs600_hpd_fini,
429 .hpd_sense = &rs600_hpd_sense,
430 .hpd_set_polarity = &rs600_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431};
432
433
434/*
435 * r520,rv530,rv560,rv570,r580
436 */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200437int r520_init(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200438int r520_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200439static struct radeon_asic r520_asic = {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200440 .init = &r520_init,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200441 .fini = &rv515_fini,
442 .suspend = &rv515_suspend,
443 .resume = &r520_resume,
Dave Airlie28d52042009-09-21 14:33:58 +1000444 .vga_set_state = &r100_vga_set_state,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445 .gpu_reset = &rv515_gpu_reset,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446 .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
447 .gart_set_page = &rv370_pcie_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000448 .cp_commit = &r100_cp_commit,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 .ring_start = &rv515_ring_start,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000450 .ring_test = &r100_ring_test,
451 .ring_ib_execute = &r100_ring_ib_execute,
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200452 .irq_set = &rs600_irq_set,
453 .irq_process = &rs600_irq_process,
454 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200455 .fence_ring_emit = &r300_fence_ring_emit,
Jerome Glisse068a1172009-06-17 13:28:30 +0200456 .cs_parse = &r300_cs_parse,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457 .copy_blit = &r100_copy_blit,
458 .copy_dma = &r300_copy_dma,
459 .copy = &r100_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100460 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100462 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 .set_memory_clock = &radeon_atom_set_memory_clock,
464 .set_pcie_lanes = &rv370_set_pcie_lanes,
465 .set_clock_gating = &radeon_atom_set_clock_gating,
Dave Airliee024e112009-06-24 09:48:08 +1000466 .set_surface_reg = r100_set_surface_reg,
467 .clear_surface_reg = r100_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200468 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000469 .hdp_flush = &r100_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500470 .hpd_init = &rs600_hpd_init,
471 .hpd_fini = &rs600_hpd_fini,
472 .hpd_sense = &rs600_hpd_sense,
473 .hpd_set_polarity = &rs600_hpd_set_polarity,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474};
475
476/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000477 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000479int r600_init(struct radeon_device *rdev);
480void r600_fini(struct radeon_device *rdev);
481int r600_suspend(struct radeon_device *rdev);
482int r600_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000483void r600_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000484int r600_wb_init(struct radeon_device *rdev);
485void r600_wb_fini(struct radeon_device *rdev);
486void r600_cp_commit(struct radeon_device *rdev);
487void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
489void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000490int r600_cs_parse(struct radeon_cs_parser *p);
491void r600_fence_ring_emit(struct radeon_device *rdev,
492 struct radeon_fence *fence);
493int r600_copy_dma(struct radeon_device *rdev,
494 uint64_t src_offset,
495 uint64_t dst_offset,
496 unsigned num_pages,
497 struct radeon_fence *fence);
498int r600_irq_process(struct radeon_device *rdev);
499int r600_irq_set(struct radeon_device *rdev);
500int r600_gpu_reset(struct radeon_device *rdev);
501int r600_set_surface_reg(struct radeon_device *rdev, int reg,
502 uint32_t tiling_flags, uint32_t pitch,
503 uint32_t offset, uint32_t obj_size);
504int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
505void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000506int r600_ring_test(struct radeon_device *rdev);
507int r600_copy_blit(struct radeon_device *rdev,
508 uint64_t src_offset, uint64_t dst_offset,
509 unsigned num_pages, struct radeon_fence *fence);
Dave Airlie23956df2009-11-23 12:01:09 +1000510void r600_hdp_flush(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500511void r600_hpd_init(struct radeon_device *rdev);
512void r600_hpd_fini(struct radeon_device *rdev);
513bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
514void r600_hpd_set_polarity(struct radeon_device *rdev,
515 enum radeon_hpd_id hpd);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000516
517static struct radeon_asic r600_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000518 .init = &r600_init,
519 .fini = &r600_fini,
520 .suspend = &r600_suspend,
521 .resume = &r600_resume,
522 .cp_commit = &r600_cp_commit,
Dave Airlie28d52042009-09-21 14:33:58 +1000523 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000524 .gpu_reset = &r600_gpu_reset,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000525 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
526 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 .ring_test = &r600_ring_test,
528 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000529 .irq_set = &r600_irq_set,
530 .irq_process = &r600_irq_process,
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500531 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000532 .fence_ring_emit = &r600_fence_ring_emit,
533 .cs_parse = &r600_cs_parse,
534 .copy_blit = &r600_copy_blit,
535 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400536 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100537 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000538 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100539 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000540 .set_memory_clock = &radeon_atom_set_memory_clock,
541 .set_pcie_lanes = NULL,
542 .set_clock_gating = &radeon_atom_set_clock_gating,
543 .set_surface_reg = r600_set_surface_reg,
544 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200545 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000546 .hdp_flush = &r600_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500547 .hpd_init = &r600_hpd_init,
548 .hpd_fini = &r600_hpd_fini,
549 .hpd_sense = &r600_hpd_sense,
550 .hpd_set_polarity = &r600_hpd_set_polarity,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000551};
552
553/*
554 * rv770,rv730,rv710,rv740
555 */
556int rv770_init(struct radeon_device *rdev);
557void rv770_fini(struct radeon_device *rdev);
558int rv770_suspend(struct radeon_device *rdev);
559int rv770_resume(struct radeon_device *rdev);
560int rv770_gpu_reset(struct radeon_device *rdev);
561
562static struct radeon_asic rv770_asic = {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000563 .init = &rv770_init,
564 .fini = &rv770_fini,
565 .suspend = &rv770_suspend,
566 .resume = &rv770_resume,
567 .cp_commit = &r600_cp_commit,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000568 .gpu_reset = &rv770_gpu_reset,
Dave Airlie28d52042009-09-21 14:33:58 +1000569 .vga_set_state = &r600_vga_set_state,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000570 .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
571 .gart_set_page = &rs600_gart_set_page,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000572 .ring_test = &r600_ring_test,
573 .ring_ib_execute = &r600_ring_ib_execute,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000574 .irq_set = &r600_irq_set,
575 .irq_process = &r600_irq_process,
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500576 .get_vblank_counter = &rs600_get_vblank_counter,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000577 .fence_ring_emit = &r600_fence_ring_emit,
578 .cs_parse = &r600_cs_parse,
579 .copy_blit = &r600_copy_blit,
580 .copy_dma = &r600_copy_blit,
Alex Deuchera3812872009-09-10 15:54:35 -0400581 .copy = &r600_copy_blit,
Rafał Miłecki74338742009-11-03 00:53:02 +0100582 .get_engine_clock = &radeon_atom_get_engine_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000583 .set_engine_clock = &radeon_atom_set_engine_clock,
Rafał Miłecki74338742009-11-03 00:53:02 +0100584 .get_memory_clock = &radeon_atom_get_memory_clock,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000585 .set_memory_clock = &radeon_atom_set_memory_clock,
586 .set_pcie_lanes = NULL,
587 .set_clock_gating = &radeon_atom_set_clock_gating,
588 .set_surface_reg = r600_set_surface_reg,
589 .clear_surface_reg = r600_clear_surface_reg,
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200590 .bandwidth_update = &rv515_bandwidth_update,
Dave Airlie23956df2009-11-23 12:01:09 +1000591 .hdp_flush = &r600_hdp_flush,
Alex Deucher429770b2009-12-04 15:26:55 -0500592 .hpd_init = &r600_hpd_init,
593 .hpd_fini = &r600_hpd_fini,
594 .hpd_sense = &r600_hpd_sense,
595 .hpd_set_polarity = &r600_hpd_set_polarity,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000596};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597
598#endif