blob: ba93e6879ffed6e5070a9af9a05de14cce71b376 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
Steve Mucklef132c6c2012-06-06 18:30:57 -070059 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D,flush TLB
60 mcr p15, 0, ip, c7, c5, 6 @ flush BTC
61 dsb
Will Deaconf4daf062011-06-06 12:27:34 +010062 isb
Catalin Marinasbbe88882007-05-08 22:27:46 +010063 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010064ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000065 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010066
67/*
68 * cpu_v7_do_idle()
69 *
70 * Idle the processor (eg, wait for interrupt).
71 *
72 * IRQs are already disabled.
73 */
74ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000075 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010076 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010077 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010078ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010079
80ENTRY(cpu_v7_dcache_clean_area)
81#ifndef TLB_CAN_READ_FROM_L1_CACHE
82 dcache_line_size r2, r3
831: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
84 add r0, r0, r2
85 subs r1, r1, r2
86 bhi 1b
87 dsb
88#endif
89 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010090ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010091
Dave Martin78a8f3c2011-06-23 17:26:19 +010092 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010093 .align
94
Russell Kingf6b0fa02011-02-06 15:48:39 +000095/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
96.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000097.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020098#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000099ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +0100100 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000101 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100102 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
103 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000104 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100105 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000106 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100107 mrc p15, 0, r8, c1, c0, 0 @ Control register
108 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
109 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000110 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100111 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000112ENDPROC(cpu_v7_do_suspend)
113
114ENTRY(cpu_v7_do_resume)
115 mov ip, #0
116 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
117 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100118 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
119 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000120 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100121 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000122 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000123 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000124#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100125 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
126 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000127#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100128 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
129 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000130 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100131 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100132 teq r4, r9 @ Is it already set?
133 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
134 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000135 ldr r4, =PRRR @ PRRR
136 ldr r5, =NMRR @ NMRR
137 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
138 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
139 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100140 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100141 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000142 b cpu_resume_mmu
143ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000144#endif
145
Russell King5085f3f2010-10-01 15:37:05 +0100146 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100147
148/*
149 * __v7_setup
150 *
151 * Initialise TLB, Caches, and MMU state ready to switch the MMU
152 * on. Return in r0 the new CP15 C1 control register setting.
153 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100154 * This should be able to cover all ARMv7 cores.
155 *
156 * It is assumed that:
157 * - cache type register is implemented
158 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100159__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100160__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000161 mov r10, #(1 << 0) @ TLB ops broadcasting
162 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100163__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000164__v7_ca15mp_setup:
165 mov r10, #0
1661:
Jon Callan73b63ef2008-11-06 13:23:09 +0000167#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100168 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
169 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02e2009-11-04 12:16:38 +0000170 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000171 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
172 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
173 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000174#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100175__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100176 adr r12, __v7_setup_stack @ the local stack
177 stmia r12, {r0-r5, r7, r9, r11, lr}
178 bl v7_flush_dcache_all
179 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100180
181 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
182 and r10, r0, #0xff000000 @ ARM?
183 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100184 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100185 and r5, r0, #0x00f00000 @ variant
186 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100187 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
188 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100189
Will Deacon64918482010-09-14 09:50:03 +0100190 /* Cortex-A8 Errata */
191 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
192 teq r0, r10
193 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100194#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100195 teq r5, #0x00100000 @ only present in r1p*
196 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
197 orreq r10, r10, #(1 << 6) @ set IBE to 1
198 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100199#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100200#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100201 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100202 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
203 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
204 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
205 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100206#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100207#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100208 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100209 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
210 tsteq r10, #1 << 22
211 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
212 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100213#endif
Will Deacon9f050272010-09-14 09:51:43 +0100214 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100215
Will Deacon9f050272010-09-14 09:51:43 +0100216 /* Cortex-A9 Errata */
2172: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
218 teq r0, r10
219 bne 3f
220#ifdef CONFIG_ARM_ERRATA_742230
221 cmp r6, #0x22 @ only present up to r2p2
222 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
223 orrle r10, r10, #1 << 4 @ set bit #4
224 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
225#endif
Will Deacona672e992010-09-14 09:53:02 +0100226#ifdef CONFIG_ARM_ERRATA_742231
227 teq r6, #0x20 @ present in r2p0
228 teqne r6, #0x21 @ present in r2p1
229 teqne r6, #0x22 @ present in r2p2
230 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
231 orreq r10, r10, #1 << 12 @ set bit #12
232 orreq r10, r10, #1 << 22 @ set bit #22
233 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
234#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100235#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100236 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100237 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
238 orreq r10, r10, #1 << 6 @ set bit #6
239 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
240#endif
Dave Martinba90c512011-12-08 13:41:06 +0100241#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
242 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
243 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100244 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
245 orrlt r10, r10, #1 << 11 @ set bit #11
246 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01002471:
Will Deacon9a27c272011-02-18 16:36:35 +0100248#endif
Will Deacon9f050272010-09-14 09:51:43 +0100249
2503: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100251 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100252 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100253#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100254 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000255 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000256 ldr r5, =PRRR @ PRRR
257 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100258 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
259 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100260#endif
Steve Mucklef132c6c2012-06-06 18:30:57 -0700261
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262#if defined(CONFIG_ARCH_MSM_SCORPION) && !defined(CONFIG_MSM_SMP)
263 mov r0, #0x33
264 mcr p15, 3, r0, c15, c0, 3 @ set L2CR1
265#endif
266#if defined (CONFIG_ARCH_MSM_SCORPION)
267 mrc p15, 0, r0, c1, c0, 1 @ read ACTLR
268#ifdef CONFIG_CPU_CACHE_ERR_REPORT
269 orr r0, r0, #0x37 @ turn on L1/L2 error reporting
270#else
271 bic r0, r0, #0x37
272#endif
273#if defined (CONFIG_ARCH_MSM_SCORPIONMP)
274 orr r0, r0, #0x1 << 24 @ optimal setting for Scorpion MP
275#endif
276#ifndef CONFIG_ARCH_MSM_KRAIT
277 mcr p15, 0, r0, c1, c0, 1 @ write ACTLR
278#endif
279#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700280#if defined (CONFIG_ARCH_MSM_SCORPIONMP)
281 mrc p15, 3, r0, c15, c0, 2 @ optimal setting for Scorpion MP
Steve Mucklef132c6c2012-06-06 18:30:57 -0700282 orr r0, r0, #0x1 << 21
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283 mcr p15, 3, r0, c15, c0, 2
284#endif
285
Jonathan Austin078c0452012-04-12 17:45:25 +0100286#ifndef CONFIG_ARM_THUMBEE
287 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
288 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
289 teq r0, #(1 << 12) @ check if ThumbEE is present
290 bne 1f
291 mov r5, #0
292 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
293 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
294 orr r0, r0, #1 @ set the 1st bit in order to
295 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
2961:
297#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100298 adr r5, v7_crval
299 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100300#ifdef CONFIG_CPU_ENDIAN_BE8
301 orr r6, r6, #1 << 25 @ big-endian page tables
302#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100303#ifdef CONFIG_SWP_EMULATE
304 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
305 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
306#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100307 mrc p15, 0, r0, c1, c0, 0 @ read control register
308 bic r0, r0, r5 @ clear bits them
309 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100310 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100311 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100312ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100313
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000314 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100315__v7_setup_stack:
316 .space 4 * 11 @ 11 registers
317
Russell King5085f3f2010-10-01 15:37:05 +0100318 __INITDATA
319
Dave Martin78a8f3c2011-06-23 17:26:19 +0100320 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
321 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100322
Russell King5085f3f2010-10-01 15:37:05 +0100323 .section ".rodata"
324
Dave Martin78a8f3c2011-06-23 17:26:19 +0100325 string cpu_arch_name, "armv7"
326 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100327 .align
328
329 .section ".proc.info.init", #alloc, #execinstr
330
Pawel Molldc939cd2011-05-20 14:39:28 +0100331 /*
332 * Standard v7 proc info content
333 */
334.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
335 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000336 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100337 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000338 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
339 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
340 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100341 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100342 .long cpu_arch_name
343 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100344 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
345 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100346 .long cpu_v7_name
347 .long v7_processor_functions
348 .long v7wbi_tlb_fns
349 .long v6_user_fns
350 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100351.endm
352
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000353#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100354 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100355 * ARM Ltd. Cortex A5 processor.
356 */
357 .type __v7_ca5mp_proc_info, #object
358__v7_ca5mp_proc_info:
359 .long 0x410fc050
360 .long 0xff0ffff0
361 __v7_proc __v7_ca5mp_setup
362 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
363
364 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100365 * ARM Ltd. Cortex A9 processor.
366 */
367 .type __v7_ca9mp_proc_info, #object
368__v7_ca9mp_proc_info:
369 .long 0x410fc090
370 .long 0xff0ffff0
371 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100372 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000373#endif /* CONFIG_ARM_LPAE */
Daniel Walker14eff182010-09-17 16:42:10 +0100374
Catalin Marinasbbe88882007-05-08 22:27:46 +0100375 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100376 * ARM Ltd. Cortex A7 processor.
377 */
378 .type __v7_ca7mp_proc_info, #object
379__v7_ca7mp_proc_info:
380 .long 0x410fc070
381 .long 0xff0ffff0
382 __v7_proc __v7_ca7mp_setup, hwcaps = HWCAP_IDIV
383 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
384
385 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000386 * ARM Ltd. Cortex A15 processor.
387 */
388 .type __v7_ca15mp_proc_info, #object
389__v7_ca15mp_proc_info:
390 .long 0x410fc0f0
391 .long 0xff0ffff0
392 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
393 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
394
395 /*
Stepan Moskovchenko073afaf2012-09-27 13:25:23 -0700396 * Qualcomm Inc. Krait processors.
397 */
398 .type __krait_proc_info, #object
399__krait_proc_info:
400 .long 0x510f0400 @ Required ID value
401 .long 0xff0ffc00 @ Mask for ID
402 __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
403 .size __krait_proc_info, . - __krait_proc_info
404
405 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100406 * Match any ARMv7 processor core.
407 */
408 .type __v7_proc_info, #object
409__v7_proc_info:
410 .long 0x000f0000 @ Required ID value
411 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100412 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100413 .size __v7_proc_info, . - __v7_proc_info