blob: 061e8aa419b03a20389778ef890c2ea8c3e2645c [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +000056#include "netxen_nic_hdr.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040057#include "netxen_nic_hw.h"
58
Dhananjay Phadke58735562008-07-21 19:44:10 -070059#define _NETXEN_NIC_LINUX_MAJOR 4
60#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkec685bfc2009-07-26 20:07:47 +000061#define _NETXEN_NIC_LINUX_SUBVERSION 41
62#define NETXEN_NIC_LINUX_VERSIONID "4.0.41"
Dhananjay Phadke58735562008-07-21 19:44:10 -070063
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000064#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
65#define _major(v) (((v) >> 24) & 0xff)
66#define _minor(v) (((v) >> 16) & 0xff)
67#define _build(v) ((v) & 0xffff)
68
69/* version in image has weird encoding:
70 * 7:0 - major
71 * 15:8 - minor
72 * 31:16 - build (little endian)
73 */
74#define NETXEN_DECODE_VERSION(v) \
75 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080076
Mithlesh Thukral0d047612007-06-07 04:36:36 -070077#define NETXEN_NUM_FLASH_SECTORS (64)
78#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
79#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
80 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040081
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080082#define PHAN_VENDOR_ID 0x4040
83
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000084#define RCV_DESC_RINGSIZE(rds_ring) \
85 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
86#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000087 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000088#define STATUS_DESC_RINGSIZE(sds_ring) \
89 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000090#define TX_BUFF_RINGSIZE(tx_ring) \
91 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
92#define TX_DESC_RINGSIZE(tx_ring) \
93 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000094
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070095#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040096
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080097#define NETXEN_RCV_PRODUCER_OFFSET 0
98#define NETXEN_RCV_PEG_DB_ID 2
99#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -0800100#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400101
102#define ADDR_IN_WINDOW1(off) \
103 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
104
Jeff Garzik47906542007-11-23 21:23:36 -0500105/*
106 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400107 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
108 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800109#define NETXEN_CRB_NORMAL(reg) \
110 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800111
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400112#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800113 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
114
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800115#define DB_NORMALIZE(adapter, off) \
116 (adapter->ahw.db_base + (off))
117
118#define NX_P2_C0 0x24
119#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700120#define NX_P3_A0 0x30
121#define NX_P3_A2 0x30
122#define NX_P3_B0 0x40
123#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000124#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700125
126#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
127#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800128
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800129#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800130#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800131
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700132#define SECOND_PAGE_GROUP_START 0x6000000
133#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800134
135#define THIRD_PAGE_GROUP_START 0x70E4000
136#define THIRD_PAGE_GROUP_END 0x8000000
137
138#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
139#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
140#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400141
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700142#define P2_MAX_MTU (8000)
143#define P3_MAX_MTU (9600)
144#define NX_ETHERMTU 1500
145#define NX_MAX_ETHERHDR 32 /* This contains some padding */
146
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000147#define NX_P2_RX_BUF_MAX_LEN 1760
148#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700149#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
150#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700151#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700152
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000153#define NX_RX_LRO_BUFFER_LENGTH (8060)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400154
155/*
156 * Maximum number of ring contexts
157 */
158#define MAX_RING_CTX 1
159
160/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700161#define TX_ETHER_PKT 0x01
162#define TX_TCP_PKT 0x02
163#define TX_UDP_PKT 0x03
164#define TX_IP_PKT 0x04
165#define TX_TCP_LSO 0x05
166#define TX_TCP_LSO6 0x06
167#define TX_IPSEC 0x07
168#define TX_IPSEC_CMD 0x0a
169#define TX_TCPV6_PKT 0x0b
170#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400171
172/* The following opcodes are for internal consumption. */
173#define NETXEN_CONTROL_OP 0x10
174#define PEGNET_REQUEST 0x11
175
176#define MAX_NUM_CARDS 4
177
178#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000179#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400180
181/*
182 * Following are the states of the Phantom. Phantom will set them and
183 * Host will read to check if the fields are correct.
184 */
185#define PHAN_INITIALIZE_START 0xff00
186#define PHAN_INITIALIZE_FAILED 0xffff
187#define PHAN_INITIALIZE_COMPLETE 0xff01
188
189/* Host writes the following to notify that it has done the init-handshake */
190#define PHAN_INITIALIZE_ACK 0xf00f
191
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000192#define NUM_RCV_DESC_RINGS 3
193#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400194
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000195#define RCV_RING_NORMAL 0
196#define RCV_RING_JUMBO 1
197#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400198
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700199#define MIN_CMD_DESCRIPTORS 64
200#define MIN_RCV_DESCRIPTORS 64
201#define MIN_JUMBO_DESCRIPTORS 32
202
203#define MAX_CMD_DESCRIPTORS 1024
204#define MAX_RCV_DESCRIPTORS_1G 4096
205#define MAX_RCV_DESCRIPTORS_10G 8192
206#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
207#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800208#define MAX_LRO_RCV_DESCRIPTORS 8
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700209
210#define DEFAULT_RCV_DESCRIPTORS_1G 2048
211#define DEFAULT_RCV_DESCRIPTORS_10G 4096
212
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800213#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000214#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
215#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000216#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800217#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400218
219#define PHAN_PEG_RCV_INITIALIZED 0xff01
220#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
221
222#define get_next_index(index, length) \
223 (((index) + 1) & ((length) - 1))
224
225#define get_index_range(index,length,count) \
226 (((index) + (count)) & ((length) - 1))
227
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800228#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700229#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800230
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800231/*
232 * NetXen host-peg signal message structure
233 *
234 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
235 * Bit 2 : priv_id => must be 1
236 * Bit 3-17 : count => for doorbell
237 * Bit 18-27 : ctx_id => Context id
238 * Bit 28-31 : opcode
239 */
240
241typedef u32 netxen_ctx_msg;
242
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800243#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000244 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800245#define netxen_set_msg_privid(config_word) \
Al Viroa608ab92007-01-02 10:39:10 +0000246 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800247#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000248 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800249#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab92007-01-02 10:39:10 +0000250 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800251#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800252 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800253
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000254struct netxen_rcv_ring {
255 __le64 addr;
256 __le32 size;
Al Viroa608ab92007-01-02 10:39:10 +0000257 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800258};
259
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000260struct netxen_sts_ring {
261 __le64 addr;
262 __le32 size;
263 __le16 msi_index;
264 __le16 rsvd;
265} ;
266
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800267struct netxen_ring_ctx {
268
269 /* one command ring */
Al Viroa608ab92007-01-02 10:39:10 +0000270 __le64 cmd_consumer_offset;
271 __le64 cmd_ring_addr;
272 __le32 cmd_ring_size;
273 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800274
275 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000276 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800277
Al Viroa608ab92007-01-02 10:39:10 +0000278 __le64 sts_ring_addr;
279 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800280
Al Viroa608ab92007-01-02 10:39:10 +0000281 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000282
283 __le64 rsrvd_2[3];
284 __le32 sts_ring_count;
285 __le32 rsrvd_3;
286 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
287
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800288} __attribute__ ((aligned(64)));
289
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400290/*
291 * Following data structures describe the descriptors that will be used.
292 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
293 * we are doing LSO (above the 1500 size packet) only.
294 */
295
296/*
297 * The size of reference handle been changed to 16 bits to pass the MSS fields
298 * for the LSO packet
299 */
300
301#define FLAGS_CHECKSUM_ENABLED 0x01
302#define FLAGS_LSO_ENABLED 0x02
303#define FLAGS_IPSEC_SA_ADD 0x04
304#define FLAGS_IPSEC_SA_DELETE 0x08
305#define FLAGS_VLAN_TAGGED 0x10
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000306#define FLAGS_VLAN_OOB 0x40
307
308#define netxen_set_tx_vlan_tci(cmd_desc, v) \
309 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400310
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800311#define netxen_set_cmd_desc_port(cmd_desc, var) \
312 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700313#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700314 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400315
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800316#define netxen_set_tx_port(_desc, _port) \
317 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800318
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800319#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
320 (_desc)->flags_opcode = \
321 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800322
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800323#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000324 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800325 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400326
327struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800328 u8 tcp_hdr_offset; /* For LSO only */
329 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000330 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
331 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400332
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000333 __le64 addr_buffer2;
334
335 __le16 reference_handle;
336 __le16 mss;
337 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400338 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab92007-01-02 10:39:10 +0000339 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400340
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000341 __le64 addr_buffer3;
342 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400343
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000344 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400345
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000346 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400347
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000348 __le16 vlan_TCI;
349 __le16 reserved;
350 __le32 reserved2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800351
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400352} __attribute__ ((aligned(64)));
353
354/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
355struct rcv_desc {
Al Viroa608ab92007-01-02 10:39:10 +0000356 __le16 reference_handle;
357 __le16 reserved;
358 __le32 buffer_length; /* allocated buffer length (usually 2K) */
359 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400360};
361
362/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000363#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700364#define NETXEN_NIC_RXPKT_DESC 0x04
365#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000366#define NETXEN_NIC_RESPONSE_DESC 0x05
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000367#define NETXEN_NIC_LRO_DESC 0x12
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400368
369/* for status field in status_desc */
370#define STATUS_NEED_CKSUM (1)
371#define STATUS_CKSUM_OK (2)
372
373/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000374#define STATUS_OWNER_HOST (0x1ULL << 56)
375#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400376
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000377/* Status descriptor:
378 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
379 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
380 53-55 desc_cnt, 56-57 owner, 58-63 opcode
381 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800382#define netxen_get_sts_port(sts_data) \
383 ((sts_data) & 0x0F)
384#define netxen_get_sts_status(sts_data) \
385 (((sts_data) >> 4) & 0x0F)
386#define netxen_get_sts_type(sts_data) \
387 (((sts_data) >> 8) & 0x0F)
388#define netxen_get_sts_totallength(sts_data) \
389 (((sts_data) >> 12) & 0xFFFF)
390#define netxen_get_sts_refhandle(sts_data) \
391 (((sts_data) >> 28) & 0xFFFF)
392#define netxen_get_sts_prot(sts_data) \
393 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700394#define netxen_get_sts_pkt_offset(sts_data) \
395 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000396#define netxen_get_sts_desc_cnt(sts_data) \
397 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800398#define netxen_get_sts_opcode(sts_data) \
399 (((sts_data) >> 58) & 0x03F)
400
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000401#define netxen_get_lro_sts_refhandle(sts_data) \
402 ((sts_data) & 0x0FFFF)
403#define netxen_get_lro_sts_length(sts_data) \
404 (((sts_data) >> 16) & 0x0FFFF)
405#define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
406 (((sts_data) >> 32) & 0x0FF)
407#define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
408 (((sts_data) >> 40) & 0x0FF)
409#define netxen_get_lro_sts_timestamp(sts_data) \
410 (((sts_data) >> 48) & 0x1)
411#define netxen_get_lro_sts_type(sts_data) \
412 (((sts_data) >> 49) & 0x7)
413#define netxen_get_lro_sts_push_flag(sts_data) \
414 (((sts_data) >> 52) & 0x1)
415#define netxen_get_lro_sts_seq_number(sts_data) \
416 ((sts_data) & 0x0FFFFFFFF)
417
418
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400419struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000420 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700421} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400422
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400423/* The version of the main data structure */
424#define NETXEN_BDINFO_VERSION 1
425
426/* Magic number to let user know flash is programmed */
427#define NETXEN_BDINFO_MAGIC 0x12345678
428
429/* Max number of Gig ports on a Phantom board */
430#define NETXEN_MAX_PORTS 4
431
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000432#define NETXEN_BRDTYPE_P1_BD 0x0000
433#define NETXEN_BRDTYPE_P1_SB 0x0001
434#define NETXEN_BRDTYPE_P1_SMAX 0x0002
435#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400436
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000437#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
438#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
439#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
440#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
441#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400442
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000443#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
444#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
445#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700446
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000447#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
448#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
449#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
450#define NETXEN_BRDTYPE_P3_4_GB 0x0024
451#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
452#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
453#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
454#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
455#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
456#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
457#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
458#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
459#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
460#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400461
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400462/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000463#define NETXEN_CRBINIT_START 0 /* crbinit section */
464#define NETXEN_BRDCFG_START 0x4000 /* board config */
465#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
466#define NETXEN_BOOTLD_START 0x10000 /* bootld */
467#define NETXEN_IMAGE_START 0x43000 /* compressed image */
468#define NETXEN_SECONDARY_START 0x200000 /* backup images */
469#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
470#define NETXEN_USER_START 0x3E8000 /* Firmare info */
471#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000472#define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400473
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000474#define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800475#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
476#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000477#define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
478#define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800479#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000480
481#define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
482#define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800483#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000484
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800485#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700486#define NX_P2_MN_ROMIMAGE 0
487#define NX_P3_CT_ROMIMAGE 1
488#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000489#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800490
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800491extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400492
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400493/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000494#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400495
496/*
497 * netxen_skb_frag{} is to contain mapping info for each SG list. This
498 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
499 */
500struct netxen_skb_frag {
501 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000502 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400503};
504
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +0000505struct netxen_recv_crb {
506 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
507 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
508 u32 sw_int_mask[NUM_STS_DESC_RINGS];
509};
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700510
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400511/* Following defines are for the state of the buffers */
512#define NETXEN_BUFFER_FREE 0
513#define NETXEN_BUFFER_BUSY 1
514
515/*
516 * There will be one netxen_buffer per skb packet. These will be
517 * used to save the dma info for pci_unmap_page()
518 */
519struct netxen_cmd_buffer {
520 struct sk_buff *skb;
521 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800522 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400523};
524
525/* In rx_buffer, we do not need multiple fragments as is a single buffer */
526struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700527 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400528 struct sk_buff *skb;
529 u64 dma;
530 u16 ref_handle;
531 u16 state;
532};
533
534/* Board types */
535#define NETXEN_NIC_GBE 0x01
536#define NETXEN_NIC_XGBE 0x02
537
538/*
539 * One hardware_context{} per adapter
540 * contains interrupt info as well shared hardware info.
541 */
542struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800543 void __iomem *pci_base0;
544 void __iomem *pci_base1;
545 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800546 void __iomem *db_base;
547 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700548 unsigned long pci_len0;
549
550 int qdr_sn_window;
551 int ddr_mn_window;
552 unsigned long mn_win_crb;
553 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800554
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000555 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400556 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000557 u8 pci_func;
558 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000559 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000560 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400561};
562
563#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
564#define ETHERNET_FCS_SIZE 4
565
566struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700567 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700568 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700569 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700570 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700571 u64 csummed;
Narender Kumar1bb482f2009-08-23 08:35:09 +0000572 u64 rx_pkts;
573 u64 lro_pkts;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700574 u64 rxbytes;
575 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400576};
577
578/*
579 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
580 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
581 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700582struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400583 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000584 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000585 u32 num_desc;
586 u32 dma_size;
587 u32 skb_size;
588 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000589 struct rcv_desc *desc_head;
590 struct netxen_rx_buffer *rx_buf_arr;
591 struct list_head free_list;
592 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000593 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400594};
595
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000596struct nx_host_sds_ring {
597 u32 consumer;
598 u32 crb_sts_consumer;
599 u32 crb_intr_mask;
600 u32 num_desc;
601
602 struct status_desc *desc_head;
603 struct netxen_adapter *adapter;
604 struct napi_struct napi;
605 struct list_head free_list[NUM_RCV_DESC_RINGS];
606
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000607 int irq;
608
609 dma_addr_t phys_addr;
610 char name[IFNAMSIZ+4];
611};
612
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000613struct nx_host_tx_ring {
614 u32 producer;
615 __le32 *hw_consumer;
616 u32 sw_consumer;
617 u32 crb_cmd_producer;
618 u32 crb_cmd_consumer;
619 u32 num_desc;
620
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000621 struct netdev_queue *txq;
622
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000623 struct netxen_cmd_buffer *cmd_buf_arr;
624 struct cmd_desc_type0 *desc_head;
625 dma_addr_t phys_addr;
626};
627
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400628/*
629 * Receive context. There is one such structure per instance of the
630 * receive processing. Any state information that is relevant to
631 * the receive, and is must be in this structure. The global data may be
632 * present elsewhere.
633 */
634struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700635 u32 state;
636 u16 context_id;
637 u16 virt_port;
638
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000639 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000640 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000641
642 struct netxen_ring_ctx *hwctx;
643 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400644};
645
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700646/* New HW context creation */
647
648#define NX_OS_CRB_RETRY_COUNT 4000
649#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
650 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
651
652#define NX_CDRP_CLEAR 0x00000000
653#define NX_CDRP_CMD_BIT 0x80000000
654
655/*
656 * All responses must have the NX_CDRP_CMD_BIT cleared
657 * in the crb NX_CDRP_CRB_OFFSET.
658 */
659#define NX_CDRP_FORM_RSP(rsp) (rsp)
660#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
661
662#define NX_CDRP_RSP_OK 0x00000001
663#define NX_CDRP_RSP_FAIL 0x00000002
664#define NX_CDRP_RSP_TIMEOUT 0x00000003
665
666/*
667 * All commands must have the NX_CDRP_CMD_BIT set in
668 * the crb NX_CDRP_CRB_OFFSET.
669 */
670#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
671#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
672
673#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
674#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
675#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
676#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
677#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
678#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
679#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
680#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
681#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
682#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
683#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
684#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
685#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
686#define NX_CDRP_CMD_SET_MTU 0x00000012
687#define NX_CDRP_CMD_MAX 0x00000013
688
689#define NX_RCODE_SUCCESS 0
690#define NX_RCODE_NO_HOST_MEM 1
691#define NX_RCODE_NO_HOST_RESOURCE 2
692#define NX_RCODE_NO_CARD_CRB 3
693#define NX_RCODE_NO_CARD_MEM 4
694#define NX_RCODE_NO_CARD_RESOURCE 5
695#define NX_RCODE_INVALID_ARGS 6
696#define NX_RCODE_INVALID_ACTION 7
697#define NX_RCODE_INVALID_STATE 8
698#define NX_RCODE_NOT_SUPPORTED 9
699#define NX_RCODE_NOT_PERMITTED 10
700#define NX_RCODE_NOT_READY 11
701#define NX_RCODE_DOES_NOT_EXIST 12
702#define NX_RCODE_ALREADY_EXISTS 13
703#define NX_RCODE_BAD_SIGNATURE 14
704#define NX_RCODE_CMD_NOT_IMPL 15
705#define NX_RCODE_CMD_INVALID 16
706#define NX_RCODE_TIMEOUT 17
707#define NX_RCODE_CMD_FAILED 18
708#define NX_RCODE_MAX_EXCEEDED 19
709#define NX_RCODE_MAX 20
710
711#define NX_DESTROY_CTX_RESET 0
712#define NX_DESTROY_CTX_D3_RESET 1
713#define NX_DESTROY_CTX_MAX 2
714
715/*
716 * Capabilities
717 */
718#define NX_CAP_BIT(class, bit) (1 << bit)
719#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
720#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
721#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
722#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
723#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
724#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
725#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
726#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
727#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +0000728#define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700729
730/*
731 * Context state
732 */
733#define NX_HOST_CTX_STATE_FREED 0
734#define NX_HOST_CTX_STATE_ALLOCATED 1
735#define NX_HOST_CTX_STATE_ACTIVE 2
736#define NX_HOST_CTX_STATE_DISABLED 3
737#define NX_HOST_CTX_STATE_QUIESCED 4
738#define NX_HOST_CTX_STATE_MAX 5
739
740/*
741 * Rx context
742 */
743
744typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800745 __le64 host_phys_addr; /* Ring base addr */
746 __le32 ring_size; /* Ring entries */
747 __le16 msi_index;
748 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700749} nx_hostrq_sds_ring_t;
750
751typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800752 __le64 host_phys_addr; /* Ring base addr */
753 __le64 buff_size; /* Packet buffer size */
754 __le32 ring_size; /* Ring entries */
755 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700756} nx_hostrq_rds_ring_t;
757
758typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800759 __le64 host_rsp_dma_addr; /* Response dma'd here */
760 __le32 capabilities[4]; /* Flag bit vector */
761 __le32 host_int_crb_mode; /* Interrupt crb usage */
762 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700763 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800764 __le32 rds_ring_offset; /* Offset to RDS config */
765 __le32 sds_ring_offset; /* Offset to SDS config */
766 __le16 num_rds_rings; /* Count of RDS rings */
767 __le16 num_sds_rings; /* Count of SDS rings */
768 __le16 rsvd1; /* Padding */
769 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700770 u8 reserved[128]; /* reserve space for future expansion*/
771 /* MUST BE 64-bit aligned.
772 The following is packed:
773 - N hostrq_rds_rings
774 - N hostrq_sds_rings */
775 char data[0];
776} nx_hostrq_rx_ctx_t;
777
778typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800779 __le32 host_producer_crb; /* Crb to use */
780 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700781} nx_cardrsp_rds_ring_t;
782
783typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800784 __le32 host_consumer_crb; /* Crb to use */
785 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700786} nx_cardrsp_sds_ring_t;
787
788typedef struct {
789 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800790 __le32 rds_ring_offset; /* Offset to RDS config */
791 __le32 sds_ring_offset; /* Offset to SDS config */
792 __le32 host_ctx_state; /* Starting State */
793 __le32 num_fn_per_port; /* How many PCI fn share the port */
794 __le16 num_rds_rings; /* Count of RDS rings */
795 __le16 num_sds_rings; /* Count of SDS rings */
796 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700797 u8 phys_port; /* Physical id of port */
798 u8 virt_port; /* Virtual/Logical id of port */
799 u8 reserved[128]; /* save space for future expansion */
800 /* MUST BE 64-bit aligned.
801 The following is packed:
802 - N cardrsp_rds_rings
803 - N cardrs_sds_rings */
804 char data[0];
805} nx_cardrsp_rx_ctx_t;
806
807#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
808 (sizeof(HOSTRQ_RX) + \
809 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
810 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
811
812#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
813 (sizeof(CARDRSP_RX) + \
814 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
815 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
816
817/*
818 * Tx context
819 */
820
821typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800822 __le64 host_phys_addr; /* Ring base addr */
823 __le32 ring_size; /* Ring entries */
824 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700825} nx_hostrq_cds_ring_t;
826
827typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800828 __le64 host_rsp_dma_addr; /* Response dma'd here */
829 __le64 cmd_cons_dma_addr; /* */
830 __le64 dummy_dma_addr; /* */
831 __le32 capabilities[4]; /* Flag bit vector */
832 __le32 host_int_crb_mode; /* Interrupt crb usage */
833 __le32 rsvd1; /* Padding */
834 __le16 rsvd2; /* Padding */
835 __le16 interrupt_ctl;
836 __le16 msi_index;
837 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700838 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
839 u8 reserved[128]; /* future expansion */
840} nx_hostrq_tx_ctx_t;
841
842typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800843 __le32 host_producer_crb; /* Crb to use */
844 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700845} nx_cardrsp_cds_ring_t;
846
847typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800848 __le32 host_ctx_state; /* Starting state */
849 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700850 u8 phys_port; /* Physical id of port */
851 u8 virt_port; /* Virtual/Logical id of port */
852 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
853 u8 reserved[128]; /* future expansion */
854} nx_cardrsp_tx_ctx_t;
855
856#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
857#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
858
859/* CRB */
860
861#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
862#define NX_HOST_RDS_CRB_MODE_SHARED 1
863#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
864#define NX_HOST_RDS_CRB_MODE_MAX 3
865
866#define NX_HOST_INT_CRB_MODE_UNIQUE 0
867#define NX_HOST_INT_CRB_MODE_SHARED 1
868#define NX_HOST_INT_CRB_MODE_NORX 2
869#define NX_HOST_INT_CRB_MODE_NOTX 3
870#define NX_HOST_INT_CRB_MODE_NORXTX 4
871
872
873/* MAC */
874
875#define MC_COUNT_P2 16
876#define MC_COUNT_P3 38
877
878#define NETXEN_MAC_NOOP 0
879#define NETXEN_MAC_ADD 1
880#define NETXEN_MAC_DEL 2
881
882typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000883 struct list_head list;
884 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700885} nx_mac_list_t;
886
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700887/*
888 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
889 * adjusted based on configured MTU.
890 */
891#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
892#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
893#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
894#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
895
896#define NETXEN_NIC_INTR_DEFAULT 0x04
897
898typedef union {
899 struct {
900 uint16_t rx_packets;
901 uint16_t rx_time_us;
902 uint16_t tx_packets;
903 uint16_t tx_time_us;
904 } data;
905 uint64_t word;
906} nx_nic_intr_coalesce_data_t;
907
908typedef struct {
909 uint16_t stats_time_us;
910 uint16_t rate_sample_time;
911 uint16_t flags;
912 uint16_t rsvd_1;
913 uint32_t low_threshold;
914 uint32_t high_threshold;
915 nx_nic_intr_coalesce_data_t normal;
916 nx_nic_intr_coalesce_data_t low;
917 nx_nic_intr_coalesce_data_t high;
918 nx_nic_intr_coalesce_data_t irq;
919} nx_nic_intr_coalesce_t;
920
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700921#define NX_HOST_REQUEST 0x13
922#define NX_NIC_REQUEST 0x14
923
924#define NX_MAC_EVENT 0x1
925
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000926#define NX_IP_UP 2
927#define NX_IP_DOWN 3
928
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000929/*
930 * Driver --> Firmware
931 */
932#define NX_NIC_H2C_OPCODE_START 0
933#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
934#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
935#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
936#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
937#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
938#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
939#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
940#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
941#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
942#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
943#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
944#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
945#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
946#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
947#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
948#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
949#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
950#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
951#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
952#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
953#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
954#define NX_NIC_C2C_OPCODE 22
Narender Kumar1bb482f2009-08-23 08:35:09 +0000955#define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO 24
956#define NX_NIC_H2C_OPCODE_LAST 25
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000957
958/*
959 * Firmware --> Driver
960 */
961
962#define NX_NIC_C2H_OPCODE_START 128
963#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
964#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
965#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
966#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
967#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
968#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
969#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
970#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
971#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
972#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
973#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
974#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
975#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
976#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700977
978#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
979#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
980#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
981
Narender Kumar1bb482f2009-08-23 08:35:09 +0000982#define NX_NIC_LRO_REQUEST_FIRST 0
983#define NX_NIC_LRO_REQUEST_ADD_FLOW 1
984#define NX_NIC_LRO_REQUEST_DELETE_FLOW 2
985#define NX_NIC_LRO_REQUEST_TIMER 3
986#define NX_NIC_LRO_REQUEST_CLEANUP 4
987#define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED 5
988#define NX_TOE_LRO_REQUEST_ADD_FLOW 6
989#define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE 7
990#define NX_TOE_LRO_REQUEST_DELETE_FLOW 8
991#define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE 9
992#define NX_TOE_LRO_REQUEST_TIMER 10
993#define NX_NIC_LRO_REQUEST_LAST 11
994
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000995#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
996#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000997#define NX_FW_CAPABILITY_PEXQ (1 << 7)
998#define NX_FW_CAPABILITY_BDG (1 << 8)
999#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
Dhananjay Phadkec1c00ab2009-08-05 07:34:09 +00001000#define NX_FW_CAPABILITY_HW_LRO (1 << 10)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001001
1002/* module types */
1003#define LINKEVENT_MODULE_NOT_PRESENT 1
1004#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1005#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1006#define LINKEVENT_MODULE_OPTICAL_LRM 4
1007#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1008#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1009#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1010#define LINKEVENT_MODULE_TWINAX 8
1011
1012#define LINKSPEED_10GBPS 10000
1013#define LINKSPEED_1GBPS 1000
1014#define LINKSPEED_100MBPS 100
1015#define LINKSPEED_10MBPS 10
1016
1017#define LINKSPEED_ENCODED_10MBPS 0
1018#define LINKSPEED_ENCODED_100MBPS 1
1019#define LINKSPEED_ENCODED_1GBPS 2
1020
1021#define LINKEVENT_AUTONEG_DISABLED 0
1022#define LINKEVENT_AUTONEG_ENABLED 1
1023
1024#define LINKEVENT_HALF_DUPLEX 0
1025#define LINKEVENT_FULL_DUPLEX 1
1026
1027#define LINKEVENT_LINKSPEED_MBPS 0
1028#define LINKEVENT_LINKSPEED_ENCODED 1
1029
1030/* firmware response header:
1031 * 63:58 - message type
1032 * 57:56 - owner
1033 * 55:53 - desc count
1034 * 52:48 - reserved
1035 * 47:40 - completion id
1036 * 39:32 - opcode
1037 * 31:16 - error code
1038 * 15:00 - reserved
1039 */
1040#define netxen_get_nic_msgtype(msg_hdr) \
1041 ((msg_hdr >> 58) & 0x3F)
1042#define netxen_get_nic_msg_compid(msg_hdr) \
1043 ((msg_hdr >> 40) & 0xFF)
1044#define netxen_get_nic_msg_opcode(msg_hdr) \
1045 ((msg_hdr >> 32) & 0xFF)
1046#define netxen_get_nic_msg_errcode(msg_hdr) \
1047 ((msg_hdr >> 16) & 0xFFFF)
1048
1049typedef struct {
1050 union {
1051 struct {
1052 u64 hdr;
1053 u64 body[7];
1054 };
1055 u64 words[8];
1056 };
1057} nx_fw_msg_t;
1058
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001059typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001060 __le64 qhdr;
1061 __le64 req_hdr;
1062 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001063} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001064
1065typedef struct {
1066 u8 op;
1067 u8 tag;
1068 u8 mac_addr[6];
1069} nx_mac_req_t;
1070
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001071#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001072
Dhananjay Phadke29566402008-07-21 19:44:04 -07001073#define NETXEN_NIC_MSI_ENABLED 0x02
1074#define NETXEN_NIC_MSIX_ENABLED 0x04
Narender Kumar1bb482f2009-08-23 08:35:09 +00001075#define NETXEN_NIC_LRO_ENABLED 0x08
Dhananjay Phadke29566402008-07-21 19:44:04 -07001076#define NETXEN_IS_MSI_FAMILY(adapter) \
1077 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1078
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001079#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001080#define NETXEN_MSIX_TBL_SPACE 8192
1081#define NETXEN_PCI_REG_MSIX_TBL 0x44
1082
1083#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001084
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001085#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001086#define NETXEN_ADAPTER_UP_MAGIC 777
1087#define NETXEN_NIC_PEG_TUNE 0
1088
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001089struct netxen_dummy_dma {
1090 void *addr;
1091 dma_addr_t phys_addr;
1092};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001093
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001094struct netxen_adapter {
1095 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001096
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001097 struct net_device *netdev;
1098 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001099 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001100
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001101 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001102 u32 crb_win;
1103 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001104
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001105 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001106
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001107 u16 num_txd;
1108 u16 num_rxd;
1109 u16 num_jumbo_rxd;
1110 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001111
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001112 u8 max_rds_rings;
1113 u8 max_sds_rings;
1114 u8 driver_mismatch;
1115 u8 msix_supported;
1116 u8 rx_csum;
1117 u8 pci_using_dac;
1118 u8 portnum;
1119 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001120
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001121 u8 mc_enabled;
1122 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001123 u8 rss_supported;
Amit Kumar Salechae424fa92009-08-13 07:03:00 +00001124 u8 link_changed;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001125 u32 resv3;
1126
1127 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001128 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001129 u16 tx_context_id;
1130 u16 mtu;
1131 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001132
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001133 u16 link_speed;
1134 u16 link_duplex;
1135 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001136 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001137
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001138 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001139 u32 flags;
1140 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001141 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001142
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001143 u32 msi_tgt_status;
1144 u32 resv4;
1145
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001146 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001147
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001148 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001149 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001150
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001151 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001152 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001153 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001154 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001155 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1156 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001157 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001158 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001159
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001160 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1161 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001162 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1163 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1164 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1165 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001166 unsigned long (*pci_set_window)(struct netxen_adapter *,
1167 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001168
1169 struct netxen_legacy_intr_set legacy_intr;
1170
1171 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1172
1173 struct netxen_dummy_dma dummy_dma;
1174
1175 struct work_struct watchdog_task;
1176 struct timer_list watchdog_timer;
1177 struct work_struct tx_timeout_task;
1178
1179 struct net_device_stats net_stats;
1180
1181 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001182
Dhananjay Phadke4f96b982009-07-26 20:07:42 +00001183 u32 resv5;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001184 u32 fw_version;
1185 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001186};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001187
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +00001188int netxen_niu_xg_set_promiscuous_mode(struct netxen_adapter *adapter,
1189 u32 mode);
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +00001190int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port);
Dhananjay Phadke7d6fd5e2009-08-23 08:35:13 +00001191int netxen_niu_disable_xg_port(struct netxen_adapter *adapter);
1192
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001193int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab92007-01-02 10:39:10 +00001194 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001195int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab92007-01-02 10:39:10 +00001196 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001197
1198/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001199int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1200int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001201
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001202int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1203int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1204
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001205#define NXRD32(adapter, off) \
1206 (adapter->hw_read_wx(adapter, off))
1207#define NXWR32(adapter, off, val) \
1208 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001209
Dhananjay Phadkec9517e52009-08-24 19:23:26 +00001210int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
1211void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
1212
1213#define netxen_rom_lock(a) \
1214 netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
1215#define netxen_rom_unlock(a) \
1216 netxen_pcie_sem_unlock((a), 2)
1217#define netxen_phy_lock(a) \
1218 netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
1219#define netxen_phy_unlock(a) \
1220 netxen_pcie_sem_unlock((a), 3)
1221#define netxen_api_lock(a) \
1222 netxen_pcie_sem_lock((a), 5, 0)
1223#define netxen_api_unlock(a) \
1224 netxen_pcie_sem_unlock((a), 5)
1225#define netxen_sw_lock(a) \
1226 netxen_pcie_sem_lock((a), 6, 0)
1227#define netxen_sw_unlock(a) \
1228 netxen_pcie_sem_unlock((a), 6)
1229#define crb_win_lock(a) \
1230 netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
1231#define crb_win_unlock(a) \
1232 netxen_pcie_sem_unlock((a), 7)
1233
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001234int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001235void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001236int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001237
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001238u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001239int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001240 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001241int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1242 u64 off, void *data, int size);
1243int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1244 u64 off, void *data, int size);
1245int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1246 u64 off, u32 data);
1247u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1248void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1249 u64 off, u32 data);
1250u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1251unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1252 unsigned long long addr);
1253void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1254 u32 wndw);
1255
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001256u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001257int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001258 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001259int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1260 u64 off, void *data, int size);
1261int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1262 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001263int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1264 u64 off, u32 data);
1265u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1266void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1267 u64 off, u32 data);
1268u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1269unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1270 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001271
1272/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001273int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1274void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1275
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301276int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1277int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001278int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001279void netxen_request_firmware(struct netxen_adapter *adapter);
1280void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001281int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001282
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001283int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001284int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001285 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001286int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001287 u8 *bytes, size_t size);
1288int netxen_flash_unlock(struct netxen_adapter *adapter);
1289int netxen_backup_crbinit(struct netxen_adapter *adapter);
1290int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1291int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001292void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001293
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001294int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001295
Dhananjay Phadke29566402008-07-21 19:44:04 -07001296int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1297void netxen_free_sw_resources(struct netxen_adapter *adapter);
1298
1299int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1300void netxen_free_hw_resources(struct netxen_adapter *adapter);
1301
1302void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1303void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1304
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001305void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1306int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001307void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001308void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001309void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1310 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001311int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001312int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001313void netxen_p2_nic_set_multi(struct net_device *netdev);
1314void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001315void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001316int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001317int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001318int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001319int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001320int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1321void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001322
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001323int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001324int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Narender Kumar1bb482f2009-08-23 08:35:09 +00001325int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
1326int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001327
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001328int netxen_nic_set_mac(struct net_device *netdev, void *p);
1329struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1330
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001331void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001332 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001333
Amit Kumar Salecha7042cd82009-07-27 11:15:54 -07001334/* Functions from netxen_nic_main.c */
1335int netxen_nic_reset_context(struct netxen_adapter *);
1336
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001337/*
1338 * NetXen Board information
1339 */
1340
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001341#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001342struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001343 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001344 long ports; /* max no of physical ports */
1345 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001346};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001347
Amit S. Kale71bd7872006-12-01 05:36:22 -08001348static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001349 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1350 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1351 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1352 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1353 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1354 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001355 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1356 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1357 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1358 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1359 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1360 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1361 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1362 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001363 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1364 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1365 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001366 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1367 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001368};
1369
Denis Chengff8ac602007-09-02 18:30:18 +08001370#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001371
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001372static inline void get_brd_name_by_type(u32 type, char *name)
1373{
1374 int i, found = 0;
1375 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1376 if (netxen_boards[i].brdtype == type) {
1377 strcpy(name, netxen_boards[i].short_name);
1378 found = 1;
1379 break;
1380 }
1381
1382 }
1383 if (!found)
1384 name = "Unknown";
1385}
1386
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001387static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1388{
1389 smp_mb();
1390 return find_diff_among(tx_ring->producer,
1391 tx_ring->sw_consumer, tx_ring->num_desc);
1392
1393}
1394
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001395int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1396int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001397extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1398extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1399 int *valp);
1400
1401extern struct ethtool_ops netxen_nic_ethtool_ops;
1402
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001403#endif /* __NETXEN_NIC_H_ */