blob: 823cd891def13a4416e2f9bdd13712a8fd925026 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
27#include <mach/irqs.h>
Eric Miao51c62982009-01-02 23:17:22 +080028#include <mach/pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010029#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/pm.h>
31#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010034#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010035#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37/*
38 * Various clock factors driven by the CCCR register.
39 */
40
41/* Crystal Frequency to Memory Frequency Multiplier (L) */
42static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
43
44/* Memory Frequency to Run Mode Frequency Multiplier (M) */
45static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
46
47/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
48/* Note: we store the value N * 2 here. */
49static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
50
51/* Crystal clock */
52#define BASE_CLK 3686400
53
54/*
55 * Get the clock frequency as reflected by CCCR and the turbo flag.
56 * We assume these values have been applied via a fcs.
57 * If info is not 0 we also display the current settings.
58 */
Russell King15a40332007-08-20 10:07:44 +010059unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
61 unsigned long cccr, turbo;
62 unsigned int l, L, m, M, n2, N;
63
64 cccr = CCCR;
65 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
66
67 l = L_clk_mult[(cccr >> 0) & 0x1f];
68 m = M_clk_mult[(cccr >> 5) & 0x03];
69 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
70
71 L = l * BASE_CLK;
72 M = m * L;
73 N = n2 * M / 2;
74
75 if(info)
76 {
77 L += 5000;
78 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
79 L / 1000000, (L % 1000000) / 10000, l );
80 M += 5000;
81 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
82 M / 1000000, (M % 1000000) / 10000, m );
83 N += 5000;
84 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
85 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
86 (turbo & 1) ? "" : "in" );
87 }
88
89 return (turbo & 1) ? (N/1000) : (M/1000);
90}
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/*
93 * Return the current memory clock frequency in units of 10kHz
94 */
Russell King15a40332007-08-20 10:07:44 +010095unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096{
97 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
98}
99
Russell Kinga6dba202007-08-20 10:18:02 +0100100static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
101{
102 return pxa25x_get_memclk_frequency_10khz() * 10000;
103}
104
105static const struct clkops clk_pxa25x_lcd_ops = {
106 .enable = clk_cken_enable,
107 .disable = clk_cken_disable,
108 .getrate = clk_pxa25x_lcd_getrate,
109};
110
Ian Moltoned847782008-07-08 10:32:08 +0100111static unsigned long gpio12_config_32k[] = {
112 GPIO12_32KHz,
113};
114
115static unsigned long gpio12_config_gpio[] = {
116 GPIO12_GPIO,
117};
118
119static void clk_gpio12_enable(struct clk *clk)
120{
121 pxa2xx_mfp_config(gpio12_config_32k, 1);
122}
123
124static void clk_gpio12_disable(struct clk *clk)
125{
126 pxa2xx_mfp_config(gpio12_config_gpio, 1);
127}
128
129static const struct clkops clk_pxa25x_gpio12_ops = {
130 .enable = clk_gpio12_enable,
131 .disable = clk_gpio12_disable,
132};
133
Ian Molton13f75582008-07-08 10:32:50 +0100134static unsigned long gpio11_config_3m6[] = {
135 GPIO11_3_6MHz,
136};
137
138static unsigned long gpio11_config_gpio[] = {
139 GPIO11_GPIO,
140};
141
142static void clk_gpio11_enable(struct clk *clk)
143{
144 pxa2xx_mfp_config(gpio11_config_3m6, 1);
145}
146
147static void clk_gpio11_disable(struct clk *clk)
148{
149 pxa2xx_mfp_config(gpio11_config_gpio, 1);
150}
151
152static const struct clkops clk_pxa25x_gpio11_ops = {
153 .enable = clk_gpio11_enable,
154 .disable = clk_gpio11_disable,
155};
156
Russell Kinga6dba202007-08-20 10:18:02 +0100157/*
158 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
159 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
160 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
161 */
Russell King8c3abc72008-11-08 20:25:21 +0000162static DEFINE_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
163
164static struct clk_lookup pxa25x_hwuart_clkreg =
165 INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100166
Russell Kingbdb08cb2008-06-30 19:47:59 +0100167/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100168 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100169 */
Russell King8c3abc72008-11-08 20:25:21 +0000170static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
171static DEFINE_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
172static DEFINE_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
173static DEFINE_CKEN(pxa25x_stuart, STUART, 14745600, 1);
174static DEFINE_CKEN(pxa25x_usb, USB, 47923000, 5);
175static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
176static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
177static DEFINE_CKEN(pxa25x_mmc, MMC, 19169000, 0);
178static DEFINE_CKEN(pxa25x_i2c, I2C, 31949000, 0);
179static DEFINE_CKEN(pxa25x_ssp, SSP, 3686400, 0);
180static DEFINE_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
181static DEFINE_CKEN(pxa25x_assp, ASSP, 3686400, 0);
182static DEFINE_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
183static DEFINE_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
184static DEFINE_CKEN(pxa25x_ac97, AC97, 24576000, 0);
185static DEFINE_CKEN(pxa25x_i2s, I2S, 14745600, 0);
186static DEFINE_CKEN(pxa25x_ficp, FICP, 47923000, 0);
eric miaod8e0db12007-12-10 17:54:36 +0800187
Russell King8c3abc72008-11-08 20:25:21 +0000188static struct clk_lookup pxa25x_clkregs[] = {
189 INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
190 INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
191 INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
192 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
193 INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
194 INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
195 INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
196 INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
197 INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
198 INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
199 INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
200 INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
201 INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
202 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
203 INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
204 INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
205 INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
206 INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
Russell Kinga6dba202007-08-20 10:18:02 +0100207};
208
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100209#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100210
Eric Miao711be5c2007-07-18 11:38:45 +0100211#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
212#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
213
Eric Miao711be5c2007-07-18 11:38:45 +0100214/*
215 * List of global PXA peripheral registers to preserve.
216 * More ones like CP and general purpose register values are preserved
217 * with the stack pointer in sleep.S.
218 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800219enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100220 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100221 SLEEP_SAVE_CKEN,
Robert Jarzmik649de512008-05-02 21:17:06 +0100222 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100223};
224
225
226static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
227{
Eric Miao711be5c2007-07-18 11:38:45 +0100228 SAVE(CKEN);
229 SAVE(PSTR);
230}
231
232static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
233{
Eric Miao711be5c2007-07-18 11:38:45 +0100234 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100235 RESTORE(PSTR);
236}
237
238static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100239{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100240 /* Clear reset status */
241 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
242
Todd Poynor87754202005-06-03 20:52:27 +0100243 switch (state) {
244 case PM_SUSPEND_MEM:
Eric Miaob750a092007-07-18 11:40:13 +0100245 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100246 break;
247 }
248}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100249
Russell King41049802008-08-27 12:55:04 +0100250static int pxa25x_cpu_pm_prepare(void)
251{
252 /* set resume return address */
253 PSPR = virt_to_phys(pxa_cpu_resume);
254 return 0;
255}
256
257static void pxa25x_cpu_pm_finish(void)
258{
259 /* ensure not to come back here if it wasn't intended */
260 PSPR = 0;
261}
262
Eric Miao711be5c2007-07-18 11:38:45 +0100263static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100264 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700265 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100266 .save = pxa25x_cpu_pm_save,
267 .restore = pxa25x_cpu_pm_restore,
268 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100269 .prepare = pxa25x_cpu_pm_prepare,
270 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100271};
Eric Miao711be5c2007-07-18 11:38:45 +0100272
273static void __init pxa25x_init_pm(void)
274{
275 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
276}
eric miaof79299c2008-01-02 08:24:49 +0800277#else
278static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100279#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100280
eric miaoc95530c2007-08-29 10:22:17 +0100281/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
282 */
283
284static int pxa25x_set_wake(unsigned int irq, unsigned int on)
285{
286 int gpio = IRQ_TO_GPIO(irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800287 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100288
eric miaoc0a596d2008-03-11 09:46:28 +0800289 if (gpio >= 0 && gpio < 85)
290 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100291
292 if (irq == IRQ_RTCAlrm) {
293 mask = PWER_RTC;
294 goto set_pwer;
295 }
296
297 return -EINVAL;
298
299set_pwer:
300 if (on)
301 PWER |= mask;
302 else
303 PWER &=~mask;
304
305 return 0;
306}
307
Eric Miaocd491042007-06-22 04:14:09 +0100308void __init pxa25x_init_irq(void)
309{
eric miaob9e25ac2008-03-04 14:19:58 +0800310 pxa_init_irq(32, pxa25x_set_wake);
311 pxa_init_gpio(85, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100312}
313
Eric Miao067455a2008-11-26 18:12:04 +0800314#ifdef CONFIG_CPU_PXA26x
315void __init pxa26x_init_irq(void)
316{
317 pxa_init_irq(32, pxa25x_set_wake);
318 pxa_init_gpio(90, pxa25x_set_wake);
319}
320#endif
321
Russell King34f32312007-05-15 10:39:49 +0100322static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100323 &pxa25x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100324 &pxa_device_ffuart,
325 &pxa_device_btuart,
326 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100327 &pxa_device_i2s,
Robert Jarzmik72493142008-11-13 23:50:56 +0100328 &sa1100_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800329 &pxa25x_device_ssp,
330 &pxa25x_device_nssp,
331 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100332 &pxa25x_device_pwm0,
333 &pxa25x_device_pwm1,
Russell King34f32312007-05-15 10:39:49 +0100334};
335
eric miaoc01655042008-01-28 23:00:02 +0000336static struct sys_device pxa25x_sysdev[] = {
337 {
338 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000339 }, {
Eric Miao5a3d9652008-09-03 18:06:34 +0800340 .cls = &pxa2xx_mfp_sysclass,
341 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000342 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000343 },
344};
345
Russell Kinge176bb02007-05-15 11:16:10 +0100346static int __init pxa25x_init(void)
347{
eric miaoc01655042008-01-28 23:00:02 +0000348 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100349
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800350 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800351
352 reset_status = RCSR;
353
Russell King8c3abc72008-11-08 20:25:21 +0000354 clks_register(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100355
Eric Miaof53f0662007-06-22 05:40:17 +0100356 if ((ret = pxa_init_dma(16)))
357 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800358
Eric Miao711be5c2007-07-18 11:38:45 +0100359 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800360
eric miaoc01655042008-01-28 23:00:02 +0000361 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
362 ret = sysdev_register(&pxa25x_sysdev[i]);
363 if (ret)
364 pr_err("failed to register sysdev[%d]\n", i);
365 }
366
Russell King34f32312007-05-15 10:39:49 +0100367 ret = platform_add_devices(pxa25x_devices,
368 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000369 if (ret)
370 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100371 }
eric miaoc01655042008-01-28 23:00:02 +0000372
Eric Miao2b127972008-09-11 10:25:59 +0800373 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Eric Miaoe88db8b2008-11-26 18:25:52 +0800374 if (cpu_is_pxa255()) {
Russell King8c3abc72008-11-08 20:25:21 +0000375 clks_register(&pxa25x_hwuart_clkreg, 1);
Eric Miaoe09d02e2007-07-17 10:45:58 +0100376 ret = platform_device_register(&pxa_device_hwuart);
Eric Miao2b127972008-09-11 10:25:59 +0800377 }
Russell King34f32312007-05-15 10:39:49 +0100378
379 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100380}
381
Russell King1c104e02008-04-19 10:59:24 +0100382postcore_initcall(pxa25x_init);