blob: bce0f22677c130e2aba822adc5f9262cc315ec91 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson43a5f002011-05-19 12:12:56 +000092#define TG3_MIN_NUM 119
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson43a5f002011-05-19 12:12:56 +000095#define DRV_MODULE_RELDATE "May 18, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
Matt Carlson520b2752011-06-13 13:39:02 +0000110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
Joe Perches63c3a662011-04-26 08:12:10 +0000115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000127#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000131#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000135#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
Matt Carlson2c49a442010-09-30 10:34:35 +0000147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
Matt Carlson287be122009-08-28 13:58:46 +0000157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Matt Carlson2c49a442010-09-30 10:34:35 +0000167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000169
Matt Carlson2c49a442010-09-30 10:34:35 +0000170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000172
Matt Carlsond2757fc2010-04-12 06:58:27 +0000173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Matt Carlsonad829262008-11-21 17:16:16 -0800194#define TG3_RAW_IP_ALIGN 2
195
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700299 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
Andreas Mohr50da8592006-08-14 23:54:30 -0700304static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000306} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Matt Carlson48fa55a2011-04-13 11:05:06 +0000387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
Andreas Mohr50da8592006-08-14 23:54:30 -0700390static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700391 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000392} ethtool_test_keys[] = {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
Matt Carlson48fa55a2011-04-13 11:05:06 +0000401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
Michael Chanb401e9e2005-12-19 16:27:04 -0800404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000411 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800412}
413
Matt Carlson0d3031d2007-10-10 18:02:43 -0700414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000421 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700422}
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
Michael Chan68929142005-08-09 20:17:14 -0700426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Michael Chan68929142005-08-09 20:17:14 -0700440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
441{
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
Matt Carlson66711e62009-11-13 13:03:49 +0000461 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
465 }
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
Michael Chanb401e9e2005-12-19 16:27:04 -0800494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Joe Perches63c3a662011-04-26 08:12:10 +0000501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Michael Chan09ee9292005-08-09 20:17:00 -0700518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700522 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700523}
524
Michael Chan20094932005-08-09 20:16:32 -0700525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 readl(mbox);
533}
534
Michael Chanb5d37722006-09-27 16:06:21 -0700535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000537 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700550
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
Michael Chan68929142005-08-09 20:17:14 -0700558 unsigned long flags;
559
Matt Carlson6ff6f812011-05-19 12:12:54 +0000560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
Michael Chan68929142005-08-09 20:17:14 -0700564 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Chanbbadf502006-04-06 21:46:34 -0700569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
574
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
Michael Chan68929142005-08-09 20:17:14 -0700578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
Michael Chan68929142005-08-09 20:17:14 -0700583 unsigned long flags;
584
Matt Carlson6ff6f812011-05-19 12:12:54 +0000585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
Michael Chan68929142005-08-09 20:17:14 -0700591 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Chanbbadf502006-04-06 21:46:34 -0700596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
Michael Chan68929142005-08-09 20:17:14 -0700605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Matt Carlson0d3031d2007-10-10 18:02:43 -0700608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000611 u32 regbase, bit;
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617
618 /* Make sure the driver hasn't any stale locks. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000638 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700639
Joe Perches63c3a662011-04-26 08:12:10 +0000640 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700641 return 0;
642
643 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700652 }
653
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
Matt Carlson0d3031d2007-10-10 18:02:43 -0700662 off = 4 * locknum;
663
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000673 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000674 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700675 break;
676 udelay(10);
677 }
678
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000679 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700680 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000690 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700691
Joe Perches63c3a662011-04-26 08:12:10 +0000692 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700693 return;
694
695 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700704 }
705
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700717}
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719static void tg3_disable_ints(struct tg3 *tp)
720{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000721 int i;
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729static void tg3_enable_ints(struct tg3 *tp)
730{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000731 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000732
Michael Chanbbe832c2005-06-24 20:20:04 -0700733 tp->irq_sync = 0;
734 wmb();
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000738
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000742
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000744 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
746
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000747 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000748 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000749
750 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000751 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Matt Carlson17375d22009-08-28 14:02:18 +0000760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700761{
Matt Carlson17375d22009-08-28 14:02:18 +0000762 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000763 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700764 unsigned int work_exists = 0;
765
766 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700774 work_exists = 1;
775
776 return work_exists;
777}
778
Matt Carlson17375d22009-08-28 14:02:18 +0000779/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400782 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlson17375d22009-08-28 14:02:18 +0000784static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Matt Carlson17375d22009-08-28 14:02:18 +0000786 struct tg3 *tp = tnapi->tp;
787
Matt Carlson898a56f2009-08-28 14:02:40 +0000788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mmiowb();
790
David S. Millerfac9b832005-05-18 22:46:34 -0700791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
Joe Perches63c3a662011-04-26 08:12:10 +0000795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700796 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void tg3_switch_clocks(struct tg3 *tp)
801{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000802 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u32 orig_clock_ctrl;
804
Joe Perches63c3a662011-04-26 08:12:10 +0000805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700806 return;
807
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
Joe Perches63c3a662011-04-26 08:12:10 +0000816 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
Matt Carlson882e9792009-09-01 13:21:36 +0000849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +0000891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -0700892 return 0;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
Matt Carlson882e9792009-09-01 13:21:36 +0000900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
Matt Carlsonb0988c12011-04-20 07:57:39 +0000933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
Matt Carlson15ee95c2011-04-20 07:57:40 +00001001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
Matt Carlson1d36ba42011-04-20 07:57:42 +00001022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
Matt Carlson95e28692008-05-25 23:44:14 -07001031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
Roel Kluind4675b52009-02-12 16:33:27 -08001056 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001057 return -EBUSY;
1058
1059 return 0;
1060}
1061
Matt Carlson158d7ab2008-05-29 01:37:54 -07001062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
Francois Romieu3d165432009-01-19 16:56:50 -08001064 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001065 u32 val;
1066
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001067 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001068
1069 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
Francois Romieu3d165432009-01-19 16:56:50 -08001079 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001080 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001081
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001082 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001085 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001097static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001098{
1099 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001100 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001108 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001111 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001114 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001118 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
Joe Perches63c3a662011-04-26 08:12:10 +00001133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001142
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001155
Matt Carlsona9daf362008-05-25 23:49:44 -07001156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
Matt Carlson158d7ab2008-05-29 01:37:54 -07001178static void tg3_mdio_start(struct tg3 *tp)
1179{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001183
Joe Perches63c3a662011-04-26 08:12:10 +00001184 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
Joe Perches63c3a662011-04-26 08:12:10 +00001195 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001196 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001197
Matt Carlson69f11c92011-07-13 09:27:30 +00001198 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001199
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001208 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001209
Matt Carlson158d7ab2008-05-29 01:37:54 -07001210 tg3_mdio_start(tp);
1211
Joe Perches63c3a662011-04-26 08:12:10 +00001212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001213 return 0;
1214
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001218
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001228 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001231 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001241 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001242 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001244 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001245 return i;
1246 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001247
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001249
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001250 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001258 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001259 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001261 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001265 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001274 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001275 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001280 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e092009-11-02 14:31:11 +00001281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001283 break;
1284 }
1285
Joe Perches63c3a662011-04-26 08:12:10 +00001286 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001290
1291 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
Joe Perches63c3a662011-04-26 08:12:10 +00001296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001300 }
1301}
1302
Matt Carlson95e28692008-05-25 23:44:14 -07001303/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
1317/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001321 unsigned int delay_cnt;
1322 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001323
Matt Carlson4ba526c2008-08-15 14:10:04 -07001324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
1336
1337 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001340 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
Joe Perches63c3a662011-04-26 08:12:10 +00001350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
Matt Carlson4ba526c2008-08-15 14:10:04 -07001388 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001394 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001404
Joe Perches05dbe002010-02-17 19:44:19 +00001405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
Matt Carlson95e28692008-05-25 23:44:14 -07001415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
Steve Glendinninge18ce342008-12-16 02:00:00 -08001423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001424 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001425 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001426 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001427 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
Steve Glendinninge18ce342008-12-16 02:00:00 -08001439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001440 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001441 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001442 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001443 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
Matt Carlson95e28692008-05-25 23:44:14 -07001451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001460 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001467 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001468 }
1469
1470 return cap;
1471}
1472
Matt Carlsonf51f3562008-05-25 23:45:08 -07001473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001474{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001475 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001476 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
Joe Perches63c3a662011-04-26 08:12:10 +00001480 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001482 else
1483 autoneg = tp->link_config.autoneg;
1484
Joe Perches63c3a662011-04-26 08:12:10 +00001485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001488 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001490 } else
1491 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001492
Matt Carlsonf51f3562008-05-25 23:45:08 -07001493 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001494
Steve Glendinninge18ce342008-12-16 02:00:00 -08001495 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
Matt Carlsonf51f3562008-05-25 23:45:08 -07001500 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001501 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001502
Steve Glendinninge18ce342008-12-16 02:00:00 -08001503 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
Matt Carlsonf51f3562008-05-25 23:45:08 -07001508 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001509 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001510}
1511
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001519 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001585 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001590 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001607
1608 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001610 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001611 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001613 return PTR_ERR(phydev);
1614 }
1615
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001616 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001634 return -EINVAL;
1635 }
1636
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001638
1639 phydev->advertising = phydev->supported;
1640
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001649 return;
1650
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001652
Matt Carlson80096062010-08-02 11:26:06 +00001653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001669 return;
1670
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001679 }
1680}
1681
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
Matt Carlson6833c042008-11-21 17:18:59 -08001702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
Joe Perches63c3a662011-04-26 08:12:10 +00001706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001709 return;
1710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
Matt Carlson6833c042008-11-21 17:18:59 -08001716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
Joe Perches63c3a662011-04-26 08:12:10 +00001741 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001743 return;
1744
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001746 u32 ephy;
1747
Matt Carlson535ef6e2009-08-25 10:09:36 +00001748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001754 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001756 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001759 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001761 }
1762 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00001763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001774 }
1775 }
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
Matt Carlson15ee95c2011-04-20 07:57:40 +00001780 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 u32 val;
1782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return;
1785
Matt Carlson15ee95c2011-04-20 07:57:40 +00001786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
Matt Carlson1d36ba42011-04-20 07:57:42 +00001801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
Matt Carlson1d36ba42011-04-20 07:57:42 +00001826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001827}
1828
Matt Carlson52b02d02010-10-14 10:37:41 +00001829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
Matt Carlson3110f5f52010-12-06 08:28:50 +00001852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001854
Matt Carlsonb0c59432011-05-19 12:12:48 +00001855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00001857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
Matt Carlson52b02d02010-10-14 10:37:41 +00001867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
Matt Carlsonb0c59432011-05-19 12:12:48 +00001872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00001884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
Roel Kluind4675b52009-02-12 16:33:27 -08001903 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002019 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 continue;
2024
Matt Carlson221c5632011-06-13 13:39:01 +00002025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Matt Carlson1d36ba42011-04-20 07:57:42 +00002028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002033 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002044 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Matt Carlson1d36ba42011-04-20 07:57:42 +00002049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Matt Carlson221c5632011-06-13 13:39:01 +00002051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002067 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int err;
2069
Michael Chan60189dd2006-12-17 17:08:07 -08002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (err != 0)
2078 return -EBUSY;
2079
Michael Chanc8e1e822006-04-29 18:55:17 -07002080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
Joe Perches63c3a662011-04-26 08:12:10 +00002125 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002127 return 0;
2128
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002129 tg3_phy_apply_otp(tp);
2130
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002143
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002148
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
Michael Chanc424cb22006-04-29 18:56:34 -07002168 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
Joe Perches63c3a662011-04-26 08:12:10 +00002187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 }
2192
Michael Chan715116a2006-09-27 16:09:25 -07002193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002194 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002196 }
2197
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002198 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
Matt Carlson520b2752011-06-13 13:39:02 +00002242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002252
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002263
Matt Carlson520b2752011-06-13 13:39:02 +00002264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002366}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002367
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
2383
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002391}
2392
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Matt Carlson683644b2011-03-09 16:58:23 +00002395 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Matt Carlson334355a2010-01-20 16:58:10 +00002397 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002398 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return;
2401
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002411 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002413 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002414
Michael Chanbc1c7562006-03-20 17:48:03 -08002415 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
Joe Perches63c3a662011-04-26 08:12:10 +00002419 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002420 return;
2421
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002423 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002424 need_vaux = true;
2425 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002430 need_vaux = true;
2431
Matt Carlson520b2752011-06-13 13:39:02 +00002432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
Matt Carlson0a459aa2008-11-03 16:54:15 -08002460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002461{
Matt Carlsonce057f02007-11-12 21:08:03 -08002462 u32 val;
2463
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002474 return;
Michael Chan51297242007-02-13 12:17:57 -08002475 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002476
Michael Chan60189dd2006-12-17 17:08:07 -08002477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002503 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002506
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002511 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002512
Michael Chan15c3b692006-03-22 01:06:52 -08002513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002520 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002521
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
Michael Chan15c3b692006-03-22 01:06:52 -08002530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
Matt Carlson3f007892008-11-03 16:51:36 -08002533/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002534static int tg3_nvram_lock(struct tg3 *tp)
2535{
Joe Perches63c3a662011-04-26 08:12:10 +00002536 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
Joe Perches63c3a662011-04-26 08:12:10 +00002559 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
Joe Perches63c3a662011-04-26 08:12:10 +00002570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
Joe Perches63c3a662011-04-26 08:12:10 +00002580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
Matt Carlson62cedd12009-04-20 14:52:29 -07002616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
Joe Perches63c3a662011-04-26 08:12:10 +00002650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
Joe Perches63c3a662011-04-26 08:12:10 +00002665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
Matt Carlsone4f34112009-02-25 14:25:00 +00002678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
Joe Perches63c3a662011-04-26 08:12:10 +00002688 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002707 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
Matt Carlsona9dc5292009-02-25 14:25:30 +00002716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002718{
2719 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002720 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002721 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002722 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002723 return res;
2724}
2725
2726/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002763static void tg3_enable_register_access(struct tg3 *tp)
2764{
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
2768 */
2769 pci_write_config_dword(tp->pdev,
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
2772
2773static int tg3_power_up(struct tg3 *tp)
2774{
Matt Carlsonbed98292011-07-13 09:27:29 +00002775 int err;
2776
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002777 tg3_enable_register_access(tp);
2778
Matt Carlsonbed98292011-07-13 09:27:29 +00002779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002786
Matt Carlsonbed98292011-07-13 09:27:29 +00002787 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002788}
2789
2790static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002793 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002795 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002796
2797 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00002798 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00002802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00002806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002807 lnkctl);
2808 }
2809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00002815 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002816
Joe Perches63c3a662011-04-26 08:12:10 +00002817 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002818 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002821 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002822 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002823
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002825
Matt Carlson80096062010-08-02 11:26:06 +00002826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
Joe Perches63c3a662011-04-26 08:12:10 +00002838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002858 do_low_power = true;
2859 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002860 }
Matt Carlsondd477002008-05-25 23:45:58 -07002861 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002862 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002863
Matt Carlson80096062010-08-02 11:26:06 +00002864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
Michael Chanb5d37722006-09-27 16:06:21 -07002879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00002884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
Joe Perches63c3a662011-04-26 08:12:10 +00002895 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07002896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002900
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002901 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 u32 mac_mode;
2903
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07002912 udelay(40);
2913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00002923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
Joe Perches63c3a662011-04-26 08:12:10 +00002934 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00002938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Joe Perches63c3a662011-04-26 08:12:10 +00002942 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
Joe Perches63c3a662011-04-26 08:12:10 +00002954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
Michael Chanb401e9e2005-12-19 16:27:04 -08002963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00002965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00002967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002968 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00002969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00002978 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
Michael Chanb401e9e2005-12-19 16:27:04 -08002986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Michael Chanb401e9e2005-12-19 16:27:04 -08002989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Joe Perches63c3a662011-04-26 08:12:10 +00002992 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
Michael Chanb401e9e2005-12-19 16:27:04 -08003004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
3007 }
3008
Joe Perches63c3a662011-04-26 08:12:10 +00003009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003010 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003011
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003012 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003021 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003022 int err;
3023
3024 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003026 if (!err)
3027 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
3030
Michael Chanbbadf502006-04-06 21:46:34 -07003031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 return 0;
3034}
3035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
3039
Joe Perches63c3a662011-04-26 08:12:10 +00003040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003041 pci_set_power_state(tp->pdev, PCI_D3hot);
3042}
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089}
3090
Matt Carlson42b64a42011-05-19 12:12:49 +00003091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
Matt Carlson42b64a42011-05-19 12:12:49 +00003093 int err = 0;
3094 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Matt Carlson42b64a42011-05-19 12:12:49 +00003096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Matt Carlson42b64a42011-05-19 12:12:49 +00003106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Matt Carlson42b64a42011-05-19 12:12:49 +00003108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Matt Carlson42b64a42011-05-19 12:12:49 +00003112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003114
Matt Carlson42b64a42011-05-19 12:12:49 +00003115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
Matt Carlson221c5632011-06-13 13:39:01 +00003117 new_adv |= ADVERTISE_1000HALF;
Matt Carlson42b64a42011-05-19 12:12:49 +00003118 if (advertise & ADVERTISED_1000baseT_Full)
Matt Carlson221c5632011-06-13 13:39:01 +00003119 new_adv |= ADVERTISE_1000FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003120
Matt Carlson42b64a42011-05-19 12:12:49 +00003121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Carlson221c5632011-06-13 13:39:01 +00003125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003126 if (err)
3127 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003128
Matt Carlson42b64a42011-05-19 12:12:49 +00003129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Matt Carlson42b64a42011-05-19 12:12:49 +00003132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003134
Matt Carlson42b64a42011-05-19 12:12:49 +00003135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003138
Matt Carlsona6b68da2010-12-06 08:28:52 +00003139 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003147 if (err)
3148 val = 0;
3149
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
3153 case ASIC_REV_5719:
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
3165 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003166
Matt Carlson42b64a42011-05-19 12:12:49 +00003167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
3215 }
3216
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003239 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 udelay(40);
3285
3286 return err;
3287}
3288
Michael Chan3600d912006-12-07 00:21:48 -08003289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290{
Michael Chan3600d912006-12-07 00:21:48 -08003291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 u32 tg3_ctrl;
3309
Michael Chan3600d912006-12-07 00:21:48 -08003310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
Matt Carlson221c5632011-06-13 13:39:01 +00003316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 return 0;
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
Matt Carlsonef167e22007-12-20 20:10:01 -08003325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
Joe Perches63c3a662011-04-26 08:12:10 +00003339 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003361 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003362 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
Matt Carlson8ef21422008-05-02 16:47:53 -07003376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
Matt Carlson79eb6902010-02-17 15:17:03 +00003399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003402 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
Matt Carlson79eb6902010-02-17 15:17:03 +00003420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 }
3439
3440 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
Matt Carlsonef167e22007-12-20 20:10:01 -08003508 lcl_adv = 0;
3509 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510
Matt Carlsonef167e22007-12-20 20:10:01 -08003511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 }
3530 }
3531
Matt Carlsonef167e22007-12-20 20:10:01 -08003532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 }
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537relink:
Matt Carlson80096062010-08-02 11:26:06 +00003538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 tg3_phy_copper_begin(tp);
3540
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003541 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00003542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
Matt Carlson52b02d02010-10-14 10:37:41 +00003584 tg3_phy_eee_adjust(tp, current_link_up);
3585
Joe Perches63c3a662011-04-26 08:12:10 +00003586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00003597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003608 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00003609 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00003613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00003622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003623 newlnkctl);
3624 }
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
Matt Carlson5be73b42007-12-20 20:09:29 -08003704 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
Matt Carlson33f401a2010-04-05 10:19:27 +00003753 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
Matt Carlson859a5882010-04-05 10:19:28 +00003791 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a5882010-04-05 10:19:28 +00003793 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a5882010-04-05 10:19:28 +00003818 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 return ret;
3951}
3952
Matt Carlson5be73b42007-12-20 20:09:29 -08003953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
Matt Carlson5be73b42007-12-20 20:09:29 -08003987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004004 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004050 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
Matt Carlson82cd3d12007-12-20 20:09:00 -08004099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004126 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 mac_status = tr32(MAC_STATUS);
4128
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004131 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132
Matt Carlson82cd3d12007-12-20 20:09:00 -08004133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
4137
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004139 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004141 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004145 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 }
4180 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
Michael Chan5cf64b82007-05-05 12:11:21 -07004194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004198 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004200
Matt Carlson5be73b42007-12-20 20:09:29 -08004201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Matt Carlson5be73b42007-12-20 20:09:29 -08004204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004236 tg3_setup_flow_control(tp, 0, 0);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
Matt Carlson8d018622007-12-20 20:05:44 -08004261 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
Joe Perches63c3a662011-04-26 08:12:10 +00004265 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004267 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
Matt Carlson79eb6902010-02-17 15:17:03 +00004288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
Joe Perches63c3a662011-04-26 08:12:10 +00004298 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
Matt Carlson898a56f2009-08-28 14:02:40 +00004303 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
Michael Chan747e8f82005-07-25 12:33:22 -07004360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004366 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
Michael Chan747e8f82005-07-25 12:33:22 -07004396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
Matt Carlsonef167e22007-12-20 20:10:01 -08004482 local_adv = 0;
4483 remote_adv = 0;
4484
Michael Chan747e8f82005-07-25 12:33:22 -07004485 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004486 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004497 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004498 /* Link is up via parallel detect */
Matt Carlson859a5882010-04-05 10:19:28 +00004499 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004500 current_link_up = 0;
Matt Carlson859a5882010-04-05 10:19:28 +00004501 }
Michael Chan747e8f82005-07-25 12:33:22 -07004502 }
4503 }
4504
Matt Carlsonef167e22007-12-20 20:10:01 -08004505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
Michael Chan747e8f82005-07-25 12:33:22 -07004508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004534 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004535 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004536 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004537 return;
4538 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004539
Michael Chan747e8f82005-07-25 12:33:22 -07004540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004551
4552 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004568 }
4569 }
Matt Carlson859a5882010-04-05 10:19:28 +00004570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004587
4588 }
4589 }
4590}
4591
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
Matt Carlsonf2096f92011-04-05 14:22:48 +00004594 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595 int err;
4596
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a5882010-04-05 10:19:28 +00004601 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004605 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
Matt Carlsonf2096f92011-04-05 14:22:48 +00004620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00004629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00004632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004634
Joe Perches63c3a662011-04-26 08:12:10 +00004635 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004638 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
Joe Perches63c3a662011-04-26 08:12:10 +00004644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004645 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07004646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654 return err;
4655}
4656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
Matt Carlson97bd8e42011-04-13 11:05:04 +00004662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
Joe Perches63c3a662011-04-26 08:12:10 +00004693 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
Joe Perches63c3a662011-04-26 08:12:10 +00004705 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
Joe Perches63c3a662011-04-26 08:12:10 +00004717 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
Joe Perches63c3a662011-04-26 08:12:10 +00004732 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
Michael Chandf3e6542006-05-26 17:48:07 -07004779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
Joe Perches63c3a662011-04-26 08:12:10 +00004787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07004788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
Matt Carlson5129c3a2010-04-05 10:19:23 +00004790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004795
4796 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00004797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07004798 spin_unlock(&tp->lock);
4799}
4800
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004802{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004807}
4808
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
Matt Carlson17375d22009-08-28 14:02:18 +00004813static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814{
Matt Carlson17375d22009-08-28 14:02:18 +00004815 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004817 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
Joe Perches63c3a662011-04-26 08:12:10 +00004821 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
4826 while (sw_idx != hw_idx) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00004827 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004829 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Michael Chandf3e6542006-05-26 17:48:07 -07004831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
4835
Alexander Duyckf4188d82009-12-02 16:48:38 +00004836 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004837 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840
4841 ri->skb = NULL;
4842
4843 sw_idx = NEXT_TX(sw_idx);
4844
4845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004846 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004847 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4848 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004849
4850 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004851 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004852 skb_shinfo(skb)->frags[i].size,
4853 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 sw_idx = NEXT_TX(sw_idx);
4855 }
4856
David S. Millerf47c11e2005-06-24 20:18:35 -07004857 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004858
4859 if (unlikely(tx_bug)) {
4860 tg3_tx_recover(tp);
4861 return;
4862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 }
4864
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004865 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004866
Michael Chan1b2a7202006-08-07 21:46:02 -07004867 /* Need to make the tx_cons update visible to tg3_start_xmit()
4868 * before checking for netif_queue_stopped(). Without the
4869 * memory barrier, there is a small possibility that tg3_start_xmit()
4870 * will miss it and cause the queue to be stopped forever.
4871 */
4872 smp_mb();
4873
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004874 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004875 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004876 __netif_tx_lock(txq, smp_processor_id());
4877 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004878 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004879 netif_tx_wake_queue(txq);
4880 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004882}
4883
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004884static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4885{
4886 if (!ri->skb)
4887 return;
4888
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004889 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004890 map_sz, PCI_DMA_FROMDEVICE);
4891 dev_kfree_skb_any(ri->skb);
4892 ri->skb = NULL;
4893}
4894
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895/* Returns size of skb allocated or < 0 on error.
4896 *
4897 * We only need to fill in the address because the other members
4898 * of the RX descriptor are invariant, see tg3_init_rings.
4899 *
4900 * Note the purposeful assymetry of cpu vs. chip accesses. For
4901 * posting buffers we only dirty the first cache line of the RX
4902 * descriptor (containing the address). Whereas for the RX status
4903 * buffers the cpu only reads the last cacheline of the RX descriptor
4904 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4905 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004906static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004907 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908{
4909 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004910 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004911 struct sk_buff *skb;
4912 dma_addr_t mapping;
4913 int skb_size, dest_idx;
4914
Linus Torvalds1da177e2005-04-16 15:20:36 -07004915 switch (opaque_key) {
4916 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004917 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004918 desc = &tpr->rx_std[dest_idx];
4919 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004920 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921 break;
4922
4923 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004924 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004925 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004926 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004927 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 break;
4929
4930 default:
4931 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933
4934 /* Do not overwrite any of the map or rp information
4935 * until we are sure we can commit to a new buffer.
4936 *
4937 * Callers depend upon this behavior and assume that
4938 * we leave everything unchanged if we fail.
4939 */
Matt Carlson287be122009-08-28 13:58:46 +00004940 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 if (skb == NULL)
4942 return -ENOMEM;
4943
Linus Torvalds1da177e2005-04-16 15:20:36 -07004944 skb_reserve(skb, tp->rx_offset);
4945
Matt Carlson287be122009-08-28 13:58:46 +00004946 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004947 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004948 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4949 dev_kfree_skb(skb);
4950 return -EIO;
4951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004952
4953 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004954 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004955
Linus Torvalds1da177e2005-04-16 15:20:36 -07004956 desc->addr_hi = ((u64)mapping >> 32);
4957 desc->addr_lo = ((u64)mapping & 0xffffffff);
4958
4959 return skb_size;
4960}
4961
4962/* We only need to move over in the address because the other
4963 * members of the RX descriptor are invariant. See notes above
4964 * tg3_alloc_rx_skb for full details.
4965 */
Matt Carlsona3896162009-11-13 13:03:44 +00004966static void tg3_recycle_rx(struct tg3_napi *tnapi,
4967 struct tg3_rx_prodring_set *dpr,
4968 u32 opaque_key, int src_idx,
4969 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004970{
Matt Carlson17375d22009-08-28 14:02:18 +00004971 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4973 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004974 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004975 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004976
4977 switch (opaque_key) {
4978 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004979 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004980 dest_desc = &dpr->rx_std[dest_idx];
4981 dest_map = &dpr->rx_std_buffers[dest_idx];
4982 src_desc = &spr->rx_std[src_idx];
4983 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004984 break;
4985
4986 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004987 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004988 dest_desc = &dpr->rx_jmb[dest_idx].std;
4989 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4990 src_desc = &spr->rx_jmb[src_idx].std;
4991 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004992 break;
4993
4994 default:
4995 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997
4998 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004999 dma_unmap_addr_set(dest_map, mapping,
5000 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005001 dest_desc->addr_hi = src_desc->addr_hi;
5002 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005003
5004 /* Ensure that the update to the skb happens after the physical
5005 * addresses have been transferred to the new BD location.
5006 */
5007 smp_wmb();
5008
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009 src_map->skb = NULL;
5010}
5011
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012/* The RX ring scheme is composed of multiple rings which post fresh
5013 * buffers to the chip, and one special ring the chip uses to report
5014 * status back to the host.
5015 *
5016 * The special ring reports the status of received packets to the
5017 * host. The chip does not write into the original descriptor the
5018 * RX buffer was obtained from. The chip simply takes the original
5019 * descriptor as provided by the host, updates the status and length
5020 * field, then writes this into the next status ring entry.
5021 *
5022 * Each ring the host uses to post buffers to the chip is described
5023 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5024 * it is first placed into the on-chip ram. When the packet's length
5025 * is known, it walks down the TG3_BDINFO entries to select the ring.
5026 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5027 * which is within the range of the new packet's length is chosen.
5028 *
5029 * The "separate ring for rx status" scheme may sound queer, but it makes
5030 * sense from a cache coherency perspective. If only the host writes
5031 * to the buffer post rings, and only the chip writes to the rx status
5032 * rings, then cache lines never move beyond shared-modified state.
5033 * If both the host and chip were to write into the same ring, cache line
5034 * eviction could occur since both entities want it in an exclusive state.
5035 */
Matt Carlson17375d22009-08-28 14:02:18 +00005036static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037{
Matt Carlson17375d22009-08-28 14:02:18 +00005038 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005039 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005040 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005041 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005042 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005043 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005044 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005045
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005046 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005047 /*
5048 * We need to order the read of hw_idx and the read of
5049 * the opaque cookie.
5050 */
5051 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005052 work_mask = 0;
5053 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005054 std_prod_idx = tpr->rx_std_prod_idx;
5055 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005057 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005058 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005059 unsigned int len;
5060 struct sk_buff *skb;
5061 dma_addr_t dma_addr;
5062 u32 opaque_key, desc_idx, *post_ptr;
5063
5064 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5065 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5066 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005067 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005068 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005069 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005070 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005071 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005073 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005074 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005075 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005076 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005077 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005078 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005079
5080 work_mask |= opaque_key;
5081
5082 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5083 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5084 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005085 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005086 desc_idx, *post_ptr);
5087 drop_it_no_recycle:
5088 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005089 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005090 goto next_pkt;
5091 }
5092
Matt Carlsonad829262008-11-21 17:16:16 -08005093 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5094 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005095
Matt Carlsond2757fc2010-04-12 06:58:27 +00005096 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097 int skb_size;
5098
Matt Carlson86b21e52009-11-13 13:03:45 +00005099 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005100 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101 if (skb_size < 0)
5102 goto drop_it;
5103
Matt Carlson287be122009-08-28 13:58:46 +00005104 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005105 PCI_DMA_FROMDEVICE);
5106
Matt Carlson61e800c2010-02-17 15:16:54 +00005107 /* Ensure that the update to the skb happens
5108 * after the usage of the old DMA mapping.
5109 */
5110 smp_wmb();
5111
5112 ri->skb = NULL;
5113
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 skb_put(skb, len);
5115 } else {
5116 struct sk_buff *copy_skb;
5117
Matt Carlsona3896162009-11-13 13:03:44 +00005118 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119 desc_idx, *post_ptr);
5120
Matt Carlsonbf933c82011-01-25 15:58:49 +00005121 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00005122 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005123 if (copy_skb == NULL)
5124 goto drop_it_no_recycle;
5125
Matt Carlsonbf933c82011-01-25 15:58:49 +00005126 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 skb_put(copy_skb, len);
5128 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03005129 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5131
5132 /* We'll reuse the original ring buffer. */
5133 skb = copy_skb;
5134 }
5135
Michał Mirosławdc668912011-04-07 03:35:07 +00005136 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005137 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5138 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5139 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5140 skb->ip_summed = CHECKSUM_UNNECESSARY;
5141 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005142 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143
5144 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005145
5146 if (len > (tp->dev->mtu + ETH_HLEN) &&
5147 skb->protocol != htons(ETH_P_8021Q)) {
5148 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005149 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005150 }
5151
Matt Carlson9dc7a112010-04-12 06:58:28 +00005152 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005153 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5154 __vlan_hwaccel_put_tag(skb,
5155 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005156
Matt Carlsonbf933c82011-01-25 15:58:49 +00005157 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158
Linus Torvalds1da177e2005-04-16 15:20:36 -07005159 received++;
5160 budget--;
5161
5162next_pkt:
5163 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005164
5165 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005166 tpr->rx_std_prod_idx = std_prod_idx &
5167 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005168 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5169 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005170 work_mask &= ~RXD_OPAQUE_RING_STD;
5171 rx_std_posted = 0;
5172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005174 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005175 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005176
5177 /* Refresh hw_idx to see if there is new work */
5178 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005179 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005180 rmb();
5181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 }
5183
5184 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005185 tnapi->rx_rcb_ptr = sw_idx;
5186 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005187
5188 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005189 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005190 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005191 tpr->rx_std_prod_idx = std_prod_idx &
5192 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005193 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5194 tpr->rx_std_prod_idx);
5195 }
5196 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005197 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5198 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005199 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5200 tpr->rx_jmb_prod_idx);
5201 }
5202 mmiowb();
5203 } else if (work_mask) {
5204 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5205 * updated before the producer indices can be updated.
5206 */
5207 smp_wmb();
5208
Matt Carlson2c49a442010-09-30 10:34:35 +00005209 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5210 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005211
Matt Carlsone4af1af2010-02-12 14:47:05 +00005212 if (tnapi != &tp->napi[1])
5213 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005215
5216 return received;
5217}
5218
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005219static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005220{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005222 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005223 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5224
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225 if (sblk->status & SD_STATUS_LINK_CHG) {
5226 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005227 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005228 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005229 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005230 tw32_f(MAC_STATUS,
5231 (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED |
5233 MAC_STATUS_MI_COMPLETION |
5234 MAC_STATUS_LNKSTATE_CHANGED));
5235 udelay(40);
5236 } else
5237 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005238 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 }
5240 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005241}
5242
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005243static int tg3_rx_prodring_xfer(struct tg3 *tp,
5244 struct tg3_rx_prodring_set *dpr,
5245 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005246{
5247 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005248 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005249
5250 while (1) {
5251 src_prod_idx = spr->rx_std_prod_idx;
5252
5253 /* Make sure updates to the rx_std_buffers[] entries and the
5254 * standard producer index are seen in the correct order.
5255 */
5256 smp_rmb();
5257
5258 if (spr->rx_std_cons_idx == src_prod_idx)
5259 break;
5260
5261 if (spr->rx_std_cons_idx < src_prod_idx)
5262 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5263 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005264 cpycnt = tp->rx_std_ring_mask + 1 -
5265 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005266
Matt Carlson2c49a442010-09-30 10:34:35 +00005267 cpycnt = min(cpycnt,
5268 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005269
5270 si = spr->rx_std_cons_idx;
5271 di = dpr->rx_std_prod_idx;
5272
Matt Carlsone92967b2010-02-12 14:47:06 +00005273 for (i = di; i < di + cpycnt; i++) {
5274 if (dpr->rx_std_buffers[i].skb) {
5275 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005276 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005277 break;
5278 }
5279 }
5280
5281 if (!cpycnt)
5282 break;
5283
5284 /* Ensure that updates to the rx_std_buffers ring and the
5285 * shadowed hardware producer ring from tg3_recycle_skb() are
5286 * ordered correctly WRT the skb check above.
5287 */
5288 smp_rmb();
5289
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005290 memcpy(&dpr->rx_std_buffers[di],
5291 &spr->rx_std_buffers[si],
5292 cpycnt * sizeof(struct ring_info));
5293
5294 for (i = 0; i < cpycnt; i++, di++, si++) {
5295 struct tg3_rx_buffer_desc *sbd, *dbd;
5296 sbd = &spr->rx_std[si];
5297 dbd = &dpr->rx_std[di];
5298 dbd->addr_hi = sbd->addr_hi;
5299 dbd->addr_lo = sbd->addr_lo;
5300 }
5301
Matt Carlson2c49a442010-09-30 10:34:35 +00005302 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5303 tp->rx_std_ring_mask;
5304 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5305 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005306 }
5307
5308 while (1) {
5309 src_prod_idx = spr->rx_jmb_prod_idx;
5310
5311 /* Make sure updates to the rx_jmb_buffers[] entries and
5312 * the jumbo producer index are seen in the correct order.
5313 */
5314 smp_rmb();
5315
5316 if (spr->rx_jmb_cons_idx == src_prod_idx)
5317 break;
5318
5319 if (spr->rx_jmb_cons_idx < src_prod_idx)
5320 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5321 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005322 cpycnt = tp->rx_jmb_ring_mask + 1 -
5323 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005324
5325 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005326 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005327
5328 si = spr->rx_jmb_cons_idx;
5329 di = dpr->rx_jmb_prod_idx;
5330
Matt Carlsone92967b2010-02-12 14:47:06 +00005331 for (i = di; i < di + cpycnt; i++) {
5332 if (dpr->rx_jmb_buffers[i].skb) {
5333 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005334 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005335 break;
5336 }
5337 }
5338
5339 if (!cpycnt)
5340 break;
5341
5342 /* Ensure that updates to the rx_jmb_buffers ring and the
5343 * shadowed hardware producer ring from tg3_recycle_skb() are
5344 * ordered correctly WRT the skb check above.
5345 */
5346 smp_rmb();
5347
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005348 memcpy(&dpr->rx_jmb_buffers[di],
5349 &spr->rx_jmb_buffers[si],
5350 cpycnt * sizeof(struct ring_info));
5351
5352 for (i = 0; i < cpycnt; i++, di++, si++) {
5353 struct tg3_rx_buffer_desc *sbd, *dbd;
5354 sbd = &spr->rx_jmb[si].std;
5355 dbd = &dpr->rx_jmb[di].std;
5356 dbd->addr_hi = sbd->addr_hi;
5357 dbd->addr_lo = sbd->addr_lo;
5358 }
5359
Matt Carlson2c49a442010-09-30 10:34:35 +00005360 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5361 tp->rx_jmb_ring_mask;
5362 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5363 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005364 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005365
5366 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005367}
5368
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005369static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5370{
5371 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372
5373 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005374 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005375 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005376 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005377 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378 }
5379
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 /* run RX thread, within the bounds set by NAPI.
5381 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005382 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005384 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005385 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005386
Joe Perches63c3a662011-04-26 08:12:10 +00005387 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005388 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005389 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005390 u32 std_prod_idx = dpr->rx_std_prod_idx;
5391 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005392
Matt Carlsone4af1af2010-02-12 14:47:05 +00005393 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005394 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005395 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005396
5397 wmb();
5398
Matt Carlsone4af1af2010-02-12 14:47:05 +00005399 if (std_prod_idx != dpr->rx_std_prod_idx)
5400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5401 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005402
Matt Carlsone4af1af2010-02-12 14:47:05 +00005403 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5405 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005406
5407 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005408
5409 if (err)
5410 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005411 }
5412
David S. Miller6f535762007-10-11 18:08:29 -07005413 return work_done;
5414}
David S. Millerf7383c22005-05-18 22:50:53 -07005415
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005416static int tg3_poll_msix(struct napi_struct *napi, int budget)
5417{
5418 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5419 struct tg3 *tp = tnapi->tp;
5420 int work_done = 0;
5421 struct tg3_hw_status *sblk = tnapi->hw_status;
5422
5423 while (1) {
5424 work_done = tg3_poll_work(tnapi, work_done, budget);
5425
Joe Perches63c3a662011-04-26 08:12:10 +00005426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005427 goto tx_recovery;
5428
5429 if (unlikely(work_done >= budget))
5430 break;
5431
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005432 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005433 * to tell the hw how much work has been processed,
5434 * so we must read it before checking for more work.
5435 */
5436 tnapi->last_tag = sblk->status_tag;
5437 tnapi->last_irq_tag = tnapi->last_tag;
5438 rmb();
5439
5440 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005441 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5442 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005443 napi_complete(napi);
5444 /* Reenable interrupts. */
5445 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5446 mmiowb();
5447 break;
5448 }
5449 }
5450
5451 return work_done;
5452
5453tx_recovery:
5454 /* work_done is guaranteed to be less than budget. */
5455 napi_complete(napi);
5456 schedule_work(&tp->reset_task);
5457 return work_done;
5458}
5459
Matt Carlsone64de4e2011-04-13 11:05:05 +00005460static void tg3_process_error(struct tg3 *tp)
5461{
5462 u32 val;
5463 bool real_error = false;
5464
Joe Perches63c3a662011-04-26 08:12:10 +00005465 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005466 return;
5467
5468 /* Check Flow Attention register */
5469 val = tr32(HOSTCC_FLOW_ATTN);
5470 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5471 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5472 real_error = true;
5473 }
5474
5475 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5476 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5477 real_error = true;
5478 }
5479
5480 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5481 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5482 real_error = true;
5483 }
5484
5485 if (!real_error)
5486 return;
5487
5488 tg3_dump_state(tp);
5489
Joe Perches63c3a662011-04-26 08:12:10 +00005490 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsone64de4e2011-04-13 11:05:05 +00005491 schedule_work(&tp->reset_task);
5492}
5493
David S. Miller6f535762007-10-11 18:08:29 -07005494static int tg3_poll(struct napi_struct *napi, int budget)
5495{
Matt Carlson8ef04422009-08-28 14:01:37 +00005496 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5497 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005498 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005499 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005500
5501 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00005502 if (sblk->status & SD_STATUS_ERROR)
5503 tg3_process_error(tp);
5504
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005505 tg3_poll_link(tp);
5506
Matt Carlson17375d22009-08-28 14:02:18 +00005507 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005508
Joe Perches63c3a662011-04-26 08:12:10 +00005509 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07005510 goto tx_recovery;
5511
5512 if (unlikely(work_done >= budget))
5513 break;
5514
Joe Perches63c3a662011-04-26 08:12:10 +00005515 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00005516 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005517 * to tell the hw how much work has been processed,
5518 * so we must read it before checking for more work.
5519 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005520 tnapi->last_tag = sblk->status_tag;
5521 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005522 rmb();
5523 } else
5524 sblk->status &= ~SD_STATUS_UPDATED;
5525
Matt Carlson17375d22009-08-28 14:02:18 +00005526 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005527 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005528 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005529 break;
5530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531 }
5532
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005533 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005534
5535tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005536 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005537 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005538 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005539 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540}
5541
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005542static void tg3_napi_disable(struct tg3 *tp)
5543{
5544 int i;
5545
5546 for (i = tp->irq_cnt - 1; i >= 0; i--)
5547 napi_disable(&tp->napi[i].napi);
5548}
5549
5550static void tg3_napi_enable(struct tg3 *tp)
5551{
5552 int i;
5553
5554 for (i = 0; i < tp->irq_cnt; i++)
5555 napi_enable(&tp->napi[i].napi);
5556}
5557
5558static void tg3_napi_init(struct tg3 *tp)
5559{
5560 int i;
5561
5562 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5563 for (i = 1; i < tp->irq_cnt; i++)
5564 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5565}
5566
5567static void tg3_napi_fini(struct tg3 *tp)
5568{
5569 int i;
5570
5571 for (i = 0; i < tp->irq_cnt; i++)
5572 netif_napi_del(&tp->napi[i].napi);
5573}
5574
5575static inline void tg3_netif_stop(struct tg3 *tp)
5576{
5577 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5578 tg3_napi_disable(tp);
5579 netif_tx_disable(tp->dev);
5580}
5581
5582static inline void tg3_netif_start(struct tg3 *tp)
5583{
5584 /* NOTE: unconditional netif_tx_wake_all_queues is only
5585 * appropriate so long as all callers are assured to
5586 * have free tx slots (such as after tg3_init_hw)
5587 */
5588 netif_tx_wake_all_queues(tp->dev);
5589
5590 tg3_napi_enable(tp);
5591 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5592 tg3_enable_ints(tp);
5593}
5594
David S. Millerf47c11e2005-06-24 20:18:35 -07005595static void tg3_irq_quiesce(struct tg3 *tp)
5596{
Matt Carlson4f125f42009-09-01 12:55:02 +00005597 int i;
5598
David S. Millerf47c11e2005-06-24 20:18:35 -07005599 BUG_ON(tp->irq_sync);
5600
5601 tp->irq_sync = 1;
5602 smp_mb();
5603
Matt Carlson4f125f42009-09-01 12:55:02 +00005604 for (i = 0; i < tp->irq_cnt; i++)
5605 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005606}
5607
David S. Millerf47c11e2005-06-24 20:18:35 -07005608/* Fully shutdown all tg3 driver activity elsewhere in the system.
5609 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5610 * with as well. Most of the time, this is not necessary except when
5611 * shutting down the device.
5612 */
5613static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5614{
Michael Chan46966542007-07-11 19:47:19 -07005615 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005616 if (irq_sync)
5617 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005618}
5619
5620static inline void tg3_full_unlock(struct tg3 *tp)
5621{
David S. Millerf47c11e2005-06-24 20:18:35 -07005622 spin_unlock_bh(&tp->lock);
5623}
5624
Michael Chanfcfa0a32006-03-20 22:28:41 -08005625/* One-shot MSI handler - Chip automatically disables interrupt
5626 * after sending MSI so driver doesn't have to do it.
5627 */
David Howells7d12e782006-10-05 14:55:46 +01005628static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005629{
Matt Carlson09943a12009-08-28 14:01:57 +00005630 struct tg3_napi *tnapi = dev_id;
5631 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005632
Matt Carlson898a56f2009-08-28 14:02:40 +00005633 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005634 if (tnapi->rx_rcb)
5635 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005636
5637 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005638 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005639
5640 return IRQ_HANDLED;
5641}
5642
Michael Chan88b06bc2005-04-21 17:13:25 -07005643/* MSI ISR - No need to check for interrupt sharing and no need to
5644 * flush status block and interrupt mailbox. PCI ordering rules
5645 * guarantee that MSI will arrive after the status block.
5646 */
David Howells7d12e782006-10-05 14:55:46 +01005647static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc2005-04-21 17:13:25 -07005648{
Matt Carlson09943a12009-08-28 14:01:57 +00005649 struct tg3_napi *tnapi = dev_id;
5650 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc2005-04-21 17:13:25 -07005651
Matt Carlson898a56f2009-08-28 14:02:40 +00005652 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005653 if (tnapi->rx_rcb)
5654 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc2005-04-21 17:13:25 -07005655 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005656 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc2005-04-21 17:13:25 -07005657 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005658 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc2005-04-21 17:13:25 -07005659 * NIC to stop sending us irqs, engaging "in-intr-handler"
5660 * event coalescing.
5661 */
5662 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005663 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005664 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005665
Michael Chan88b06bc2005-04-21 17:13:25 -07005666 return IRQ_RETVAL(1);
5667}
5668
David Howells7d12e782006-10-05 14:55:46 +01005669static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670{
Matt Carlson09943a12009-08-28 14:01:57 +00005671 struct tg3_napi *tnapi = dev_id;
5672 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005673 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 unsigned int handled = 1;
5675
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676 /* In INTx mode, it is possible for the interrupt to arrive at
5677 * the CPU before the status block posted prior to the interrupt.
5678 * Reading the PCI State register will confirm whether the
5679 * interrupt is ours and will flush the status block.
5680 */
Michael Chand18edcb2007-03-24 20:57:11 -07005681 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00005682 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005683 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5684 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005685 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005686 }
Michael Chand18edcb2007-03-24 20:57:11 -07005687 }
5688
5689 /*
5690 * Writing any value to intr-mbox-0 clears PCI INTA# and
5691 * chip-internal interrupt pending events.
5692 * Writing non-zero to intr-mbox-0 additional tells the
5693 * NIC to stop sending us irqs, engaging "in-intr-handler"
5694 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005695 *
5696 * Flush the mailbox to de-assert the IRQ immediately to prevent
5697 * spurious interrupts. The flush impacts performance but
5698 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005699 */
Michael Chanc04cb342007-05-07 00:26:15 -07005700 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005701 if (tg3_irq_sync(tp))
5702 goto out;
5703 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005704 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005705 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005706 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005707 } else {
5708 /* No work, shared interrupt perhaps? re-enable
5709 * interrupts, and flush that PCI write
5710 */
5711 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5712 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005713 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005714out:
David S. Millerfac9b832005-05-18 22:46:34 -07005715 return IRQ_RETVAL(handled);
5716}
5717
David Howells7d12e782006-10-05 14:55:46 +01005718static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005719{
Matt Carlson09943a12009-08-28 14:01:57 +00005720 struct tg3_napi *tnapi = dev_id;
5721 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005722 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005723 unsigned int handled = 1;
5724
David S. Millerfac9b832005-05-18 22:46:34 -07005725 /* In INTx mode, it is possible for the interrupt to arrive at
5726 * the CPU before the status block posted prior to the interrupt.
5727 * Reading the PCI State register will confirm whether the
5728 * interrupt is ours and will flush the status block.
5729 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005730 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00005731 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005732 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5733 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005734 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005735 }
Michael Chand18edcb2007-03-24 20:57:11 -07005736 }
5737
5738 /*
5739 * writing any value to intr-mbox-0 clears PCI INTA# and
5740 * chip-internal interrupt pending events.
5741 * writing non-zero to intr-mbox-0 additional tells the
5742 * NIC to stop sending us irqs, engaging "in-intr-handler"
5743 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005744 *
5745 * Flush the mailbox to de-assert the IRQ immediately to prevent
5746 * spurious interrupts. The flush impacts performance but
5747 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005748 */
Michael Chanc04cb342007-05-07 00:26:15 -07005749 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005750
5751 /*
5752 * In a shared interrupt configuration, sometimes other devices'
5753 * interrupts will scream. We record the current status tag here
5754 * so that the above check can report that the screaming interrupts
5755 * are unhandled. Eventually they will be silenced.
5756 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005757 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005758
Michael Chand18edcb2007-03-24 20:57:11 -07005759 if (tg3_irq_sync(tp))
5760 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005761
Matt Carlson72334482009-08-28 14:03:01 +00005762 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005763
Matt Carlson09943a12009-08-28 14:01:57 +00005764 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005765
David S. Millerf47c11e2005-06-24 20:18:35 -07005766out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005767 return IRQ_RETVAL(handled);
5768}
5769
Michael Chan79381092005-04-21 17:13:59 -07005770/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005771static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005772{
Matt Carlson09943a12009-08-28 14:01:57 +00005773 struct tg3_napi *tnapi = dev_id;
5774 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005775 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005776
Michael Chanf9804dd2005-09-27 12:13:10 -07005777 if ((sblk->status & SD_STATUS_UPDATED) ||
5778 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005779 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005780 return IRQ_RETVAL(1);
5781 }
5782 return IRQ_RETVAL(0);
5783}
5784
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005785static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005786static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787
Michael Chanb9ec6c12006-07-25 16:37:27 -07005788/* Restart hardware after configuration changes, self-test, etc.
5789 * Invoked with tp->lock held.
5790 */
5791static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005792 __releases(tp->lock)
5793 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005794{
5795 int err;
5796
5797 err = tg3_init_hw(tp, reset_phy);
5798 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005799 netdev_err(tp->dev,
5800 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5802 tg3_full_unlock(tp);
5803 del_timer_sync(&tp->timer);
5804 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005805 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005806 dev_close(tp->dev);
5807 tg3_full_lock(tp, 0);
5808 }
5809 return err;
5810}
5811
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812#ifdef CONFIG_NET_POLL_CONTROLLER
5813static void tg3_poll_controller(struct net_device *dev)
5814{
Matt Carlson4f125f42009-09-01 12:55:02 +00005815 int i;
Michael Chan88b06bc2005-04-21 17:13:25 -07005816 struct tg3 *tp = netdev_priv(dev);
5817
Matt Carlson4f125f42009-09-01 12:55:02 +00005818 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005819 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821#endif
5822
David Howellsc4028952006-11-22 14:57:56 +00005823static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005824{
David Howellsc4028952006-11-22 14:57:56 +00005825 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005826 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827 unsigned int restart_timer;
5828
Michael Chan7faa0062006-02-02 17:29:28 -08005829 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005830
5831 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005832 tg3_full_unlock(tp);
5833 return;
5834 }
5835
5836 tg3_full_unlock(tp);
5837
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005838 tg3_phy_stop(tp);
5839
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 tg3_netif_stop(tp);
5841
David S. Millerf47c11e2005-06-24 20:18:35 -07005842 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005843
Joe Perches63c3a662011-04-26 08:12:10 +00005844 restart_timer = tg3_flag(tp, RESTART_TIMER);
5845 tg3_flag_clear(tp, RESTART_TIMER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846
Joe Perches63c3a662011-04-26 08:12:10 +00005847 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07005848 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5849 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00005850 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5851 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005852 }
5853
Michael Chan944d9802005-05-29 14:57:48 -07005854 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005855 err = tg3_init_hw(tp, 1);
5856 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005857 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858
5859 tg3_netif_start(tp);
5860
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 if (restart_timer)
5862 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005863
Michael Chanb9ec6c12006-07-25 16:37:27 -07005864out:
Michael Chan7faa0062006-02-02 17:29:28 -08005865 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005866
5867 if (!err)
5868 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869}
5870
5871static void tg3_tx_timeout(struct net_device *dev)
5872{
5873 struct tg3 *tp = netdev_priv(dev);
5874
Michael Chanb0408752007-02-13 12:18:30 -08005875 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005876 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00005877 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08005878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
5880 schedule_work(&tp->reset_task);
5881}
5882
Michael Chanc58ec932005-09-17 00:46:27 -07005883/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5884static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5885{
5886 u32 base = (u32) mapping & 0xffffffff;
5887
Eric Dumazet807540b2010-09-23 05:40:09 +00005888 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005889}
5890
Michael Chan72f2afb2006-03-06 19:28:35 -08005891/* Test for DMA addresses > 40-bit */
5892static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5893 int len)
5894{
5895#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00005896 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00005897 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005898 return 0;
5899#else
5900 return 0;
5901#endif
5902}
5903
Matt Carlson2ffcc982011-05-19 12:12:44 +00005904static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5905 dma_addr_t mapping, int len, u32 flags,
5906 u32 mss_and_is_end)
5907{
5908 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5909 int is_end = (mss_and_is_end & 0x1);
5910 u32 mss = (mss_and_is_end >> 1);
5911 u32 vlan_tag = 0;
5912
5913 if (is_end)
5914 flags |= TXD_FLAG_END;
5915 if (flags & TXD_FLAG_VLAN) {
5916 vlan_tag = flags >> 16;
5917 flags &= 0xffff;
5918 }
5919 vlan_tag |= (mss << TXD_MSS_SHIFT);
5920
5921 txd->addr_hi = ((u64) mapping >> 32);
5922 txd->addr_lo = ((u64) mapping & 0xffffffff);
5923 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5924 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5925}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926
Matt Carlson432aa7e2011-05-19 12:12:45 +00005927static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5928 struct sk_buff *skb, int last)
5929{
5930 int i;
5931 u32 entry = tnapi->tx_prod;
5932 struct ring_info *txb = &tnapi->tx_buffers[entry];
5933
5934 pci_unmap_single(tnapi->tp->pdev,
5935 dma_unmap_addr(txb, mapping),
5936 skb_headlen(skb),
5937 PCI_DMA_TODEVICE);
Matt Carlson9a2e0fb2011-06-02 13:01:39 +00005938 for (i = 0; i < last; i++) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005939 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5940
5941 entry = NEXT_TX(entry);
5942 txb = &tnapi->tx_buffers[entry];
5943
5944 pci_unmap_page(tnapi->tp->pdev,
5945 dma_unmap_addr(txb, mapping),
5946 frag->size, PCI_DMA_TODEVICE);
5947 }
5948}
5949
Michael Chan72f2afb2006-03-06 19:28:35 -08005950/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005951static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
Matt Carlson432aa7e2011-05-19 12:12:45 +00005952 struct sk_buff *skb,
5953 u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005955 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005956 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005957 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00005958 u32 entry = tnapi->tx_prod;
5959 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
Matt Carlson41588ba2008-04-19 18:12:33 -07005961 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5962 new_skb = skb_copy(skb, GFP_ATOMIC);
5963 else {
5964 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5965
5966 new_skb = skb_copy_expand(skb,
5967 skb_headroom(skb) + more_headroom,
5968 skb_tailroom(skb), GFP_ATOMIC);
5969 }
5970
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005972 ret = -1;
5973 } else {
5974 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005975 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5976 PCI_DMA_TODEVICE);
5977 /* Make sure the mapping succeeded */
5978 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5979 ret = -1;
5980 dev_kfree_skb(new_skb);
David S. Miller90079ce2008-09-11 04:52:51 -07005981
Michael Chanc58ec932005-09-17 00:46:27 -07005982 /* Make sure new skb does not cross any 4G boundaries.
5983 * Drop the packet if it does.
5984 */
Matt Carlsoneb69d562011-06-13 13:38:57 +00005985 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005986 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5987 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005988 ret = -1;
5989 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07005990 } else {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005991 tnapi->tx_buffers[entry].skb = new_skb;
5992 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5993 mapping, new_addr);
5994
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005995 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
Michael Chanc58ec932005-09-17 00:46:27 -07005996 base_flags, 1 | (mss << 1));
Michael Chanc58ec932005-09-17 00:46:27 -07005997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 }
5999
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000 dev_kfree_skb(skb);
6001
Michael Chanc58ec932005-09-17 00:46:27 -07006002 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003}
6004
Matt Carlson2ffcc982011-05-19 12:12:44 +00006005static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006006
6007/* Use GSO to workaround a rare TSO bug that may be triggered when the
6008 * TSO header is greater than 80 bytes.
6009 */
6010static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6011{
6012 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006013 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006014
6015 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006016 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006017 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006018
6019 /* netif_tx_stop_queue() must be done before checking
6020 * checking tx index in tg3_tx_avail() below, because in
6021 * tg3_tx(), we update tx index before checking for
6022 * netif_tx_queue_stopped().
6023 */
6024 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006025 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006026 return NETDEV_TX_BUSY;
6027
6028 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006029 }
6030
6031 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006032 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006033 goto tg3_tso_bug_end;
6034
6035 do {
6036 nskb = segs;
6037 segs = segs->next;
6038 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006039 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006040 } while (segs);
6041
6042tg3_tso_bug_end:
6043 dev_kfree_skb(skb);
6044
6045 return NETDEV_TX_OK;
6046}
Michael Chan52c0fd82006-06-29 20:15:54 -07006047
Michael Chan5a6f3072006-03-20 22:28:05 -08006048/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006049 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006050 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006051static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006052{
6053 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08006054 u32 len, entry, base_flags, mss;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006055 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006056 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006057 struct tg3_napi *tnapi;
6058 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006059 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006060
Matt Carlson24f4efd2009-11-13 13:03:35 +00006061 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6062 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006063 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006064 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065
Michael Chan00b70502006-06-17 21:58:45 -07006066 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006067 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006068 * interrupt. Furthermore, IRQ processing runs lockless so we have
6069 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006071 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006072 if (!netif_tx_queue_stopped(txq)) {
6073 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006074
6075 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006076 netdev_err(dev,
6077 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079 return NETDEV_TX_BUSY;
6080 }
6081
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006082 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006084 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006086
Matt Carlsonbe98da62010-07-11 09:31:46 +00006087 mss = skb_shinfo(skb)->gso_size;
6088 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006089 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006090 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091
6092 if (skb_header_cloned(skb) &&
6093 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6094 dev_kfree_skb(skb);
6095 goto out_unlock;
6096 }
6097
Matt Carlson34195c32010-07-11 09:31:42 +00006098 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006099 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100
Matt Carlson02e96082010-09-15 08:59:59 +00006101 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006102 hdr_len = skb_headlen(skb) - ETH_HLEN;
6103 } else {
6104 u32 ip_tcp_len;
6105
6106 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6107 hdr_len = ip_tcp_len + tcp_opt_len;
6108
6109 iph->check = 0;
6110 iph->tot_len = htons(mss + hdr_len);
6111 }
6112
Michael Chan52c0fd82006-06-29 20:15:54 -07006113 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006114 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006115 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006116
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6118 TXD_FLAG_CPU_POST_DMA);
6119
Joe Perches63c3a662011-04-26 08:12:10 +00006120 if (tg3_flag(tp, HW_TSO_1) ||
6121 tg3_flag(tp, HW_TSO_2) ||
6122 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006123 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006125 } else
6126 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6127 iph->daddr, 0,
6128 IPPROTO_TCP,
6129 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130
Joe Perches63c3a662011-04-26 08:12:10 +00006131 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006132 mss |= (hdr_len & 0xc) << 12;
6133 if (hdr_len & 0x10)
6134 base_flags |= 0x00000010;
6135 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006136 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006137 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006138 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006140 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141 int tsflags;
6142
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006143 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144 mss |= (tsflags << 11);
6145 }
6146 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006147 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 int tsflags;
6149
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006150 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151 base_flags |= tsflags << 12;
6152 }
6153 }
6154 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006155
Jesse Grosseab6d182010-10-20 13:56:03 +00006156 if (vlan_tx_tag_present(skb))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157 base_flags |= (TXD_FLAG_VLAN |
6158 (vlan_tx_tag_get(skb) << 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159
Joe Perches63c3a662011-04-26 08:12:10 +00006160 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00006161 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00006162 base_flags |= TXD_FLAG_JMB_PKT;
6163
Alexander Duyckf4188d82009-12-02 16:48:38 +00006164 len = skb_headlen(skb);
6165
6166 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6167 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006168 dev_kfree_skb(skb);
6169 goto out_unlock;
6170 }
6171
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006172 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006173 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174
6175 would_hit_hwbug = 0;
6176
Joe Perches63c3a662011-04-26 08:12:10 +00006177 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006178 would_hit_hwbug = 1;
6179
Matt Carlsoneb69d562011-06-13 13:38:57 +00006180 if (tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006181 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006182
Matt Carlsondaf9a552011-06-13 13:38:56 +00006183 if (tg3_40bit_overflow_test(tp, mapping, len))
Matt Carlson0e1406d2009-11-02 12:33:33 +00006184 would_hit_hwbug = 1;
6185
Joe Perches63c3a662011-04-26 08:12:10 +00006186 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006187 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006189 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6191
6192 entry = NEXT_TX(entry);
6193
6194 /* Now loop through additional data fragments, and queue them. */
6195 if (skb_shinfo(skb)->nr_frags > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006196 last = skb_shinfo(skb)->nr_frags - 1;
6197 for (i = 0; i <= last; i++) {
6198 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6199
6200 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006201 mapping = pci_map_page(tp->pdev,
6202 frag->page,
6203 frag->page_offset,
6204 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006206 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006207 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006208 mapping);
6209 if (pci_dma_mapping_error(tp->pdev, mapping))
6210 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211
Joe Perches63c3a662011-04-26 08:12:10 +00006212 if (tg3_flag(tp, SHORT_DMA_BUG) &&
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006213 len <= 8)
6214 would_hit_hwbug = 1;
6215
Matt Carlsoneb69d562011-06-13 13:38:57 +00006216 if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006217 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
Matt Carlsondaf9a552011-06-13 13:38:56 +00006219 if (tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006220 would_hit_hwbug = 1;
6221
Joe Perches63c3a662011-04-26 08:12:10 +00006222 if (tg3_flag(tp, HW_TSO_1) ||
6223 tg3_flag(tp, HW_TSO_2) ||
6224 tg3_flag(tp, HW_TSO_3))
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006225 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226 base_flags, (i == last)|(mss << 1));
6227 else
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006228 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006229 base_flags, (i == last));
6230
6231 entry = NEXT_TX(entry);
6232 }
6233 }
6234
6235 if (would_hit_hwbug) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00006236 tg3_skb_error_unmap(tnapi, skb, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237
6238 /* If the workaround fails due to memory/mapping
6239 * failure, silently drop this packet.
6240 */
Matt Carlson432aa7e2011-05-19 12:12:45 +00006241 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 goto out_unlock;
6243
Matt Carlson432aa7e2011-05-19 12:12:45 +00006244 entry = NEXT_TX(tnapi->tx_prod);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 }
6246
Richard Cochrand515b452011-06-19 03:31:41 +00006247 skb_tx_timestamp(skb);
6248
Linus Torvalds1da177e2005-04-16 15:20:36 -07006249 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006250 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006252 tnapi->tx_prod = entry;
6253 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006254 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006255
6256 /* netif_tx_stop_queue() must be done before checking
6257 * checking tx index in tg3_tx_avail() below, because in
6258 * tg3_tx(), we update tx index before checking for
6259 * netif_tx_queue_stopped().
6260 */
6261 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006262 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006263 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265
6266out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006267 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268
6269 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006270
6271dma_error:
Matt Carlson432aa7e2011-05-19 12:12:45 +00006272 tg3_skb_error_unmap(tnapi, skb, i);
Alexander Duyckf4188d82009-12-02 16:48:38 +00006273 dev_kfree_skb(skb);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006274 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006275 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006276}
6277
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006278static void tg3_set_loopback(struct net_device *dev, u32 features)
6279{
6280 struct tg3 *tp = netdev_priv(dev);
6281
6282 if (features & NETIF_F_LOOPBACK) {
6283 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6284 return;
6285
6286 /*
6287 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6288 * loopback mode if Half-Duplex mode was negotiated earlier.
6289 */
6290 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6291
6292 /* Enable internal MAC loopback mode */
6293 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6294 spin_lock_bh(&tp->lock);
6295 tw32(MAC_MODE, tp->mac_mode);
6296 netif_carrier_on(tp->dev);
6297 spin_unlock_bh(&tp->lock);
6298 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6299 } else {
6300 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6301 return;
6302
6303 /* Disable internal MAC loopback mode */
6304 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6305 spin_lock_bh(&tp->lock);
6306 tw32(MAC_MODE, tp->mac_mode);
6307 /* Force link status check */
6308 tg3_setup_phy(tp, 1);
6309 spin_unlock_bh(&tp->lock);
6310 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6311 }
6312}
6313
Michał Mirosławdc668912011-04-07 03:35:07 +00006314static u32 tg3_fix_features(struct net_device *dev, u32 features)
6315{
6316 struct tg3 *tp = netdev_priv(dev);
6317
Joe Perches63c3a662011-04-26 08:12:10 +00006318 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006319 features &= ~NETIF_F_ALL_TSO;
6320
6321 return features;
6322}
6323
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006324static int tg3_set_features(struct net_device *dev, u32 features)
6325{
6326 u32 changed = dev->features ^ features;
6327
6328 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6329 tg3_set_loopback(dev, features);
6330
6331 return 0;
6332}
6333
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6335 int new_mtu)
6336{
6337 dev->mtu = new_mtu;
6338
Michael Chanef7f5ec2005-07-25 12:32:25 -07006339 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006340 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006341 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006342 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a5882010-04-05 10:19:28 +00006343 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006344 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a5882010-04-05 10:19:28 +00006345 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006346 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006347 if (tg3_flag(tp, 5780_CLASS)) {
6348 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006349 netdev_update_features(dev);
6350 }
Joe Perches63c3a662011-04-26 08:12:10 +00006351 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006353}
6354
6355static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6356{
6357 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006358 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359
6360 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6361 return -EINVAL;
6362
6363 if (!netif_running(dev)) {
6364 /* We'll just catch it later when the
6365 * device is up'd.
6366 */
6367 tg3_set_mtu(dev, tp, new_mtu);
6368 return 0;
6369 }
6370
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006371 tg3_phy_stop(tp);
6372
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006374
6375 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376
Michael Chan944d9802005-05-29 14:57:48 -07006377 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378
6379 tg3_set_mtu(dev, tp, new_mtu);
6380
Michael Chanb9ec6c12006-07-25 16:37:27 -07006381 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006382
Michael Chanb9ec6c12006-07-25 16:37:27 -07006383 if (!err)
6384 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385
David S. Millerf47c11e2005-06-24 20:18:35 -07006386 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006388 if (!err)
6389 tg3_phy_start(tp);
6390
Michael Chanb9ec6c12006-07-25 16:37:27 -07006391 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006392}
6393
Matt Carlson21f581a2009-08-28 14:00:25 +00006394static void tg3_rx_prodring_free(struct tg3 *tp,
6395 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006396{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006397 int i;
6398
Matt Carlson8fea32b2010-09-15 08:59:58 +00006399 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006400 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006401 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006402 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6403 tp->rx_pkt_map_sz);
6404
Joe Perches63c3a662011-04-26 08:12:10 +00006405 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006406 for (i = tpr->rx_jmb_cons_idx;
6407 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006408 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006409 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6410 TG3_RX_JMB_MAP_SZ);
6411 }
6412 }
6413
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006414 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006415 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006416
Matt Carlson2c49a442010-09-30 10:34:35 +00006417 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006418 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6419 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420
Joe Perches63c3a662011-04-26 08:12:10 +00006421 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006422 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006423 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6424 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425 }
6426}
6427
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006428/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429 *
6430 * The chip has been shut down and the driver detached from
6431 * the networking, so no interrupts or new tx packets will
6432 * end up in the driver. tp->{tx,}lock are held and thus
6433 * we may not sleep.
6434 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006435static int tg3_rx_prodring_alloc(struct tg3 *tp,
6436 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006437{
Matt Carlson287be122009-08-28 13:58:46 +00006438 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006440 tpr->rx_std_cons_idx = 0;
6441 tpr->rx_std_prod_idx = 0;
6442 tpr->rx_jmb_cons_idx = 0;
6443 tpr->rx_jmb_prod_idx = 0;
6444
Matt Carlson8fea32b2010-09-15 08:59:58 +00006445 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006446 memset(&tpr->rx_std_buffers[0], 0,
6447 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006448 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006449 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006450 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006451 goto done;
6452 }
6453
Linus Torvalds1da177e2005-04-16 15:20:36 -07006454 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006455 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456
Matt Carlson287be122009-08-28 13:58:46 +00006457 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006458 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006459 tp->dev->mtu > ETH_DATA_LEN)
6460 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6461 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006462
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463 /* Initialize invariants of the rings, we only set this
6464 * stuff once. This works because the card does not
6465 * write into the rx buffer posting rings.
6466 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006467 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 struct tg3_rx_buffer_desc *rxd;
6469
Matt Carlson21f581a2009-08-28 14:00:25 +00006470 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006471 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006472 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6473 rxd->opaque = (RXD_OPAQUE_RING_STD |
6474 (i << RXD_OPAQUE_INDEX_SHIFT));
6475 }
6476
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006477 /* Now allocate fresh SKBs for each rx ring. */
6478 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006479 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006480 netdev_warn(tp->dev,
6481 "Using a smaller RX standard ring. Only "
6482 "%d out of %d buffers were allocated "
6483 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006484 if (i == 0)
6485 goto initfail;
6486 tp->rx_pending = i;
6487 break;
6488 }
6489 }
6490
Joe Perches63c3a662011-04-26 08:12:10 +00006491 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006492 goto done;
6493
Matt Carlson2c49a442010-09-30 10:34:35 +00006494 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006495
Joe Perches63c3a662011-04-26 08:12:10 +00006496 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00006497 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006498
Matt Carlson2c49a442010-09-30 10:34:35 +00006499 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006500 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501
Matt Carlson0d86df82010-02-17 15:17:00 +00006502 rxd = &tpr->rx_jmb[i].std;
6503 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6504 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6505 RXD_FLAG_JUMBO;
6506 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6507 (i << RXD_OPAQUE_INDEX_SHIFT));
6508 }
6509
6510 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6511 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006512 netdev_warn(tp->dev,
6513 "Using a smaller RX jumbo ring. Only %d "
6514 "out of %d buffers were allocated "
6515 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006516 if (i == 0)
6517 goto initfail;
6518 tp->rx_jumbo_pending = i;
6519 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006520 }
6521 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006522
6523done:
Michael Chan32d8c572006-07-25 16:38:29 -07006524 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006525
6526initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006527 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006528 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006529}
6530
Matt Carlson21f581a2009-08-28 14:00:25 +00006531static void tg3_rx_prodring_fini(struct tg3 *tp,
6532 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533{
Matt Carlson21f581a2009-08-28 14:00:25 +00006534 kfree(tpr->rx_std_buffers);
6535 tpr->rx_std_buffers = NULL;
6536 kfree(tpr->rx_jmb_buffers);
6537 tpr->rx_jmb_buffers = NULL;
6538 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006539 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6540 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006541 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006542 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006543 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006544 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6545 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006546 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006547 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006548}
6549
Matt Carlson21f581a2009-08-28 14:00:25 +00006550static int tg3_rx_prodring_init(struct tg3 *tp,
6551 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006552{
Matt Carlson2c49a442010-09-30 10:34:35 +00006553 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6554 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006555 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006556 return -ENOMEM;
6557
Matt Carlson4bae65c2010-11-24 08:31:52 +00006558 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6559 TG3_RX_STD_RING_BYTES(tp),
6560 &tpr->rx_std_mapping,
6561 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006562 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006563 goto err_out;
6564
Joe Perches63c3a662011-04-26 08:12:10 +00006565 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006566 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006567 GFP_KERNEL);
6568 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006569 goto err_out;
6570
Matt Carlson4bae65c2010-11-24 08:31:52 +00006571 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6572 TG3_RX_JMB_RING_BYTES(tp),
6573 &tpr->rx_jmb_mapping,
6574 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006575 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006576 goto err_out;
6577 }
6578
6579 return 0;
6580
6581err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006582 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006583 return -ENOMEM;
6584}
6585
6586/* Free up pending packets in all rx/tx rings.
6587 *
6588 * The chip has been shut down and the driver detached from
6589 * the networking, so no interrupts or new tx packets will
6590 * end up in the driver. tp->{tx,}lock is not held and we are not
6591 * in an interrupt context and thus may sleep.
6592 */
6593static void tg3_free_rings(struct tg3 *tp)
6594{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006595 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006596
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006597 for (j = 0; j < tp->irq_cnt; j++) {
6598 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006599
Matt Carlson8fea32b2010-09-15 08:59:58 +00006600 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006601
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006602 if (!tnapi->tx_buffers)
6603 continue;
6604
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006605 for (i = 0; i < TG3_TX_RING_SIZE; ) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006606 struct ring_info *txp;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006607 struct sk_buff *skb;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006608 unsigned int k;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006609
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006610 txp = &tnapi->tx_buffers[i];
6611 skb = txp->skb;
6612
6613 if (skb == NULL) {
6614 i++;
6615 continue;
6616 }
6617
Alexander Duyckf4188d82009-12-02 16:48:38 +00006618 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006619 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006620 skb_headlen(skb),
6621 PCI_DMA_TODEVICE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006622 txp->skb = NULL;
6623
Alexander Duyckf4188d82009-12-02 16:48:38 +00006624 i++;
6625
6626 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6627 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6628 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006629 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006630 skb_shinfo(skb)->frags[k].size,
6631 PCI_DMA_TODEVICE);
6632 i++;
6633 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006634
6635 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006636 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006637 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006638}
6639
6640/* Initialize tx/rx rings for packet processing.
6641 *
6642 * The chip has been shut down and the driver detached from
6643 * the networking, so no interrupts or new tx packets will
6644 * end up in the driver. tp->{tx,}lock are held and thus
6645 * we may not sleep.
6646 */
6647static int tg3_init_rings(struct tg3 *tp)
6648{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006649 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006650
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006651 /* Free up all the SKBs. */
6652 tg3_free_rings(tp);
6653
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006654 for (i = 0; i < tp->irq_cnt; i++) {
6655 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006656
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006657 tnapi->last_tag = 0;
6658 tnapi->last_irq_tag = 0;
6659 tnapi->hw_status->status = 0;
6660 tnapi->hw_status->status_tag = 0;
6661 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6662
6663 tnapi->tx_prod = 0;
6664 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006665 if (tnapi->tx_ring)
6666 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006667
6668 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006669 if (tnapi->rx_rcb)
6670 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006671
Matt Carlson8fea32b2010-09-15 08:59:58 +00006672 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006673 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006674 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006675 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006676 }
Matt Carlson72334482009-08-28 14:03:01 +00006677
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006678 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006679}
6680
6681/*
6682 * Must not be invoked with interrupt sources disabled and
6683 * the hardware shutdown down.
6684 */
6685static void tg3_free_consistent(struct tg3 *tp)
6686{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006687 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006688
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006689 for (i = 0; i < tp->irq_cnt; i++) {
6690 struct tg3_napi *tnapi = &tp->napi[i];
6691
6692 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006693 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006694 tnapi->tx_ring, tnapi->tx_desc_mapping);
6695 tnapi->tx_ring = NULL;
6696 }
6697
6698 kfree(tnapi->tx_buffers);
6699 tnapi->tx_buffers = NULL;
6700
6701 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006702 dma_free_coherent(&tp->pdev->dev,
6703 TG3_RX_RCB_RING_BYTES(tp),
6704 tnapi->rx_rcb,
6705 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006706 tnapi->rx_rcb = NULL;
6707 }
6708
Matt Carlson8fea32b2010-09-15 08:59:58 +00006709 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6710
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006711 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006712 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6713 tnapi->hw_status,
6714 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006715 tnapi->hw_status = NULL;
6716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006718
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006720 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6721 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722 tp->hw_stats = NULL;
6723 }
6724}
6725
6726/*
6727 * Must not be invoked with interrupt sources disabled and
6728 * the hardware shutdown down. Can sleep.
6729 */
6730static int tg3_alloc_consistent(struct tg3 *tp)
6731{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006732 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006733
Matt Carlson4bae65c2010-11-24 08:31:52 +00006734 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6735 sizeof(struct tg3_hw_stats),
6736 &tp->stats_mapping,
6737 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006738 if (!tp->hw_stats)
6739 goto err_out;
6740
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6742
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006743 for (i = 0; i < tp->irq_cnt; i++) {
6744 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006745 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006746
Matt Carlson4bae65c2010-11-24 08:31:52 +00006747 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6748 TG3_HW_STATUS_SIZE,
6749 &tnapi->status_mapping,
6750 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006751 if (!tnapi->hw_status)
6752 goto err_out;
6753
6754 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006755 sblk = tnapi->hw_status;
6756
Matt Carlson8fea32b2010-09-15 08:59:58 +00006757 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6758 goto err_out;
6759
Matt Carlson19cfaec2009-12-03 08:36:20 +00006760 /* If multivector TSS is enabled, vector 0 does not handle
6761 * tx interrupts. Don't allocate any resources for it.
6762 */
Joe Perches63c3a662011-04-26 08:12:10 +00006763 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6764 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00006765 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6766 TG3_TX_RING_SIZE,
6767 GFP_KERNEL);
6768 if (!tnapi->tx_buffers)
6769 goto err_out;
6770
Matt Carlson4bae65c2010-11-24 08:31:52 +00006771 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6772 TG3_TX_RING_BYTES,
6773 &tnapi->tx_desc_mapping,
6774 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006775 if (!tnapi->tx_ring)
6776 goto err_out;
6777 }
6778
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006779 /*
6780 * When RSS is enabled, the status block format changes
6781 * slightly. The "rx_jumbo_consumer", "reserved",
6782 * and "rx_mini_consumer" members get mapped to the
6783 * other three rx return ring producer indexes.
6784 */
6785 switch (i) {
6786 default:
6787 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6788 break;
6789 case 2:
6790 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6791 break;
6792 case 3:
6793 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6794 break;
6795 case 4:
6796 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6797 break;
6798 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006799
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006800 /*
6801 * If multivector RSS is enabled, vector 0 does not handle
6802 * rx or tx interrupts. Don't allocate any resources for it.
6803 */
Joe Perches63c3a662011-04-26 08:12:10 +00006804 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006805 continue;
6806
Matt Carlson4bae65c2010-11-24 08:31:52 +00006807 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6808 TG3_RX_RCB_RING_BYTES(tp),
6809 &tnapi->rx_rcb_mapping,
6810 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006811 if (!tnapi->rx_rcb)
6812 goto err_out;
6813
6814 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006815 }
6816
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817 return 0;
6818
6819err_out:
6820 tg3_free_consistent(tp);
6821 return -ENOMEM;
6822}
6823
6824#define MAX_WAIT_CNT 1000
6825
6826/* To stop a block, clear the enable bit and poll till it
6827 * clears. tp->lock is held.
6828 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006829static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006830{
6831 unsigned int i;
6832 u32 val;
6833
Joe Perches63c3a662011-04-26 08:12:10 +00006834 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006835 switch (ofs) {
6836 case RCVLSC_MODE:
6837 case DMAC_MODE:
6838 case MBFREE_MODE:
6839 case BUFMGR_MODE:
6840 case MEMARB_MODE:
6841 /* We can't enable/disable these bits of the
6842 * 5705/5750, just say success.
6843 */
6844 return 0;
6845
6846 default:
6847 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006848 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006849 }
6850
6851 val = tr32(ofs);
6852 val &= ~enable_bit;
6853 tw32_f(ofs, val);
6854
6855 for (i = 0; i < MAX_WAIT_CNT; i++) {
6856 udelay(100);
6857 val = tr32(ofs);
6858 if ((val & enable_bit) == 0)
6859 break;
6860 }
6861
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006862 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006863 dev_err(&tp->pdev->dev,
6864 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6865 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866 return -ENODEV;
6867 }
6868
6869 return 0;
6870}
6871
6872/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006873static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006874{
6875 int i, err;
6876
6877 tg3_disable_ints(tp);
6878
6879 tp->rx_mode &= ~RX_MODE_ENABLE;
6880 tw32_f(MAC_RX_MODE, tp->rx_mode);
6881 udelay(10);
6882
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006883 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6884 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6885 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6886 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6887 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6888 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006889
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006890 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6891 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6892 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6895 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6896 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006897
6898 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6899 tw32_f(MAC_MODE, tp->mac_mode);
6900 udelay(40);
6901
6902 tp->tx_mode &= ~TX_MODE_ENABLE;
6903 tw32_f(MAC_TX_MODE, tp->tx_mode);
6904
6905 for (i = 0; i < MAX_WAIT_CNT; i++) {
6906 udelay(100);
6907 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6908 break;
6909 }
6910 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006911 dev_err(&tp->pdev->dev,
6912 "%s timed out, TX_MODE_ENABLE will not clear "
6913 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006914 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006915 }
6916
Michael Chane6de8ad2005-05-05 14:42:41 -07006917 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006918 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6919 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006920
6921 tw32(FTQ_RESET, 0xffffffff);
6922 tw32(FTQ_RESET, 0x00000000);
6923
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006924 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6925 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006926
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006927 for (i = 0; i < tp->irq_cnt; i++) {
6928 struct tg3_napi *tnapi = &tp->napi[i];
6929 if (tnapi->hw_status)
6930 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006932 if (tp->hw_stats)
6933 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6934
Linus Torvalds1da177e2005-04-16 15:20:36 -07006935 return err;
6936}
6937
Matt Carlson0d3031d2007-10-10 18:02:43 -07006938static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6939{
6940 int i;
6941 u32 apedata;
6942
Matt Carlsondc6d0742010-09-15 08:59:55 +00006943 /* NCSI does not support APE events */
Joe Perches63c3a662011-04-26 08:12:10 +00006944 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsondc6d0742010-09-15 08:59:55 +00006945 return;
6946
Matt Carlson0d3031d2007-10-10 18:02:43 -07006947 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6948 if (apedata != APE_SEG_SIG_MAGIC)
6949 return;
6950
6951 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006952 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006953 return;
6954
6955 /* Wait for up to 1 millisecond for APE to service previous event. */
6956 for (i = 0; i < 10; i++) {
6957 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6958 return;
6959
6960 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6961
6962 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6963 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6964 event | APE_EVENT_STATUS_EVENT_PENDING);
6965
6966 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6967
6968 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6969 break;
6970
6971 udelay(100);
6972 }
6973
6974 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6975 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6976}
6977
6978static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6979{
6980 u32 event;
6981 u32 apedata;
6982
Joe Perches63c3a662011-04-26 08:12:10 +00006983 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006984 return;
6985
6986 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006987 case RESET_KIND_INIT:
6988 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6989 APE_HOST_SEG_SIG_MAGIC);
6990 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6991 APE_HOST_SEG_LEN_MAGIC);
6992 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6993 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6994 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006995 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006996 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6997 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006998 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6999 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007000
Matt Carlson33f401a2010-04-05 10:19:27 +00007001 event = APE_EVENT_STATUS_STATE_START;
7002 break;
7003 case RESET_KIND_SHUTDOWN:
7004 /* With the interface we are currently using,
7005 * APE does not track driver state. Wiping
7006 * out the HOST SEGMENT SIGNATURE forces
7007 * the APE to assume OS absent status.
7008 */
7009 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08007010
Matt Carlsondc6d0742010-09-15 08:59:55 +00007011 if (device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00007012 tg3_flag(tp, WOL_ENABLE)) {
Matt Carlsondc6d0742010-09-15 08:59:55 +00007013 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7014 TG3_APE_HOST_WOL_SPEED_AUTO);
7015 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7016 } else
7017 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7018
7019 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7020
Matt Carlson33f401a2010-04-05 10:19:27 +00007021 event = APE_EVENT_STATUS_STATE_UNLOAD;
7022 break;
7023 case RESET_KIND_SUSPEND:
7024 event = APE_EVENT_STATUS_STATE_SUSPEND;
7025 break;
7026 default:
7027 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007028 }
7029
7030 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7031
7032 tg3_ape_send_event(tp, event);
7033}
7034
Michael Chane6af3012005-04-21 17:12:05 -07007035/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007036static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7037{
David S. Millerf49639e2006-06-09 11:58:36 -07007038 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7039 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007040
Joe Perches63c3a662011-04-26 08:12:10 +00007041 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007042 switch (kind) {
7043 case RESET_KIND_INIT:
7044 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7045 DRV_STATE_START);
7046 break;
7047
7048 case RESET_KIND_SHUTDOWN:
7049 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7050 DRV_STATE_UNLOAD);
7051 break;
7052
7053 case RESET_KIND_SUSPEND:
7054 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7055 DRV_STATE_SUSPEND);
7056 break;
7057
7058 default:
7059 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007061 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007062
7063 if (kind == RESET_KIND_INIT ||
7064 kind == RESET_KIND_SUSPEND)
7065 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007066}
7067
7068/* tp->lock is held. */
7069static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7070{
Joe Perches63c3a662011-04-26 08:12:10 +00007071 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072 switch (kind) {
7073 case RESET_KIND_INIT:
7074 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7075 DRV_STATE_START_DONE);
7076 break;
7077
7078 case RESET_KIND_SHUTDOWN:
7079 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7080 DRV_STATE_UNLOAD_DONE);
7081 break;
7082
7083 default:
7084 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007086 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007087
7088 if (kind == RESET_KIND_SHUTDOWN)
7089 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007090}
7091
7092/* tp->lock is held. */
7093static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7094{
Joe Perches63c3a662011-04-26 08:12:10 +00007095 if (tg3_flag(tp, ENABLE_ASF)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007096 switch (kind) {
7097 case RESET_KIND_INIT:
7098 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7099 DRV_STATE_START);
7100 break;
7101
7102 case RESET_KIND_SHUTDOWN:
7103 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7104 DRV_STATE_UNLOAD);
7105 break;
7106
7107 case RESET_KIND_SUSPEND:
7108 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7109 DRV_STATE_SUSPEND);
7110 break;
7111
7112 default:
7113 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007114 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115 }
7116}
7117
Michael Chan7a6f4362006-09-27 16:03:31 -07007118static int tg3_poll_fw(struct tg3 *tp)
7119{
7120 int i;
7121 u32 val;
7122
Michael Chanb5d37722006-09-27 16:06:21 -07007123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08007124 /* Wait up to 20ms for init done. */
7125 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07007126 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7127 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08007128 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07007129 }
7130 return -ENODEV;
7131 }
7132
Michael Chan7a6f4362006-09-27 16:03:31 -07007133 /* Wait for firmware initialization to complete. */
7134 for (i = 0; i < 100000; i++) {
7135 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7136 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7137 break;
7138 udelay(10);
7139 }
7140
7141 /* Chip might not be fitted with firmware. Some Sun onboard
7142 * parts are configured like that. So don't signal the timeout
7143 * of the above loop as an error, but do report the lack of
7144 * running firmware once.
7145 */
Joe Perches63c3a662011-04-26 08:12:10 +00007146 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7147 tg3_flag_set(tp, NO_FWARE_REPORTED);
Michael Chan7a6f4362006-09-27 16:03:31 -07007148
Joe Perches05dbe002010-02-17 19:44:19 +00007149 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07007150 }
7151
Matt Carlson6b10c162010-02-12 14:47:08 +00007152 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7153 /* The 57765 A0 needs a little more
7154 * time to do some important work.
7155 */
7156 mdelay(10);
7157 }
7158
Michael Chan7a6f4362006-09-27 16:03:31 -07007159 return 0;
7160}
7161
Michael Chanee6a99b2007-07-18 21:49:10 -07007162/* Save PCI command register before chip reset */
7163static void tg3_save_pci_state(struct tg3 *tp)
7164{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007165 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007166}
7167
7168/* Restore PCI state after chip reset */
7169static void tg3_restore_pci_state(struct tg3 *tp)
7170{
7171 u32 val;
7172
7173 /* Re-enable indirect register accesses. */
7174 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7175 tp->misc_host_ctrl);
7176
7177 /* Set MAX PCI retry to zero. */
7178 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7179 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007180 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007181 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007182 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007183 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007184 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00007185 PCISTATE_ALLOW_APE_SHMEM_WR |
7186 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007187 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7188
Matt Carlson8a6eac92007-10-21 16:17:55 -07007189 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007190
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007191 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
Joe Perches63c3a662011-04-26 08:12:10 +00007192 if (tg3_flag(tp, PCI_EXPRESS))
Matt Carlsoncf790032010-11-24 08:31:48 +00007193 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007194 else {
7195 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7196 tp->pci_cacheline_sz);
7197 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7198 tp->pci_lat_timer);
7199 }
Michael Chan114342f2007-10-15 02:12:26 -07007200 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007201
Michael Chanee6a99b2007-07-18 21:49:10 -07007202 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007203 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007204 u16 pcix_cmd;
7205
7206 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7207 &pcix_cmd);
7208 pcix_cmd &= ~PCI_X_CMD_ERO;
7209 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7210 pcix_cmd);
7211 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007212
Joe Perches63c3a662011-04-26 08:12:10 +00007213 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007214
7215 /* Chip reset on 5780 will reset MSI enable bit,
7216 * so need to restore it.
7217 */
Joe Perches63c3a662011-04-26 08:12:10 +00007218 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007219 u16 ctrl;
7220
7221 pci_read_config_word(tp->pdev,
7222 tp->msi_cap + PCI_MSI_FLAGS,
7223 &ctrl);
7224 pci_write_config_word(tp->pdev,
7225 tp->msi_cap + PCI_MSI_FLAGS,
7226 ctrl | PCI_MSI_FLAGS_ENABLE);
7227 val = tr32(MSGINT_MODE);
7228 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7229 }
7230 }
7231}
7232
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233static void tg3_stop_fw(struct tg3 *);
7234
7235/* tp->lock is held. */
7236static int tg3_chip_reset(struct tg3 *tp)
7237{
7238 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007239 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007240 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007241
David S. Millerf49639e2006-06-09 11:58:36 -07007242 tg3_nvram_lock(tp);
7243
Matt Carlson77b483f2008-08-15 14:07:24 -07007244 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7245
David S. Millerf49639e2006-06-09 11:58:36 -07007246 /* No matching tg3_nvram_unlock() after this because
7247 * chip reset below will undo the nvram lock.
7248 */
7249 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007250
Michael Chanee6a99b2007-07-18 21:49:10 -07007251 /* GRC_MISC_CFG core clock reset will clear the memory
7252 * enable bit in PCI register 4 and the MSI enable bit
7253 * on some chips, so we save relevant registers here.
7254 */
7255 tg3_save_pci_state(tp);
7256
Michael Chand9ab5ad2006-03-20 22:27:35 -08007257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007258 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08007259 tw32(GRC_FASTBOOT_PC, 0);
7260
Linus Torvalds1da177e2005-04-16 15:20:36 -07007261 /*
7262 * We must avoid the readl() that normally takes place.
7263 * It locks machines, causes machine checks, and other
7264 * fun things. So, temporarily disable the 5701
7265 * hardware workaround, while we do the reset.
7266 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007267 write_op = tp->write32;
7268 if (write_op == tg3_write_flush_reg32)
7269 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007270
Michael Chand18edcb2007-03-24 20:57:11 -07007271 /* Prevent the irq handler from reading or writing PCI registers
7272 * during chip reset when the memory enable bit in the PCI command
7273 * register may be cleared. The chip does not generate interrupt
7274 * at this time, but the irq handler may still be called due to irq
7275 * sharing or irqpoll.
7276 */
Joe Perches63c3a662011-04-26 08:12:10 +00007277 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007278 for (i = 0; i < tp->irq_cnt; i++) {
7279 struct tg3_napi *tnapi = &tp->napi[i];
7280 if (tnapi->hw_status) {
7281 tnapi->hw_status->status = 0;
7282 tnapi->hw_status->status_tag = 0;
7283 }
7284 tnapi->last_tag = 0;
7285 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007286 }
Michael Chand18edcb2007-03-24 20:57:11 -07007287 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007288
7289 for (i = 0; i < tp->irq_cnt; i++)
7290 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007291
Matt Carlson255ca312009-08-25 10:07:27 +00007292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7293 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7294 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7295 }
7296
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297 /* do the reset */
7298 val = GRC_MISC_CFG_CORECLK_RESET;
7299
Joe Perches63c3a662011-04-26 08:12:10 +00007300 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007301 /* Force PCIe 1.0a mode */
7302 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007303 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007304 tr32(TG3_PCIE_PHY_TSTCTL) ==
7305 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7306 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7307
Linus Torvalds1da177e2005-04-16 15:20:36 -07007308 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7309 tw32(GRC_MISC_CFG, (1 << 29));
7310 val |= (1 << 29);
7311 }
7312 }
7313
Michael Chanb5d37722006-09-27 16:06:21 -07007314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7315 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7316 tw32(GRC_VCPU_EXT_CTRL,
7317 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7318 }
7319
Matt Carlsonf37500d2010-08-02 11:25:59 +00007320 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007321 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007322 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007323
Linus Torvalds1da177e2005-04-16 15:20:36 -07007324 tw32(GRC_MISC_CFG, val);
7325
Michael Chan1ee582d2005-08-09 20:16:46 -07007326 /* restore 5701 hardware bug workaround write method */
7327 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328
7329 /* Unfortunately, we have to delay before the PCI read back.
7330 * Some 575X chips even will not respond to a PCI cfg access
7331 * when the reset command is given to the chip.
7332 *
7333 * How do these hardware designers expect things to work
7334 * properly if the PCI write is posted for a long period
7335 * of time? It is always necessary to have some method by
7336 * which a register read back can occur to push the write
7337 * out which does the reset.
7338 *
7339 * For most tg3 variants the trick below was working.
7340 * Ho hum...
7341 */
7342 udelay(120);
7343
7344 /* Flush PCI posted writes. The normal MMIO registers
7345 * are inaccessible at this time so this is the only
7346 * way to make this reliably (actually, this is no longer
7347 * the case, see above). I tried to use indirect
7348 * register read/write but this upset some 5701 variants.
7349 */
7350 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7351
7352 udelay(120);
7353
Jon Mason708ebb32011-06-27 12:56:50 +00007354 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007355 u16 val16;
7356
Linus Torvalds1da177e2005-04-16 15:20:36 -07007357 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7358 int i;
7359 u32 cfg_val;
7360
7361 /* Wait for link training to complete. */
7362 for (i = 0; i < 5000; i++)
7363 udelay(100);
7364
7365 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7366 pci_write_config_dword(tp->pdev, 0xc4,
7367 cfg_val | (1 << 15));
7368 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007369
Matt Carlsone7126992009-08-25 10:08:16 +00007370 /* Clear the "no snoop" and "relaxed ordering" bits. */
7371 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007372 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007373 &val16);
7374 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7375 PCI_EXP_DEVCTL_NOSNOOP_EN);
7376 /*
7377 * Older PCIe devices only support the 128 byte
7378 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007379 */
Joe Perches63c3a662011-04-26 08:12:10 +00007380 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007381 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007382 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007383 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007384 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007385
Matt Carlsoncf790032010-11-24 08:31:48 +00007386 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007387
7388 /* Clear error status */
7389 pci_write_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +00007390 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007391 PCI_EXP_DEVSTA_CED |
7392 PCI_EXP_DEVSTA_NFED |
7393 PCI_EXP_DEVSTA_FED |
7394 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007395 }
7396
Michael Chanee6a99b2007-07-18 21:49:10 -07007397 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007398
Joe Perches63c3a662011-04-26 08:12:10 +00007399 tg3_flag_clear(tp, CHIP_RESETTING);
7400 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007401
Michael Chanee6a99b2007-07-18 21:49:10 -07007402 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007403 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007404 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007405 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007406
7407 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7408 tg3_stop_fw(tp);
7409 tw32(0x5000, 0x400);
7410 }
7411
7412 tw32(GRC_MODE, tp->grc_mode);
7413
7414 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007415 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007416
7417 tw32(0xc4, val | (1 << 15));
7418 }
7419
7420 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7422 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7423 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7424 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7425 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7426 }
7427
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007428 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007429 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007430 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007431 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007432 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007433 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007434 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007435 val = 0;
7436
7437 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007438 udelay(40);
7439
Matt Carlson77b483f2008-08-15 14:07:24 -07007440 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7441
Michael Chan7a6f4362006-09-27 16:03:31 -07007442 err = tg3_poll_fw(tp);
7443 if (err)
7444 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007445
Matt Carlson0a9140c2009-08-28 12:27:50 +00007446 tg3_mdio_start(tp);
7447
Joe Perches63c3a662011-04-26 08:12:10 +00007448 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007449 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7450 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007451 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007452 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007453
7454 tw32(0x7c00, val | (1 << 25));
7455 }
7456
Matt Carlsond78b59f2011-04-05 14:22:46 +00007457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7458 val = tr32(TG3_CPMU_CLCK_ORIDE);
7459 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7460 }
7461
Linus Torvalds1da177e2005-04-16 15:20:36 -07007462 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007463 tg3_flag_clear(tp, ENABLE_ASF);
7464 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007465 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7466 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7467 u32 nic_cfg;
7468
7469 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7470 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007471 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007472 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007473 if (tg3_flag(tp, 5750_PLUS))
7474 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475 }
7476 }
7477
7478 return 0;
7479}
7480
7481/* tp->lock is held. */
7482static void tg3_stop_fw(struct tg3 *tp)
7483{
Joe Perches63c3a662011-04-26 08:12:10 +00007484 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007485 /* Wait for RX cpu to ACK the previous event. */
7486 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007487
7488 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007489
7490 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007491
Matt Carlson7c5026a2008-05-02 16:49:29 -07007492 /* Wait for RX cpu to ACK this event. */
7493 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007494 }
7495}
7496
7497/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007498static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007499{
7500 int err;
7501
7502 tg3_stop_fw(tp);
7503
Michael Chan944d9802005-05-29 14:57:48 -07007504 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007505
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007506 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007507 err = tg3_chip_reset(tp);
7508
Matt Carlsondaba2a62009-04-20 06:58:52 +00007509 __tg3_set_mac_addr(tp, 0);
7510
Michael Chan944d9802005-05-29 14:57:48 -07007511 tg3_write_sig_legacy(tp, kind);
7512 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007513
7514 if (err)
7515 return err;
7516
7517 return 0;
7518}
7519
Linus Torvalds1da177e2005-04-16 15:20:36 -07007520#define RX_CPU_SCRATCH_BASE 0x30000
7521#define RX_CPU_SCRATCH_SIZE 0x04000
7522#define TX_CPU_SCRATCH_BASE 0x34000
7523#define TX_CPU_SCRATCH_SIZE 0x04000
7524
7525/* tp->lock is held. */
7526static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7527{
7528 int i;
7529
Joe Perches63c3a662011-04-26 08:12:10 +00007530 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007531
Michael Chanb5d37722006-09-27 16:06:21 -07007532 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7533 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7534
7535 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7536 return 0;
7537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007538 if (offset == RX_CPU_BASE) {
7539 for (i = 0; i < 10000; i++) {
7540 tw32(offset + CPU_STATE, 0xffffffff);
7541 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7542 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7543 break;
7544 }
7545
7546 tw32(offset + CPU_STATE, 0xffffffff);
7547 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7548 udelay(10);
7549 } else {
7550 for (i = 0; i < 10000; i++) {
7551 tw32(offset + CPU_STATE, 0xffffffff);
7552 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7553 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7554 break;
7555 }
7556 }
7557
7558 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007559 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7560 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007561 return -ENODEV;
7562 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007563
7564 /* Clear firmware's nvram arbitration. */
Joe Perches63c3a662011-04-26 08:12:10 +00007565 if (tg3_flag(tp, NVRAM))
Michael Chanec41c7d2006-01-17 02:40:55 -08007566 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007567 return 0;
7568}
7569
7570struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007571 unsigned int fw_base;
7572 unsigned int fw_len;
7573 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007574};
7575
7576/* tp->lock is held. */
7577static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7578 int cpu_scratch_size, struct fw_info *info)
7579{
Michael Chanec41c7d2006-01-17 02:40:55 -08007580 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007581 void (*write_op)(struct tg3 *, u32, u32);
7582
Joe Perches63c3a662011-04-26 08:12:10 +00007583 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007584 netdev_err(tp->dev,
7585 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007586 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007587 return -EINVAL;
7588 }
7589
Joe Perches63c3a662011-04-26 08:12:10 +00007590 if (tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007591 write_op = tg3_write_mem;
7592 else
7593 write_op = tg3_write_indirect_reg32;
7594
Michael Chan1b628152005-05-29 14:59:49 -07007595 /* It is possible that bootcode is still loading at this point.
7596 * Get the nvram lock first before halting the cpu.
7597 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007598 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007599 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007600 if (!lock_err)
7601 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602 if (err)
7603 goto out;
7604
7605 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7606 write_op(tp, cpu_scratch_base + i, 0);
7607 tw32(cpu_base + CPU_STATE, 0xffffffff);
7608 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007609 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007610 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007611 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007613 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614
7615 err = 0;
7616
7617out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007618 return err;
7619}
7620
7621/* tp->lock is held. */
7622static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7623{
7624 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007625 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007626 int err, i;
7627
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007628 fw_data = (void *)tp->fw->data;
7629
7630 /* Firmware blob starts with version numbers, followed by
7631 start address and length. We are setting complete length.
7632 length = end_address_of_bss - start_address_of_text.
7633 Remainder is the blob to be loaded contiguously
7634 from start address. */
7635
7636 info.fw_base = be32_to_cpu(fw_data[1]);
7637 info.fw_len = tp->fw->size - 12;
7638 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007639
7640 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7641 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7642 &info);
7643 if (err)
7644 return err;
7645
7646 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7647 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7648 &info);
7649 if (err)
7650 return err;
7651
7652 /* Now startup only the RX cpu. */
7653 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007654 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007655
7656 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007657 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007658 break;
7659 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7660 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007661 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007662 udelay(1000);
7663 }
7664 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007665 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7666 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007667 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007668 return -ENODEV;
7669 }
7670 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7671 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7672
7673 return 0;
7674}
7675
Linus Torvalds1da177e2005-04-16 15:20:36 -07007676/* tp->lock is held. */
7677static int tg3_load_tso_firmware(struct tg3 *tp)
7678{
7679 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007680 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007681 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7682 int err, i;
7683
Joe Perches63c3a662011-04-26 08:12:10 +00007684 if (tg3_flag(tp, HW_TSO_1) ||
7685 tg3_flag(tp, HW_TSO_2) ||
7686 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007687 return 0;
7688
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007689 fw_data = (void *)tp->fw->data;
7690
7691 /* Firmware blob starts with version numbers, followed by
7692 start address and length. We are setting complete length.
7693 length = end_address_of_bss - start_address_of_text.
7694 Remainder is the blob to be loaded contiguously
7695 from start address. */
7696
7697 info.fw_base = be32_to_cpu(fw_data[1]);
7698 cpu_scratch_size = tp->fw_len;
7699 info.fw_len = tp->fw->size - 12;
7700 info.fw_data = &fw_data[3];
7701
Linus Torvalds1da177e2005-04-16 15:20:36 -07007702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007703 cpu_base = RX_CPU_BASE;
7704 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007705 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007706 cpu_base = TX_CPU_BASE;
7707 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7708 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7709 }
7710
7711 err = tg3_load_firmware_cpu(tp, cpu_base,
7712 cpu_scratch_base, cpu_scratch_size,
7713 &info);
7714 if (err)
7715 return err;
7716
7717 /* Now startup the cpu. */
7718 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007719 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007720
7721 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007722 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007723 break;
7724 tw32(cpu_base + CPU_STATE, 0xffffffff);
7725 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007726 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007727 udelay(1000);
7728 }
7729 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007730 netdev_err(tp->dev,
7731 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007732 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007733 return -ENODEV;
7734 }
7735 tw32(cpu_base + CPU_STATE, 0xffffffff);
7736 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7737 return 0;
7738}
7739
Linus Torvalds1da177e2005-04-16 15:20:36 -07007740
Linus Torvalds1da177e2005-04-16 15:20:36 -07007741static int tg3_set_mac_addr(struct net_device *dev, void *p)
7742{
7743 struct tg3 *tp = netdev_priv(dev);
7744 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007745 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007746
Michael Chanf9804dd2005-09-27 12:13:10 -07007747 if (!is_valid_ether_addr(addr->sa_data))
7748 return -EINVAL;
7749
Linus Torvalds1da177e2005-04-16 15:20:36 -07007750 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7751
Michael Chane75f7c92006-03-20 21:33:26 -08007752 if (!netif_running(dev))
7753 return 0;
7754
Joe Perches63c3a662011-04-26 08:12:10 +00007755 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007756 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007757
Michael Chan986e0ae2007-05-05 12:10:20 -07007758 addr0_high = tr32(MAC_ADDR_0_HIGH);
7759 addr0_low = tr32(MAC_ADDR_0_LOW);
7760 addr1_high = tr32(MAC_ADDR_1_HIGH);
7761 addr1_low = tr32(MAC_ADDR_1_LOW);
7762
7763 /* Skip MAC addr 1 if ASF is using it. */
7764 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7765 !(addr1_high == 0 && addr1_low == 0))
7766 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007767 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007768 spin_lock_bh(&tp->lock);
7769 __tg3_set_mac_addr(tp, skip_mac_1);
7770 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007771
Michael Chanb9ec6c12006-07-25 16:37:27 -07007772 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773}
7774
7775/* tp->lock is held. */
7776static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7777 dma_addr_t mapping, u32 maxlen_flags,
7778 u32 nic_addr)
7779{
7780 tg3_write_mem(tp,
7781 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7782 ((u64) mapping >> 32));
7783 tg3_write_mem(tp,
7784 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7785 ((u64) mapping & 0xffffffff));
7786 tg3_write_mem(tp,
7787 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7788 maxlen_flags);
7789
Joe Perches63c3a662011-04-26 08:12:10 +00007790 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007791 tg3_write_mem(tp,
7792 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7793 nic_addr);
7794}
7795
7796static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007797static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007798{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007799 int i;
7800
Joe Perches63c3a662011-04-26 08:12:10 +00007801 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007802 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7803 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7804 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007805 } else {
7806 tw32(HOSTCC_TXCOL_TICKS, 0);
7807 tw32(HOSTCC_TXMAX_FRAMES, 0);
7808 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007809 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007810
Joe Perches63c3a662011-04-26 08:12:10 +00007811 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007812 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7813 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7814 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7815 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007816 tw32(HOSTCC_RXCOL_TICKS, 0);
7817 tw32(HOSTCC_RXMAX_FRAMES, 0);
7818 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007819 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007820
Joe Perches63c3a662011-04-26 08:12:10 +00007821 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007822 u32 val = ec->stats_block_coalesce_usecs;
7823
Matt Carlsonb6080e12009-09-01 13:12:00 +00007824 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7825 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7826
David S. Miller15f98502005-05-18 22:49:26 -07007827 if (!netif_carrier_ok(tp->dev))
7828 val = 0;
7829
7830 tw32(HOSTCC_STAT_COAL_TICKS, val);
7831 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007832
7833 for (i = 0; i < tp->irq_cnt - 1; i++) {
7834 u32 reg;
7835
7836 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7837 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007838 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7839 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007840 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7841 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007842
Joe Perches63c3a662011-04-26 08:12:10 +00007843 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007844 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7845 tw32(reg, ec->tx_coalesce_usecs);
7846 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7847 tw32(reg, ec->tx_max_coalesced_frames);
7848 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7849 tw32(reg, ec->tx_max_coalesced_frames_irq);
7850 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007851 }
7852
7853 for (; i < tp->irq_max - 1; i++) {
7854 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007855 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007856 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007857
Joe Perches63c3a662011-04-26 08:12:10 +00007858 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007859 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7860 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7861 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7862 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007863 }
David S. Miller15f98502005-05-18 22:49:26 -07007864}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007865
7866/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007867static void tg3_rings_reset(struct tg3 *tp)
7868{
7869 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007870 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007871 struct tg3_napi *tnapi = &tp->napi[0];
7872
7873 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007874 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007875 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00007876 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00007877 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007878 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7879 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007880 else
7881 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7882
7883 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7884 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7885 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7886 BDINFO_FLAGS_DISABLED);
7887
7888
7889 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007890 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007891 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00007892 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007893 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007894 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7895 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007896 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7897 else
7898 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7899
7900 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7901 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7902 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7903 BDINFO_FLAGS_DISABLED);
7904
7905 /* Disable interrupts */
7906 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007907 tp->napi[0].chk_msi_cnt = 0;
7908 tp->napi[0].last_rx_cons = 0;
7909 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007910
7911 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00007912 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007913 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007914 tp->napi[i].tx_prod = 0;
7915 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007916 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007917 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007918 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7919 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007920 tp->napi[0].chk_msi_cnt = 0;
7921 tp->napi[i].last_rx_cons = 0;
7922 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007923 }
Joe Perches63c3a662011-04-26 08:12:10 +00007924 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007925 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007926 } else {
7927 tp->napi[0].tx_prod = 0;
7928 tp->napi[0].tx_cons = 0;
7929 tw32_mailbox(tp->napi[0].prodmbox, 0);
7930 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7931 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007932
7933 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00007934 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00007935 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7936 for (i = 0; i < 16; i++)
7937 tw32_tx_mbox(mbox + i * 8, 0);
7938 }
7939
7940 txrcb = NIC_SRAM_SEND_RCB;
7941 rxrcb = NIC_SRAM_RCV_RET_RCB;
7942
7943 /* Clear status block in ram. */
7944 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7945
7946 /* Set status block DMA address */
7947 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7948 ((u64) tnapi->status_mapping >> 32));
7949 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7950 ((u64) tnapi->status_mapping & 0xffffffff));
7951
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007952 if (tnapi->tx_ring) {
7953 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7954 (TG3_TX_RING_SIZE <<
7955 BDINFO_FLAGS_MAXLEN_SHIFT),
7956 NIC_SRAM_TX_BUFFER_DESC);
7957 txrcb += TG3_BDINFO_SIZE;
7958 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007959
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007960 if (tnapi->rx_rcb) {
7961 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007962 (tp->rx_ret_ring_mask + 1) <<
7963 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007964 rxrcb += TG3_BDINFO_SIZE;
7965 }
7966
7967 stblk = HOSTCC_STATBLCK_RING1;
7968
7969 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7970 u64 mapping = (u64)tnapi->status_mapping;
7971 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7972 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7973
7974 /* Clear status block in ram. */
7975 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7976
Matt Carlson19cfaec2009-12-03 08:36:20 +00007977 if (tnapi->tx_ring) {
7978 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7979 (TG3_TX_RING_SIZE <<
7980 BDINFO_FLAGS_MAXLEN_SHIFT),
7981 NIC_SRAM_TX_BUFFER_DESC);
7982 txrcb += TG3_BDINFO_SIZE;
7983 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007984
7985 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007986 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007987 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7988
7989 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007990 rxrcb += TG3_BDINFO_SIZE;
7991 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007992}
7993
Matt Carlsoneb07a942011-04-20 07:57:36 +00007994static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7995{
7996 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7997
Joe Perches63c3a662011-04-26 08:12:10 +00007998 if (!tg3_flag(tp, 5750_PLUS) ||
7999 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8002 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8003 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8005 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8006 else
8007 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8008
8009 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8010 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8011
8012 val = min(nic_rep_thresh, host_rep_thresh);
8013 tw32(RCVBDI_STD_THRESH, val);
8014
Joe Perches63c3a662011-04-26 08:12:10 +00008015 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008016 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8017
Joe Perches63c3a662011-04-26 08:12:10 +00008018 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008019 return;
8020
Joe Perches63c3a662011-04-26 08:12:10 +00008021 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008022 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8023 else
8024 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8025
8026 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8027
8028 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8029 tw32(RCVBDI_JUMBO_THRESH, val);
8030
Joe Perches63c3a662011-04-26 08:12:10 +00008031 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008032 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8033}
8034
Matt Carlson2d31eca2009-09-01 12:53:31 +00008035/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008036static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008037{
8038 u32 val, rdmac_mode;
8039 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008040 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008041
8042 tg3_disable_ints(tp);
8043
8044 tg3_stop_fw(tp);
8045
8046 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8047
Joe Perches63c3a662011-04-26 08:12:10 +00008048 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008049 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008050
Matt Carlson699c0192010-12-06 08:28:51 +00008051 /* Enable MAC control of LPI */
8052 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8053 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8054 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8055 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8056
8057 tw32_f(TG3_CPMU_EEE_CTRL,
8058 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8059
Matt Carlsona386b902010-12-06 08:28:53 +00008060 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8061 TG3_CPMU_EEEMD_LPI_IN_TX |
8062 TG3_CPMU_EEEMD_LPI_IN_RX |
8063 TG3_CPMU_EEEMD_EEE_ENABLE;
8064
8065 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8066 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8067
Joe Perches63c3a662011-04-26 08:12:10 +00008068 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008069 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8070
8071 tw32_f(TG3_CPMU_EEE_MODE, val);
8072
8073 tw32_f(TG3_CPMU_EEE_DBTMR1,
8074 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8075 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8076
8077 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008078 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008079 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008080 }
8081
Matt Carlson603f1172010-02-12 14:47:10 +00008082 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008083 tg3_phy_reset(tp);
8084
Linus Torvalds1da177e2005-04-16 15:20:36 -07008085 err = tg3_chip_reset(tp);
8086 if (err)
8087 return err;
8088
8089 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8090
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008091 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008092 val = tr32(TG3_CPMU_CTRL);
8093 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8094 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008095
8096 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8097 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8098 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8099 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8100
8101 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8102 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8103 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8104 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8105
8106 val = tr32(TG3_CPMU_HST_ACC);
8107 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8108 val |= CPMU_HST_ACC_MACCLK_6_25;
8109 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008110 }
8111
Matt Carlson33466d92009-04-20 06:57:41 +00008112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8113 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8114 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8115 PCIE_PWR_MGMT_L1_THRESH_4MS;
8116 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008117
8118 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8119 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8120
8121 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00008122
Matt Carlsonf40386c2009-11-02 14:24:02 +00008123 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8124 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008125 }
8126
Joe Perches63c3a662011-04-26 08:12:10 +00008127 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b05902010-01-20 16:58:02 +00008128 u32 grc_mode = tr32(GRC_MODE);
8129
8130 /* Access the lower 1K of PL PCIE block registers. */
8131 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8132 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8133
8134 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8135 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8136 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8137
8138 tw32(GRC_MODE, grc_mode);
8139 }
8140
Matt Carlson5093eed2010-11-24 08:31:45 +00008141 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8142 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8143 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008144
Matt Carlson5093eed2010-11-24 08:31:45 +00008145 /* Access the lower 1K of PL PCIE block registers. */
8146 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8147 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008148
Matt Carlson5093eed2010-11-24 08:31:45 +00008149 val = tr32(TG3_PCIE_TLDLPL_PORT +
8150 TG3_PCIE_PL_LO_PHYCTL5);
8151 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8152 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008153
Matt Carlson5093eed2010-11-24 08:31:45 +00008154 tw32(GRC_MODE, grc_mode);
8155 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008156
Matt Carlson1ff30a52011-05-19 12:12:46 +00008157 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8158 u32 grc_mode = tr32(GRC_MODE);
8159
8160 /* Access the lower 1K of DL PCIE block registers. */
8161 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8162 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8163
8164 val = tr32(TG3_PCIE_TLDLPL_PORT +
8165 TG3_PCIE_DL_LO_FTSMAX);
8166 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8167 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8168 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8169
8170 tw32(GRC_MODE, grc_mode);
8171 }
8172
Matt Carlsona977dbe2010-04-12 06:58:26 +00008173 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8174 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8175 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8176 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008177 }
8178
Linus Torvalds1da177e2005-04-16 15:20:36 -07008179 /* This works around an issue with Athlon chipsets on
8180 * B3 tigon3 silicon. This bit has no effect on any
8181 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008182 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008183 */
Joe Perches63c3a662011-04-26 08:12:10 +00008184 if (!tg3_flag(tp, CPMU_PRESENT)) {
8185 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008186 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8187 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008189
8190 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008191 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008192 val = tr32(TG3PCI_PCISTATE);
8193 val |= PCISTATE_RETRY_SAME_DMA;
8194 tw32(TG3PCI_PCISTATE, val);
8195 }
8196
Joe Perches63c3a662011-04-26 08:12:10 +00008197 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008198 /* Allow reads and writes to the
8199 * APE register and memory space.
8200 */
8201 val = tr32(TG3PCI_PCISTATE);
8202 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00008203 PCISTATE_ALLOW_APE_SHMEM_WR |
8204 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008205 tw32(TG3PCI_PCISTATE, val);
8206 }
8207
Linus Torvalds1da177e2005-04-16 15:20:36 -07008208 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8209 /* Enable some hw fixes. */
8210 val = tr32(TG3PCI_MSI_DATA);
8211 val |= (1 << 26) | (1 << 28) | (1 << 29);
8212 tw32(TG3PCI_MSI_DATA, val);
8213 }
8214
8215 /* Descriptor ring init may make accesses to the
8216 * NIC SRAM area to setup the TX descriptors, so we
8217 * can only do this after the hardware has been
8218 * successfully reset.
8219 */
Michael Chan32d8c572006-07-25 16:38:29 -07008220 err = tg3_init_rings(tp);
8221 if (err)
8222 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008223
Joe Perches63c3a662011-04-26 08:12:10 +00008224 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008225 val = tr32(TG3PCI_DMA_RW_CTRL) &
8226 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008227 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8228 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008229 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8230 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8231 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008232 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8233 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8234 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008235 /* This value is determined during the probe time DMA
8236 * engine test, tg3_test_dma.
8237 */
8238 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8239 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008240
8241 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8242 GRC_MODE_4X_NIC_SEND_RINGS |
8243 GRC_MODE_NO_TX_PHDR_CSUM |
8244 GRC_MODE_NO_RX_PHDR_CSUM);
8245 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008246
8247 /* Pseudo-header checksum is done by hardware logic and not
8248 * the offload processers, so make the chip do the pseudo-
8249 * header checksums on receive. For transmit it is more
8250 * convenient to do the pseudo-header checksum in software
8251 * as Linux does that on transmit for us in all cases.
8252 */
8253 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008254
8255 tw32(GRC_MODE,
8256 tp->grc_mode |
8257 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8258
8259 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8260 val = tr32(GRC_MISC_CFG);
8261 val &= ~0xff;
8262 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8263 tw32(GRC_MISC_CFG, val);
8264
8265 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008266 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008267 /* Do nothing. */
8268 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8269 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8271 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8272 else
8273 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8274 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8275 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008276 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008277 int fw_len;
8278
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008279 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008280 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8281 tw32(BUFMGR_MB_POOL_ADDR,
8282 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8283 tw32(BUFMGR_MB_POOL_SIZE,
8284 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8285 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008286
Michael Chan0f893dc2005-07-25 12:30:38 -07008287 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008288 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8289 tp->bufmgr_config.mbuf_read_dma_low_water);
8290 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8291 tp->bufmgr_config.mbuf_mac_rx_low_water);
8292 tw32(BUFMGR_MB_HIGH_WATER,
8293 tp->bufmgr_config.mbuf_high_water);
8294 } else {
8295 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8296 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8297 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8298 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8299 tw32(BUFMGR_MB_HIGH_WATER,
8300 tp->bufmgr_config.mbuf_high_water_jumbo);
8301 }
8302 tw32(BUFMGR_DMA_LOW_WATER,
8303 tp->bufmgr_config.dma_low_water);
8304 tw32(BUFMGR_DMA_HIGH_WATER,
8305 tp->bufmgr_config.dma_high_water);
8306
Matt Carlsond309a462010-09-30 10:34:31 +00008307 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8309 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8311 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8312 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8313 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008314 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008315 for (i = 0; i < 2000; i++) {
8316 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8317 break;
8318 udelay(10);
8319 }
8320 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008321 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008322 return -ENODEV;
8323 }
8324
Matt Carlsoneb07a942011-04-20 07:57:36 +00008325 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8326 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008327
Matt Carlsoneb07a942011-04-20 07:57:36 +00008328 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008329
8330 /* Initialize TG3_BDINFO's at:
8331 * RCVDBDI_STD_BD: standard eth size rx ring
8332 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8333 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8334 *
8335 * like so:
8336 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8337 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8338 * ring attribute flags
8339 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8340 *
8341 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8342 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8343 *
8344 * The size of each ring is fixed in the firmware, but the location is
8345 * configurable.
8346 */
8347 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008348 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008349 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008350 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008351 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008352 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8353 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008354
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008355 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008356 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008357 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8358 BDINFO_FLAGS_DISABLED);
8359
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008360 /* Program the jumbo buffer descriptor ring control
8361 * blocks on those devices that have them.
8362 */
Matt Carlsonbb18bb92011-03-09 16:58:19 +00008363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008364 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008365
Joe Perches63c3a662011-04-26 08:12:10 +00008366 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008367 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008368 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008369 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008370 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008371 val = TG3_RX_JMB_RING_SIZE(tp) <<
8372 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008373 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008374 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008375 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008377 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8378 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008379 } else {
8380 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8381 BDINFO_FLAGS_DISABLED);
8382 }
8383
Joe Perches63c3a662011-04-26 08:12:10 +00008384 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlsonde9f5232011-04-05 14:22:43 +00008386 val = TG3_RX_STD_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008387 else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008388 val = TG3_RX_STD_MAX_SIZE_5717;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008389 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8390 val |= (TG3_RX_STD_DMA_SZ << 2);
8391 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008392 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008393 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008394 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008395
8396 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008397
Matt Carlson411da642009-11-13 13:03:46 +00008398 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008399 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008400
Joe Perches63c3a662011-04-26 08:12:10 +00008401 tpr->rx_jmb_prod_idx =
8402 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008403 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008404
Matt Carlson2d31eca2009-09-01 12:53:31 +00008405 tg3_rings_reset(tp);
8406
Linus Torvalds1da177e2005-04-16 15:20:36 -07008407 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008408 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008409
8410 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008411 tw32(MAC_RX_MTU_SIZE,
8412 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008413
8414 /* The slot time is changed by tg3_setup_phy if we
8415 * run at gigabit with half duplex.
8416 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008417 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8418 (6 << TX_LENGTHS_IPG_SHIFT) |
8419 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8420
8421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8422 val |= tr32(MAC_TX_LENGTHS) &
8423 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8424 TX_LENGTHS_CNT_DWN_VAL_MSK);
8425
8426 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008427
8428 /* Receive rules. */
8429 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8430 tw32(RCVLPC_CONFIG, 0x0181);
8431
8432 /* Calculate RDMAC_MODE setting early, we need it to determine
8433 * the RCVLPC_STATE_ENABLE mask.
8434 */
8435 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8436 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8437 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8438 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8439 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008440
Matt Carlsondeabaac2010-11-24 08:31:50 +00008441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008442 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8443
Matt Carlson57e69832008-05-25 23:48:31 -07008444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008445 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8446 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008447 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8448 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8449 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8450
Matt Carlsonc5908932011-03-09 16:58:25 +00008451 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8452 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008453 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008455 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8456 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008457 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008458 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8459 }
8460 }
8461
Joe Perches63c3a662011-04-26 08:12:10 +00008462 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008463 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8464
Joe Perches63c3a662011-04-26 08:12:10 +00008465 if (tg3_flag(tp, HW_TSO_1) ||
8466 tg3_flag(tp, HW_TSO_2) ||
8467 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008468 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8469
Matt Carlson108a6c12011-05-19 12:12:47 +00008470 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008471 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8473 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008474
Matt Carlsonf2096f92011-04-05 14:22:48 +00008475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8476 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8477
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008482 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008483 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8485 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008486 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8487 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8488 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8489 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8490 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8491 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008492 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008493 tw32(TG3_RDMA_RSRVCTRL_REG,
8494 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8495 }
8496
Matt Carlsond78b59f2011-04-05 14:22:46 +00008497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008499 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8500 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8501 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8502 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8503 }
8504
Linus Torvalds1da177e2005-04-16 15:20:36 -07008505 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008506 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008507 val = tr32(RCVLPC_STATS_ENABLE);
8508 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8509 tw32(RCVLPC_STATS_ENABLE, val);
8510 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008511 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008512 val = tr32(RCVLPC_STATS_ENABLE);
8513 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8514 tw32(RCVLPC_STATS_ENABLE, val);
8515 } else {
8516 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8517 }
8518 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8519 tw32(SNDDATAI_STATSENAB, 0xffffff);
8520 tw32(SNDDATAI_STATSCTRL,
8521 (SNDDATAI_SCTRL_ENABLE |
8522 SNDDATAI_SCTRL_FASTUPD));
8523
8524 /* Setup host coalescing engine. */
8525 tw32(HOSTCC_MODE, 0);
8526 for (i = 0; i < 2000; i++) {
8527 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8528 break;
8529 udelay(10);
8530 }
8531
Michael Chand244c892005-07-05 14:42:33 -07008532 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008533
Joe Perches63c3a662011-04-26 08:12:10 +00008534 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008535 /* Status/statistics block address. See tg3_timer,
8536 * the tg3_periodic_fetch_stats call there, and
8537 * tg3_get_stats to see how this works for 5705/5750 chips.
8538 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008539 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8540 ((u64) tp->stats_mapping >> 32));
8541 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8542 ((u64) tp->stats_mapping & 0xffffffff));
8543 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008544
Linus Torvalds1da177e2005-04-16 15:20:36 -07008545 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008546
8547 /* Clear statistics and status block memory areas */
8548 for (i = NIC_SRAM_STATS_BLK;
8549 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8550 i += sizeof(u32)) {
8551 tg3_write_mem(tp, i, 0);
8552 udelay(40);
8553 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008554 }
8555
8556 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8557
8558 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8559 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008560 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008561 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8562
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008563 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8564 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008565 /* reset to prevent losing 1st rx packet intermittently */
8566 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8567 udelay(10);
8568 }
8569
Matt Carlson3bda1252008-08-15 14:08:22 -07008570 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008571 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8572 MAC_MODE_FHDE_ENABLE;
8573 if (tg3_flag(tp, ENABLE_APE))
8574 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008575 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008576 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008577 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8578 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008579 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8580 udelay(40);
8581
Michael Chan314fba32005-04-21 17:07:04 -07008582 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008583 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008584 * register to preserve the GPIO settings for LOMs. The GPIOs,
8585 * whether used as inputs or outputs, are set by boot code after
8586 * reset.
8587 */
Joe Perches63c3a662011-04-26 08:12:10 +00008588 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008589 u32 gpio_mask;
8590
Michael Chan9d26e212006-12-07 00:21:14 -08008591 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8592 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8593 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008594
8595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8596 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8597 GRC_LCLCTRL_GPIO_OUTPUT3;
8598
Michael Chanaf36e6b2006-03-23 01:28:06 -08008599 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8600 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8601
Gary Zambranoaaf84462007-05-05 11:51:45 -07008602 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008603 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8604
8605 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008606 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008607 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8608 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008610 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8611 udelay(100);
8612
Joe Perches63c3a662011-04-26 08:12:10 +00008613 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008614 val = tr32(MSGINT_MODE);
8615 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8616 tw32(MSGINT_MODE, val);
8617 }
8618
Joe Perches63c3a662011-04-26 08:12:10 +00008619 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008620 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8621 udelay(40);
8622 }
8623
8624 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8625 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8626 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8627 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8628 WDMAC_MODE_LNGREAD_ENAB);
8629
Matt Carlsonc5908932011-03-09 16:58:25 +00008630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8631 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008632 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008633 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8634 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8635 /* nothing */
8636 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008637 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008638 val |= WDMAC_MODE_RX_ACCEL;
8639 }
8640 }
8641
Michael Chand9ab5ad2006-03-20 22:27:35 -08008642 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008643 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008644 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08008645
Matt Carlson788a0352009-11-02 14:26:03 +00008646 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8647 val |= WDMAC_MODE_BURST_ALL_DATA;
8648
Linus Torvalds1da177e2005-04-16 15:20:36 -07008649 tw32_f(WDMAC_MODE, val);
8650 udelay(40);
8651
Joe Perches63c3a662011-04-26 08:12:10 +00008652 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008653 u16 pcix_cmd;
8654
8655 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8656 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008658 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8659 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008660 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008661 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8662 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008663 }
Matt Carlson9974a352007-10-07 23:27:28 -07008664 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8665 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008666 }
8667
8668 tw32_f(RDMAC_MODE, rdmac_mode);
8669 udelay(40);
8670
8671 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008672 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008673 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008674
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8676 tw32(SNDDATAC_MODE,
8677 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8678 else
8679 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8680
Linus Torvalds1da177e2005-04-16 15:20:36 -07008681 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8682 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008683 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008684 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008685 val |= RCVDBDI_MODE_LRG_RING_SZ;
8686 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008687 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008688 if (tg3_flag(tp, HW_TSO_1) ||
8689 tg3_flag(tp, HW_TSO_2) ||
8690 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008691 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008692 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008693 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008694 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8695 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008696 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8697
8698 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8699 err = tg3_load_5701_a0_firmware_fix(tp);
8700 if (err)
8701 return err;
8702 }
8703
Joe Perches63c3a662011-04-26 08:12:10 +00008704 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008705 err = tg3_load_tso_firmware(tp);
8706 if (err)
8707 return err;
8708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008709
8710 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008711
Joe Perches63c3a662011-04-26 08:12:10 +00008712 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008713 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8714 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008715
8716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8717 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8718 tp->tx_mode &= ~val;
8719 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8720 }
8721
Linus Torvalds1da177e2005-04-16 15:20:36 -07008722 tw32_f(MAC_TX_MODE, tp->tx_mode);
8723 udelay(100);
8724
Joe Perches63c3a662011-04-26 08:12:10 +00008725 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson9d53fa12011-07-20 10:20:54 +00008726 int i = 0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008727 u32 reg = MAC_RSS_INDIR_TBL_0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008728
Matt Carlson9d53fa12011-07-20 10:20:54 +00008729 if (tp->irq_cnt == 2) {
8730 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8731 tw32(reg, 0x0);
8732 reg += 4;
8733 }
8734 } else {
8735 u32 val;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008736
Matt Carlson9d53fa12011-07-20 10:20:54 +00008737 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8738 val = i % (tp->irq_cnt - 1);
8739 i++;
8740 for (; i % 8; i++) {
8741 val <<= 4;
8742 val |= (i % (tp->irq_cnt - 1));
8743 }
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008744 tw32(reg, val);
8745 reg += 4;
8746 }
8747 }
8748
8749 /* Setup the "secret" hash key. */
8750 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8751 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8752 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8753 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8754 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8755 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8756 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8757 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8758 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8759 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8760 }
8761
Linus Torvalds1da177e2005-04-16 15:20:36 -07008762 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008763 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008764 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8765
Joe Perches63c3a662011-04-26 08:12:10 +00008766 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008767 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8768 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8769 RX_MODE_RSS_IPV6_HASH_EN |
8770 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8771 RX_MODE_RSS_IPV4_HASH_EN |
8772 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8773
Linus Torvalds1da177e2005-04-16 15:20:36 -07008774 tw32_f(MAC_RX_MODE, tp->rx_mode);
8775 udelay(10);
8776
Linus Torvalds1da177e2005-04-16 15:20:36 -07008777 tw32(MAC_LED_CTRL, tp->led_ctrl);
8778
8779 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008780 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008781 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8782 udelay(10);
8783 }
8784 tw32_f(MAC_RX_MODE, tp->rx_mode);
8785 udelay(10);
8786
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008787 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008788 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008789 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008790 /* Set drive transmission level to 1.2V */
8791 /* only if the signal pre-emphasis bit is not set */
8792 val = tr32(MAC_SERDES_CFG);
8793 val &= 0xfffff000;
8794 val |= 0x880;
8795 tw32(MAC_SERDES_CFG, val);
8796 }
8797 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8798 tw32(MAC_SERDES_CFG, 0x616000);
8799 }
8800
8801 /* Prevent chip from dropping frames when flow control
8802 * is enabled.
8803 */
Matt Carlson666bc832010-01-20 16:58:03 +00008804 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8805 val = 1;
8806 else
8807 val = 2;
8808 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008809
8810 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008811 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008812 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008813 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008814 }
8815
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008816 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008818 u32 tmp;
8819
8820 tmp = tr32(SERDES_RX_CTRL);
8821 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8822 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8823 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8824 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8825 }
8826
Joe Perches63c3a662011-04-26 08:12:10 +00008827 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008828 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8829 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008830 tp->link_config.speed = tp->link_config.orig_speed;
8831 tp->link_config.duplex = tp->link_config.orig_duplex;
8832 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008834
Matt Carlsondd477002008-05-25 23:45:58 -07008835 err = tg3_setup_phy(tp, 0);
8836 if (err)
8837 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008838
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008839 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8840 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008841 u32 tmp;
8842
8843 /* Clear CRC stats. */
8844 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8845 tg3_writephy(tp, MII_TG3_TEST1,
8846 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008847 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008848 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008849 }
8850 }
8851
8852 __tg3_set_rx_mode(tp->dev);
8853
8854 /* Initialize receive rules. */
8855 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8856 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8857 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8858 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8859
Joe Perches63c3a662011-04-26 08:12:10 +00008860 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008861 limit = 8;
8862 else
8863 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008864 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008865 limit -= 4;
8866 switch (limit) {
8867 case 16:
8868 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8869 case 15:
8870 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8871 case 14:
8872 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8873 case 13:
8874 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8875 case 12:
8876 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8877 case 11:
8878 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8879 case 10:
8880 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8881 case 9:
8882 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8883 case 8:
8884 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8885 case 7:
8886 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8887 case 6:
8888 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8889 case 5:
8890 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8891 case 4:
8892 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8893 case 3:
8894 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8895 case 2:
8896 case 1:
8897
8898 default:
8899 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008900 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008901
Joe Perches63c3a662011-04-26 08:12:10 +00008902 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07008903 /* Write our heartbeat update interval to APE. */
8904 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8905 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008906
Linus Torvalds1da177e2005-04-16 15:20:36 -07008907 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8908
Linus Torvalds1da177e2005-04-16 15:20:36 -07008909 return 0;
8910}
8911
8912/* Called at device open time to get the chip ready for
8913 * packet processing. Invoked with tp->lock held.
8914 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008915static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008916{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008917 tg3_switch_clocks(tp);
8918
8919 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8920
Matt Carlson2f751b62008-08-04 23:17:34 -07008921 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008922}
8923
8924#define TG3_STAT_ADD32(PSTAT, REG) \
8925do { u32 __val = tr32(REG); \
8926 (PSTAT)->low += __val; \
8927 if ((PSTAT)->low < __val) \
8928 (PSTAT)->high += 1; \
8929} while (0)
8930
8931static void tg3_periodic_fetch_stats(struct tg3 *tp)
8932{
8933 struct tg3_hw_stats *sp = tp->hw_stats;
8934
8935 if (!netif_carrier_ok(tp->dev))
8936 return;
8937
8938 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8939 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8940 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8941 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8942 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8943 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8944 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8945 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8946 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8947 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8948 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8949 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8950 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8951
8952 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8953 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8954 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8955 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8956 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8957 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8958 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8959 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8960 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8961 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8962 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8963 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8964 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8965 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008966
8967 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00008968 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8969 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8970 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00008971 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8972 } else {
8973 u32 val = tr32(HOSTCC_FLOW_ATTN);
8974 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8975 if (val) {
8976 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8977 sp->rx_discards.low += val;
8978 if (sp->rx_discards.low < val)
8979 sp->rx_discards.high += 1;
8980 }
8981 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8982 }
Michael Chan463d3052006-05-22 16:36:27 -07008983 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008984}
8985
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008986static void tg3_chk_missed_msi(struct tg3 *tp)
8987{
8988 u32 i;
8989
8990 for (i = 0; i < tp->irq_cnt; i++) {
8991 struct tg3_napi *tnapi = &tp->napi[i];
8992
8993 if (tg3_has_work(tnapi)) {
8994 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8995 tnapi->last_tx_cons == tnapi->tx_cons) {
8996 if (tnapi->chk_msi_cnt < 1) {
8997 tnapi->chk_msi_cnt++;
8998 return;
8999 }
9000 tw32_mailbox(tnapi->int_mbox,
9001 tnapi->last_tag << 24);
9002 }
9003 }
9004 tnapi->chk_msi_cnt = 0;
9005 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9006 tnapi->last_tx_cons = tnapi->tx_cons;
9007 }
9008}
9009
Linus Torvalds1da177e2005-04-16 15:20:36 -07009010static void tg3_timer(unsigned long __opaque)
9011{
9012 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009013
Michael Chanf475f162006-03-27 23:20:14 -08009014 if (tp->irq_sync)
9015 goto restart_timer;
9016
David S. Millerf47c11e2005-06-24 20:18:35 -07009017 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009018
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009019 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9020 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9021 tg3_chk_missed_msi(tp);
9022
Joe Perches63c3a662011-04-26 08:12:10 +00009023 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009024 /* All of this garbage is because when using non-tagged
9025 * IRQ status the mailbox/status_block protocol the chip
9026 * uses with the cpu is race prone.
9027 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009028 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009029 tw32(GRC_LOCAL_CTRL,
9030 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9031 } else {
9032 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009033 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009034 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009035
David S. Millerfac9b832005-05-18 22:46:34 -07009036 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +00009037 tg3_flag_set(tp, RESTART_TIMER);
David S. Millerf47c11e2005-06-24 20:18:35 -07009038 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07009039 schedule_work(&tp->reset_task);
9040 return;
9041 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009042 }
9043
Linus Torvalds1da177e2005-04-16 15:20:36 -07009044 /* This part only runs once per second. */
9045 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009046 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009047 tg3_periodic_fetch_stats(tp);
9048
Matt Carlsonb0c59432011-05-19 12:12:48 +00009049 if (tp->setlpicnt && !--tp->setlpicnt)
9050 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009051
Joe Perches63c3a662011-04-26 08:12:10 +00009052 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009053 u32 mac_stat;
9054 int phy_event;
9055
9056 mac_stat = tr32(MAC_STATUS);
9057
9058 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009059 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009060 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9061 phy_event = 1;
9062 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9063 phy_event = 1;
9064
9065 if (phy_event)
9066 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009067 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009068 u32 mac_stat = tr32(MAC_STATUS);
9069 int need_setup = 0;
9070
9071 if (netif_carrier_ok(tp->dev) &&
9072 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9073 need_setup = 1;
9074 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009075 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009076 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9077 MAC_STATUS_SIGNAL_DET))) {
9078 need_setup = 1;
9079 }
9080 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009081 if (!tp->serdes_counter) {
9082 tw32_f(MAC_MODE,
9083 (tp->mac_mode &
9084 ~MAC_MODE_PORT_MODE_MASK));
9085 udelay(40);
9086 tw32_f(MAC_MODE, tp->mac_mode);
9087 udelay(40);
9088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009089 tg3_setup_phy(tp, 0);
9090 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009091 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009092 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009093 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009095
9096 tp->timer_counter = tp->timer_multiplier;
9097 }
9098
Michael Chan130b8e42006-09-27 16:00:40 -07009099 /* Heartbeat is only sent once every 2 seconds.
9100 *
9101 * The heartbeat is to tell the ASF firmware that the host
9102 * driver is still alive. In the event that the OS crashes,
9103 * ASF needs to reset the hardware to free up the FIFO space
9104 * that may be filled with rx packets destined for the host.
9105 * If the FIFO is full, ASF will no longer function properly.
9106 *
9107 * Unintended resets have been reported on real time kernels
9108 * where the timer doesn't run on time. Netpoll will also have
9109 * same problem.
9110 *
9111 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9112 * to check the ring condition when the heartbeat is expiring
9113 * before doing the reset. This will prevent most unintended
9114 * resets.
9115 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009116 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009117 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009118 tg3_wait_for_event_ack(tp);
9119
Michael Chanbbadf502006-04-06 21:46:34 -07009120 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009121 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009122 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009123 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9124 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009125
9126 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009127 }
9128 tp->asf_counter = tp->asf_multiplier;
9129 }
9130
David S. Millerf47c11e2005-06-24 20:18:35 -07009131 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009132
Michael Chanf475f162006-03-27 23:20:14 -08009133restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009134 tp->timer.expires = jiffies + tp->timer_offset;
9135 add_timer(&tp->timer);
9136}
9137
Matt Carlson4f125f42009-09-01 12:55:02 +00009138static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009139{
David Howells7d12e782006-10-05 14:55:46 +01009140 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009141 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009142 char *name;
9143 struct tg3_napi *tnapi = &tp->napi[irq_num];
9144
9145 if (tp->irq_cnt == 1)
9146 name = tp->dev->name;
9147 else {
9148 name = &tnapi->irq_lbl[0];
9149 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9150 name[IFNAMSIZ-1] = 0;
9151 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009152
Joe Perches63c3a662011-04-26 08:12:10 +00009153 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009154 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009155 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009156 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009157 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009158 } else {
9159 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009160 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009161 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009162 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009163 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009164
9165 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009166}
9167
Michael Chan79381092005-04-21 17:13:59 -07009168static int tg3_test_interrupt(struct tg3 *tp)
9169{
Matt Carlson09943a12009-08-28 14:01:57 +00009170 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009171 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009172 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009173 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009174
Michael Chand4bc3922005-05-29 14:59:20 -07009175 if (!netif_running(dev))
9176 return -ENODEV;
9177
Michael Chan79381092005-04-21 17:13:59 -07009178 tg3_disable_ints(tp);
9179
Matt Carlson4f125f42009-09-01 12:55:02 +00009180 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009181
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009182 /*
9183 * Turn off MSI one shot mode. Otherwise this test has no
9184 * observable way to know whether the interrupt was delivered.
9185 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009186 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009187 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9188 tw32(MSGINT_MODE, val);
9189 }
9190
Matt Carlson4f125f42009-09-01 12:55:02 +00009191 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009192 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009193 if (err)
9194 return err;
9195
Matt Carlson898a56f2009-08-28 14:02:40 +00009196 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009197 tg3_enable_ints(tp);
9198
9199 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009200 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009201
9202 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009203 u32 int_mbox, misc_host_ctrl;
9204
Matt Carlson898a56f2009-08-28 14:02:40 +00009205 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009206 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9207
9208 if ((int_mbox != 0) ||
9209 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9210 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009211 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009212 }
9213
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009214 if (tg3_flag(tp, 57765_PLUS) &&
9215 tnapi->hw_status->status_tag != tnapi->last_tag)
9216 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9217
Michael Chan79381092005-04-21 17:13:59 -07009218 msleep(10);
9219 }
9220
9221 tg3_disable_ints(tp);
9222
Matt Carlson4f125f42009-09-01 12:55:02 +00009223 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009224
Matt Carlson4f125f42009-09-01 12:55:02 +00009225 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009226
9227 if (err)
9228 return err;
9229
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009230 if (intr_ok) {
9231 /* Reenable MSI one shot mode. */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009232 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009233 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9234 tw32(MSGINT_MODE, val);
9235 }
Michael Chan79381092005-04-21 17:13:59 -07009236 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009237 }
Michael Chan79381092005-04-21 17:13:59 -07009238
9239 return -EIO;
9240}
9241
9242/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9243 * successfully restored
9244 */
9245static int tg3_test_msi(struct tg3 *tp)
9246{
Michael Chan79381092005-04-21 17:13:59 -07009247 int err;
9248 u16 pci_cmd;
9249
Joe Perches63c3a662011-04-26 08:12:10 +00009250 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009251 return 0;
9252
9253 /* Turn off SERR reporting in case MSI terminates with Master
9254 * Abort.
9255 */
9256 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9257 pci_write_config_word(tp->pdev, PCI_COMMAND,
9258 pci_cmd & ~PCI_COMMAND_SERR);
9259
9260 err = tg3_test_interrupt(tp);
9261
9262 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9263
9264 if (!err)
9265 return 0;
9266
9267 /* other failures */
9268 if (err != -EIO)
9269 return err;
9270
9271 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009272 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9273 "to INTx mode. Please report this failure to the PCI "
9274 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009275
Matt Carlson4f125f42009-09-01 12:55:02 +00009276 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009277
Michael Chan79381092005-04-21 17:13:59 -07009278 pci_disable_msi(tp->pdev);
9279
Joe Perches63c3a662011-04-26 08:12:10 +00009280 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009281 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009282
Matt Carlson4f125f42009-09-01 12:55:02 +00009283 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009284 if (err)
9285 return err;
9286
9287 /* Need to reset the chip because the MSI cycle may have terminated
9288 * with Master Abort.
9289 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009290 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009291
Michael Chan944d9802005-05-29 14:57:48 -07009292 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009293 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009294
David S. Millerf47c11e2005-06-24 20:18:35 -07009295 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009296
9297 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009298 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009299
9300 return err;
9301}
9302
Matt Carlson9e9fd122009-01-19 16:57:45 -08009303static int tg3_request_firmware(struct tg3 *tp)
9304{
9305 const __be32 *fw_data;
9306
9307 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009308 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9309 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009310 return -ENOENT;
9311 }
9312
9313 fw_data = (void *)tp->fw->data;
9314
9315 /* Firmware blob starts with version numbers, followed by
9316 * start address and _full_ length including BSS sections
9317 * (which must be longer than the actual data, of course
9318 */
9319
9320 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9321 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009322 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9323 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009324 release_firmware(tp->fw);
9325 tp->fw = NULL;
9326 return -EINVAL;
9327 }
9328
9329 /* We no longer need firmware; we have it. */
9330 tp->fw_needed = NULL;
9331 return 0;
9332}
9333
Matt Carlson679563f2009-09-01 12:55:46 +00009334static bool tg3_enable_msix(struct tg3 *tp)
9335{
9336 int i, rc, cpus = num_online_cpus();
9337 struct msix_entry msix_ent[tp->irq_max];
9338
9339 if (cpus == 1)
9340 /* Just fallback to the simpler MSI mode. */
9341 return false;
9342
9343 /*
9344 * We want as many rx rings enabled as there are cpus.
9345 * The first MSIX vector only deals with link interrupts, etc,
9346 * so we add one to the number of vectors we are requesting.
9347 */
9348 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9349
9350 for (i = 0; i < tp->irq_max; i++) {
9351 msix_ent[i].entry = i;
9352 msix_ent[i].vector = 0;
9353 }
9354
9355 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009356 if (rc < 0) {
9357 return false;
9358 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009359 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9360 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009361 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9362 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009363 tp->irq_cnt = rc;
9364 }
9365
9366 for (i = 0; i < tp->irq_max; i++)
9367 tp->napi[i].irq_vec = msix_ent[i].vector;
9368
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009369 netif_set_real_num_tx_queues(tp->dev, 1);
9370 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9371 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9372 pci_disable_msix(tp->pdev);
9373 return false;
9374 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009375
9376 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009377 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009378
9379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9380 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009381 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009382 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9383 }
9384 }
Matt Carlson2430b032010-06-05 17:24:34 +00009385
Matt Carlson679563f2009-09-01 12:55:46 +00009386 return true;
9387}
9388
Matt Carlson07b01732009-08-28 14:01:15 +00009389static void tg3_ints_init(struct tg3 *tp)
9390{
Joe Perches63c3a662011-04-26 08:12:10 +00009391 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9392 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009393 /* All MSI supporting chips should support tagged
9394 * status. Assert that this is the case.
9395 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009396 netdev_warn(tp->dev,
9397 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009398 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009399 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009400
Joe Perches63c3a662011-04-26 08:12:10 +00009401 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9402 tg3_flag_set(tp, USING_MSIX);
9403 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9404 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009405
Joe Perches63c3a662011-04-26 08:12:10 +00009406 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009407 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009408 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009409 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009410 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9411 }
9412defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009413 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009414 tp->irq_cnt = 1;
9415 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009416 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009417 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009418 }
Matt Carlson07b01732009-08-28 14:01:15 +00009419}
9420
9421static void tg3_ints_fini(struct tg3 *tp)
9422{
Joe Perches63c3a662011-04-26 08:12:10 +00009423 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009424 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009425 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009426 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009427 tg3_flag_clear(tp, USING_MSI);
9428 tg3_flag_clear(tp, USING_MSIX);
9429 tg3_flag_clear(tp, ENABLE_RSS);
9430 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009431}
9432
Linus Torvalds1da177e2005-04-16 15:20:36 -07009433static int tg3_open(struct net_device *dev)
9434{
9435 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009436 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009437
Matt Carlson9e9fd122009-01-19 16:57:45 -08009438 if (tp->fw_needed) {
9439 err = tg3_request_firmware(tp);
9440 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9441 if (err)
9442 return err;
9443 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009444 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009445 tg3_flag_clear(tp, TSO_CAPABLE);
9446 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009447 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009448 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009449 }
9450 }
9451
Michael Chanc49a1562006-12-17 17:07:29 -08009452 netif_carrier_off(tp->dev);
9453
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009454 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009455 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009456 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009457
9458 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009459
Linus Torvalds1da177e2005-04-16 15:20:36 -07009460 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009461 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009462
David S. Millerf47c11e2005-06-24 20:18:35 -07009463 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009464
Matt Carlson679563f2009-09-01 12:55:46 +00009465 /*
9466 * Setup interrupts first so we know how
9467 * many NAPI resources to allocate
9468 */
9469 tg3_ints_init(tp);
9470
Linus Torvalds1da177e2005-04-16 15:20:36 -07009471 /* The placement of this call is tied
9472 * to the setup and use of Host TX descriptors.
9473 */
9474 err = tg3_alloc_consistent(tp);
9475 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009476 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009477
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009478 tg3_napi_init(tp);
9479
Matt Carlsonfed97812009-09-01 13:10:19 +00009480 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009481
Matt Carlson4f125f42009-09-01 12:55:02 +00009482 for (i = 0; i < tp->irq_cnt; i++) {
9483 struct tg3_napi *tnapi = &tp->napi[i];
9484 err = tg3_request_irq(tp, i);
9485 if (err) {
9486 for (i--; i >= 0; i--)
9487 free_irq(tnapi->irq_vec, tnapi);
9488 break;
9489 }
9490 }
Matt Carlson07b01732009-08-28 14:01:15 +00009491
9492 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009493 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009494
David S. Millerf47c11e2005-06-24 20:18:35 -07009495 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009496
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009497 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009498 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009499 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009500 tg3_free_rings(tp);
9501 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009502 if (tg3_flag(tp, TAGGED_STATUS) &&
9503 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009505 tp->timer_offset = HZ;
9506 else
9507 tp->timer_offset = HZ / 10;
9508
9509 BUG_ON(tp->timer_offset > HZ);
9510 tp->timer_counter = tp->timer_multiplier =
9511 (HZ / tp->timer_offset);
9512 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009513 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009514
9515 init_timer(&tp->timer);
9516 tp->timer.expires = jiffies + tp->timer_offset;
9517 tp->timer.data = (unsigned long) tp;
9518 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009519 }
9520
David S. Millerf47c11e2005-06-24 20:18:35 -07009521 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009522
Matt Carlson07b01732009-08-28 14:01:15 +00009523 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009524 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009525
Joe Perches63c3a662011-04-26 08:12:10 +00009526 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009527 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009528
Michael Chan79381092005-04-21 17:13:59 -07009529 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009530 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009531 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009532 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009533 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009534
Matt Carlson679563f2009-09-01 12:55:46 +00009535 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009536 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009537
Joe Perches63c3a662011-04-26 08:12:10 +00009538 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009539 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009540
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009541 tw32(PCIE_TRANSACTION_CFG,
9542 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009543 }
Michael Chan79381092005-04-21 17:13:59 -07009544 }
9545
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009546 tg3_phy_start(tp);
9547
David S. Millerf47c11e2005-06-24 20:18:35 -07009548 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009549
Michael Chan79381092005-04-21 17:13:59 -07009550 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009551 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009552 tg3_enable_ints(tp);
9553
David S. Millerf47c11e2005-06-24 20:18:35 -07009554 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009555
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009556 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009557
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009558 /*
9559 * Reset loopback feature if it was turned on while the device was down
9560 * make sure that it's installed properly now.
9561 */
9562 if (dev->features & NETIF_F_LOOPBACK)
9563 tg3_set_loopback(dev, dev->features);
9564
Linus Torvalds1da177e2005-04-16 15:20:36 -07009565 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009566
Matt Carlson679563f2009-09-01 12:55:46 +00009567err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009568 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9569 struct tg3_napi *tnapi = &tp->napi[i];
9570 free_irq(tnapi->irq_vec, tnapi);
9571 }
Matt Carlson07b01732009-08-28 14:01:15 +00009572
Matt Carlson679563f2009-09-01 12:55:46 +00009573err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009574 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009575 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009576 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009577
9578err_out1:
9579 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009580 tg3_frob_aux_power(tp, false);
9581 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009582 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009583}
9584
Eric Dumazet511d2222010-07-07 20:44:24 +00009585static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9586 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009587static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9588
9589static int tg3_close(struct net_device *dev)
9590{
Matt Carlson4f125f42009-09-01 12:55:02 +00009591 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009592 struct tg3 *tp = netdev_priv(dev);
9593
Matt Carlsonfed97812009-09-01 13:10:19 +00009594 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009595 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009596
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009597 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009598
9599 del_timer_sync(&tp->timer);
9600
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009601 tg3_phy_stop(tp);
9602
David S. Millerf47c11e2005-06-24 20:18:35 -07009603 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009604
9605 tg3_disable_ints(tp);
9606
Michael Chan944d9802005-05-29 14:57:48 -07009607 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009608 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009609 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009610
David S. Millerf47c11e2005-06-24 20:18:35 -07009611 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009612
Matt Carlson4f125f42009-09-01 12:55:02 +00009613 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9614 struct tg3_napi *tnapi = &tp->napi[i];
9615 free_irq(tnapi->irq_vec, tnapi);
9616 }
Matt Carlson07b01732009-08-28 14:01:15 +00009617
9618 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009619
Eric Dumazet511d2222010-07-07 20:44:24 +00009620 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9621
Linus Torvalds1da177e2005-04-16 15:20:36 -07009622 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9623 sizeof(tp->estats_prev));
9624
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009625 tg3_napi_fini(tp);
9626
Linus Torvalds1da177e2005-04-16 15:20:36 -07009627 tg3_free_consistent(tp);
9628
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009629 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009630
9631 netif_carrier_off(tp->dev);
9632
Linus Torvalds1da177e2005-04-16 15:20:36 -07009633 return 0;
9634}
9635
Eric Dumazet511d2222010-07-07 20:44:24 +00009636static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009637{
9638 return ((u64)val->high << 32) | ((u64)val->low);
9639}
9640
Eric Dumazet511d2222010-07-07 20:44:24 +00009641static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009642{
9643 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9644
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009645 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009646 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9647 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009648 u32 val;
9649
David S. Millerf47c11e2005-06-24 20:18:35 -07009650 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009651 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9652 tg3_writephy(tp, MII_TG3_TEST1,
9653 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009654 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009655 } else
9656 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009657 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009658
9659 tp->phy_crc_errors += val;
9660
9661 return tp->phy_crc_errors;
9662 }
9663
9664 return get_stat64(&hw_stats->rx_fcs_errors);
9665}
9666
9667#define ESTAT_ADD(member) \
9668 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009669 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009670
9671static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9672{
9673 struct tg3_ethtool_stats *estats = &tp->estats;
9674 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9675 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9676
9677 if (!hw_stats)
9678 return old_estats;
9679
9680 ESTAT_ADD(rx_octets);
9681 ESTAT_ADD(rx_fragments);
9682 ESTAT_ADD(rx_ucast_packets);
9683 ESTAT_ADD(rx_mcast_packets);
9684 ESTAT_ADD(rx_bcast_packets);
9685 ESTAT_ADD(rx_fcs_errors);
9686 ESTAT_ADD(rx_align_errors);
9687 ESTAT_ADD(rx_xon_pause_rcvd);
9688 ESTAT_ADD(rx_xoff_pause_rcvd);
9689 ESTAT_ADD(rx_mac_ctrl_rcvd);
9690 ESTAT_ADD(rx_xoff_entered);
9691 ESTAT_ADD(rx_frame_too_long_errors);
9692 ESTAT_ADD(rx_jabbers);
9693 ESTAT_ADD(rx_undersize_packets);
9694 ESTAT_ADD(rx_in_length_errors);
9695 ESTAT_ADD(rx_out_length_errors);
9696 ESTAT_ADD(rx_64_or_less_octet_packets);
9697 ESTAT_ADD(rx_65_to_127_octet_packets);
9698 ESTAT_ADD(rx_128_to_255_octet_packets);
9699 ESTAT_ADD(rx_256_to_511_octet_packets);
9700 ESTAT_ADD(rx_512_to_1023_octet_packets);
9701 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9702 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9703 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9704 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9705 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9706
9707 ESTAT_ADD(tx_octets);
9708 ESTAT_ADD(tx_collisions);
9709 ESTAT_ADD(tx_xon_sent);
9710 ESTAT_ADD(tx_xoff_sent);
9711 ESTAT_ADD(tx_flow_control);
9712 ESTAT_ADD(tx_mac_errors);
9713 ESTAT_ADD(tx_single_collisions);
9714 ESTAT_ADD(tx_mult_collisions);
9715 ESTAT_ADD(tx_deferred);
9716 ESTAT_ADD(tx_excessive_collisions);
9717 ESTAT_ADD(tx_late_collisions);
9718 ESTAT_ADD(tx_collide_2times);
9719 ESTAT_ADD(tx_collide_3times);
9720 ESTAT_ADD(tx_collide_4times);
9721 ESTAT_ADD(tx_collide_5times);
9722 ESTAT_ADD(tx_collide_6times);
9723 ESTAT_ADD(tx_collide_7times);
9724 ESTAT_ADD(tx_collide_8times);
9725 ESTAT_ADD(tx_collide_9times);
9726 ESTAT_ADD(tx_collide_10times);
9727 ESTAT_ADD(tx_collide_11times);
9728 ESTAT_ADD(tx_collide_12times);
9729 ESTAT_ADD(tx_collide_13times);
9730 ESTAT_ADD(tx_collide_14times);
9731 ESTAT_ADD(tx_collide_15times);
9732 ESTAT_ADD(tx_ucast_packets);
9733 ESTAT_ADD(tx_mcast_packets);
9734 ESTAT_ADD(tx_bcast_packets);
9735 ESTAT_ADD(tx_carrier_sense_errors);
9736 ESTAT_ADD(tx_discards);
9737 ESTAT_ADD(tx_errors);
9738
9739 ESTAT_ADD(dma_writeq_full);
9740 ESTAT_ADD(dma_write_prioq_full);
9741 ESTAT_ADD(rxbds_empty);
9742 ESTAT_ADD(rx_discards);
9743 ESTAT_ADD(rx_errors);
9744 ESTAT_ADD(rx_threshold_hit);
9745
9746 ESTAT_ADD(dma_readq_full);
9747 ESTAT_ADD(dma_read_prioq_full);
9748 ESTAT_ADD(tx_comp_queue_full);
9749
9750 ESTAT_ADD(ring_set_send_prod_index);
9751 ESTAT_ADD(ring_status_update);
9752 ESTAT_ADD(nic_irqs);
9753 ESTAT_ADD(nic_avoided_irqs);
9754 ESTAT_ADD(nic_tx_threshold_hit);
9755
Matt Carlson4452d092011-05-19 12:12:51 +00009756 ESTAT_ADD(mbuf_lwm_thresh_hit);
9757
Linus Torvalds1da177e2005-04-16 15:20:36 -07009758 return estats;
9759}
9760
Eric Dumazet511d2222010-07-07 20:44:24 +00009761static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9762 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009763{
9764 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009765 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009766 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9767
9768 if (!hw_stats)
9769 return old_stats;
9770
9771 stats->rx_packets = old_stats->rx_packets +
9772 get_stat64(&hw_stats->rx_ucast_packets) +
9773 get_stat64(&hw_stats->rx_mcast_packets) +
9774 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009775
Linus Torvalds1da177e2005-04-16 15:20:36 -07009776 stats->tx_packets = old_stats->tx_packets +
9777 get_stat64(&hw_stats->tx_ucast_packets) +
9778 get_stat64(&hw_stats->tx_mcast_packets) +
9779 get_stat64(&hw_stats->tx_bcast_packets);
9780
9781 stats->rx_bytes = old_stats->rx_bytes +
9782 get_stat64(&hw_stats->rx_octets);
9783 stats->tx_bytes = old_stats->tx_bytes +
9784 get_stat64(&hw_stats->tx_octets);
9785
9786 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009787 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009788 stats->tx_errors = old_stats->tx_errors +
9789 get_stat64(&hw_stats->tx_errors) +
9790 get_stat64(&hw_stats->tx_mac_errors) +
9791 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9792 get_stat64(&hw_stats->tx_discards);
9793
9794 stats->multicast = old_stats->multicast +
9795 get_stat64(&hw_stats->rx_mcast_packets);
9796 stats->collisions = old_stats->collisions +
9797 get_stat64(&hw_stats->tx_collisions);
9798
9799 stats->rx_length_errors = old_stats->rx_length_errors +
9800 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9801 get_stat64(&hw_stats->rx_undersize_packets);
9802
9803 stats->rx_over_errors = old_stats->rx_over_errors +
9804 get_stat64(&hw_stats->rxbds_empty);
9805 stats->rx_frame_errors = old_stats->rx_frame_errors +
9806 get_stat64(&hw_stats->rx_align_errors);
9807 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9808 get_stat64(&hw_stats->tx_discards);
9809 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9810 get_stat64(&hw_stats->tx_carrier_sense_errors);
9811
9812 stats->rx_crc_errors = old_stats->rx_crc_errors +
9813 calc_crc_errors(tp);
9814
John W. Linville4f63b872005-09-12 14:43:18 -07009815 stats->rx_missed_errors = old_stats->rx_missed_errors +
9816 get_stat64(&hw_stats->rx_discards);
9817
Eric Dumazetb0057c52010-10-10 19:55:52 +00009818 stats->rx_dropped = tp->rx_dropped;
9819
Linus Torvalds1da177e2005-04-16 15:20:36 -07009820 return stats;
9821}
9822
9823static inline u32 calc_crc(unsigned char *buf, int len)
9824{
9825 u32 reg;
9826 u32 tmp;
9827 int j, k;
9828
9829 reg = 0xffffffff;
9830
9831 for (j = 0; j < len; j++) {
9832 reg ^= buf[j];
9833
9834 for (k = 0; k < 8; k++) {
9835 tmp = reg & 0x01;
9836
9837 reg >>= 1;
9838
Matt Carlson859a5882010-04-05 10:19:28 +00009839 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009840 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009841 }
9842 }
9843
9844 return ~reg;
9845}
9846
9847static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9848{
9849 /* accept or reject all multicast frames */
9850 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9851 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9852 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9853 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9854}
9855
9856static void __tg3_set_rx_mode(struct net_device *dev)
9857{
9858 struct tg3 *tp = netdev_priv(dev);
9859 u32 rx_mode;
9860
9861 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9862 RX_MODE_KEEP_VLAN_TAG);
9863
Matt Carlsonbf933c82011-01-25 15:58:49 +00009864#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009865 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9866 * flag clear.
9867 */
Joe Perches63c3a662011-04-26 08:12:10 +00009868 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009869 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9870#endif
9871
9872 if (dev->flags & IFF_PROMISC) {
9873 /* Promiscuous mode. */
9874 rx_mode |= RX_MODE_PROMISC;
9875 } else if (dev->flags & IFF_ALLMULTI) {
9876 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009877 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009878 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009879 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009880 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009881 } else {
9882 /* Accept one or more multicast(s). */
Jiri Pirko22bedad2010-04-01 21:22:57 +00009883 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009884 u32 mc_filter[4] = { 0, };
9885 u32 regidx;
9886 u32 bit;
9887 u32 crc;
9888
Jiri Pirko22bedad2010-04-01 21:22:57 +00009889 netdev_for_each_mc_addr(ha, dev) {
9890 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009891 bit = ~crc & 0x7f;
9892 regidx = (bit & 0x60) >> 5;
9893 bit &= 0x1f;
9894 mc_filter[regidx] |= (1 << bit);
9895 }
9896
9897 tw32(MAC_HASH_REG_0, mc_filter[0]);
9898 tw32(MAC_HASH_REG_1, mc_filter[1]);
9899 tw32(MAC_HASH_REG_2, mc_filter[2]);
9900 tw32(MAC_HASH_REG_3, mc_filter[3]);
9901 }
9902
9903 if (rx_mode != tp->rx_mode) {
9904 tp->rx_mode = rx_mode;
9905 tw32_f(MAC_RX_MODE, rx_mode);
9906 udelay(10);
9907 }
9908}
9909
9910static void tg3_set_rx_mode(struct net_device *dev)
9911{
9912 struct tg3 *tp = netdev_priv(dev);
9913
Michael Chane75f7c92006-03-20 21:33:26 -08009914 if (!netif_running(dev))
9915 return;
9916
David S. Millerf47c11e2005-06-24 20:18:35 -07009917 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009918 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009919 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009920}
9921
Linus Torvalds1da177e2005-04-16 15:20:36 -07009922static int tg3_get_regs_len(struct net_device *dev)
9923{
Matt Carlson97bd8e42011-04-13 11:05:04 +00009924 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009925}
9926
9927static void tg3_get_regs(struct net_device *dev,
9928 struct ethtool_regs *regs, void *_p)
9929{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009930 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009931
9932 regs->version = 0;
9933
Matt Carlson97bd8e42011-04-13 11:05:04 +00009934 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009935
Matt Carlson80096062010-08-02 11:26:06 +00009936 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009937 return;
9938
David S. Millerf47c11e2005-06-24 20:18:35 -07009939 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009940
Matt Carlson97bd8e42011-04-13 11:05:04 +00009941 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009942
David S. Millerf47c11e2005-06-24 20:18:35 -07009943 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009944}
9945
9946static int tg3_get_eeprom_len(struct net_device *dev)
9947{
9948 struct tg3 *tp = netdev_priv(dev);
9949
9950 return tp->nvram_size;
9951}
9952
Linus Torvalds1da177e2005-04-16 15:20:36 -07009953static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9954{
9955 struct tg3 *tp = netdev_priv(dev);
9956 int ret;
9957 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009958 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009959 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009960
Joe Perches63c3a662011-04-26 08:12:10 +00009961 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +00009962 return -EINVAL;
9963
Matt Carlson80096062010-08-02 11:26:06 +00009964 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009965 return -EAGAIN;
9966
Linus Torvalds1da177e2005-04-16 15:20:36 -07009967 offset = eeprom->offset;
9968 len = eeprom->len;
9969 eeprom->len = 0;
9970
9971 eeprom->magic = TG3_EEPROM_MAGIC;
9972
9973 if (offset & 3) {
9974 /* adjustments to start on required 4 byte boundary */
9975 b_offset = offset & 3;
9976 b_count = 4 - b_offset;
9977 if (b_count > len) {
9978 /* i.e. offset=1 len=2 */
9979 b_count = len;
9980 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009981 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009982 if (ret)
9983 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009984 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009985 len -= b_count;
9986 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009987 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009988 }
9989
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009990 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009991 pd = &data[eeprom->len];
9992 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009993 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009994 if (ret) {
9995 eeprom->len += i;
9996 return ret;
9997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009998 memcpy(pd + i, &val, 4);
9999 }
10000 eeprom->len += i;
10001
10002 if (len & 3) {
10003 /* read last bytes not ending on 4 byte boundary */
10004 pd = &data[eeprom->len];
10005 b_count = len & 3;
10006 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010007 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010008 if (ret)
10009 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010010 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010011 eeprom->len += b_count;
10012 }
10013 return 0;
10014}
10015
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010016static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010017
10018static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10019{
10020 struct tg3 *tp = netdev_priv(dev);
10021 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010022 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010023 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010024 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010025
Matt Carlson80096062010-08-02 11:26:06 +000010026 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010027 return -EAGAIN;
10028
Joe Perches63c3a662011-04-26 08:12:10 +000010029 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010030 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010031 return -EINVAL;
10032
10033 offset = eeprom->offset;
10034 len = eeprom->len;
10035
10036 if ((b_offset = (offset & 3))) {
10037 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010038 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010039 if (ret)
10040 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010041 len += b_offset;
10042 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070010043 if (len < 4)
10044 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010045 }
10046
10047 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070010048 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010049 /* adjustments to end on required 4 byte boundary */
10050 odd_len = 1;
10051 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010052 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010053 if (ret)
10054 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010055 }
10056
10057 buf = data;
10058 if (b_offset || odd_len) {
10059 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010060 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010061 return -ENOMEM;
10062 if (b_offset)
10063 memcpy(buf, &start, 4);
10064 if (odd_len)
10065 memcpy(buf+len-4, &end, 4);
10066 memcpy(buf + b_offset, data, eeprom->len);
10067 }
10068
10069 ret = tg3_nvram_write_block(tp, offset, len, buf);
10070
10071 if (buf != data)
10072 kfree(buf);
10073
10074 return ret;
10075}
10076
10077static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10078{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010079 struct tg3 *tp = netdev_priv(dev);
10080
Joe Perches63c3a662011-04-26 08:12:10 +000010081 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010082 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010083 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010084 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010085 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10086 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010087 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010088
Linus Torvalds1da177e2005-04-16 15:20:36 -070010089 cmd->supported = (SUPPORTED_Autoneg);
10090
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010091 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010092 cmd->supported |= (SUPPORTED_1000baseT_Half |
10093 SUPPORTED_1000baseT_Full);
10094
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010095 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010096 cmd->supported |= (SUPPORTED_100baseT_Half |
10097 SUPPORTED_100baseT_Full |
10098 SUPPORTED_10baseT_Half |
10099 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010100 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010101 cmd->port = PORT_TP;
10102 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010103 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010104 cmd->port = PORT_FIBRE;
10105 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010106
Linus Torvalds1da177e2005-04-16 15:20:36 -070010107 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010108 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10109 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10110 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10111 cmd->advertising |= ADVERTISED_Pause;
10112 } else {
10113 cmd->advertising |= ADVERTISED_Pause |
10114 ADVERTISED_Asym_Pause;
10115 }
10116 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10117 cmd->advertising |= ADVERTISED_Asym_Pause;
10118 }
10119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010120 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010121 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010122 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +000010123 } else {
David Decotigny70739492011-04-27 18:32:40 +000010124 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010125 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010126 }
Matt Carlson882e9792009-09-01 13:21:36 +000010127 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010128 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010129 cmd->autoneg = tp->link_config.autoneg;
10130 cmd->maxtxpkt = 0;
10131 cmd->maxrxpkt = 0;
10132 return 0;
10133}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010134
Linus Torvalds1da177e2005-04-16 15:20:36 -070010135static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10136{
10137 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010138 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010139
Joe Perches63c3a662011-04-26 08:12:10 +000010140 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010141 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010142 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010143 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010144 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10145 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010146 }
10147
Matt Carlson7e5856b2009-02-25 14:23:01 +000010148 if (cmd->autoneg != AUTONEG_ENABLE &&
10149 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010150 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010151
10152 if (cmd->autoneg == AUTONEG_DISABLE &&
10153 cmd->duplex != DUPLEX_FULL &&
10154 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010155 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010156
Matt Carlson7e5856b2009-02-25 14:23:01 +000010157 if (cmd->autoneg == AUTONEG_ENABLE) {
10158 u32 mask = ADVERTISED_Autoneg |
10159 ADVERTISED_Pause |
10160 ADVERTISED_Asym_Pause;
10161
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010162 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010163 mask |= ADVERTISED_1000baseT_Half |
10164 ADVERTISED_1000baseT_Full;
10165
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010166 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010167 mask |= ADVERTISED_100baseT_Half |
10168 ADVERTISED_100baseT_Full |
10169 ADVERTISED_10baseT_Half |
10170 ADVERTISED_10baseT_Full |
10171 ADVERTISED_TP;
10172 else
10173 mask |= ADVERTISED_FIBRE;
10174
10175 if (cmd->advertising & ~mask)
10176 return -EINVAL;
10177
10178 mask &= (ADVERTISED_1000baseT_Half |
10179 ADVERTISED_1000baseT_Full |
10180 ADVERTISED_100baseT_Half |
10181 ADVERTISED_100baseT_Full |
10182 ADVERTISED_10baseT_Half |
10183 ADVERTISED_10baseT_Full);
10184
10185 cmd->advertising &= mask;
10186 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010187 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010188 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010189 return -EINVAL;
10190
10191 if (cmd->duplex != DUPLEX_FULL)
10192 return -EINVAL;
10193 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010194 if (speed != SPEED_100 &&
10195 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010196 return -EINVAL;
10197 }
10198 }
10199
David S. Millerf47c11e2005-06-24 20:18:35 -070010200 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010201
10202 tp->link_config.autoneg = cmd->autoneg;
10203 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010204 tp->link_config.advertising = (cmd->advertising |
10205 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010206 tp->link_config.speed = SPEED_INVALID;
10207 tp->link_config.duplex = DUPLEX_INVALID;
10208 } else {
10209 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010210 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010211 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010212 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010213
Michael Chan24fcad62006-12-17 17:06:46 -080010214 tp->link_config.orig_speed = tp->link_config.speed;
10215 tp->link_config.orig_duplex = tp->link_config.duplex;
10216 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10217
Linus Torvalds1da177e2005-04-16 15:20:36 -070010218 if (netif_running(dev))
10219 tg3_setup_phy(tp, 1);
10220
David S. Millerf47c11e2005-06-24 20:18:35 -070010221 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010222
Linus Torvalds1da177e2005-04-16 15:20:36 -070010223 return 0;
10224}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010225
Linus Torvalds1da177e2005-04-16 15:20:36 -070010226static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10227{
10228 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010229
Linus Torvalds1da177e2005-04-16 15:20:36 -070010230 strcpy(info->driver, DRV_MODULE_NAME);
10231 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -080010232 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010233 strcpy(info->bus_info, pci_name(tp->pdev));
10234}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010235
Linus Torvalds1da177e2005-04-16 15:20:36 -070010236static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10237{
10238 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010239
Joe Perches63c3a662011-04-26 08:12:10 +000010240 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010241 wol->supported = WAKE_MAGIC;
10242 else
10243 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010244 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010245 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010246 wol->wolopts = WAKE_MAGIC;
10247 memset(&wol->sopass, 0, sizeof(wol->sopass));
10248}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010249
Linus Torvalds1da177e2005-04-16 15:20:36 -070010250static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10251{
10252 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010253 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010254
Linus Torvalds1da177e2005-04-16 15:20:36 -070010255 if (wol->wolopts & ~WAKE_MAGIC)
10256 return -EINVAL;
10257 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010258 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010259 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010260
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010261 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10262
David S. Millerf47c11e2005-06-24 20:18:35 -070010263 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010264 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010265 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010266 else
Joe Perches63c3a662011-04-26 08:12:10 +000010267 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010268 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010269
Linus Torvalds1da177e2005-04-16 15:20:36 -070010270 return 0;
10271}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010272
Linus Torvalds1da177e2005-04-16 15:20:36 -070010273static u32 tg3_get_msglevel(struct net_device *dev)
10274{
10275 struct tg3 *tp = netdev_priv(dev);
10276 return tp->msg_enable;
10277}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010278
Linus Torvalds1da177e2005-04-16 15:20:36 -070010279static void tg3_set_msglevel(struct net_device *dev, u32 value)
10280{
10281 struct tg3 *tp = netdev_priv(dev);
10282 tp->msg_enable = value;
10283}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010284
Linus Torvalds1da177e2005-04-16 15:20:36 -070010285static int tg3_nway_reset(struct net_device *dev)
10286{
10287 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010288 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010289
Linus Torvalds1da177e2005-04-16 15:20:36 -070010290 if (!netif_running(dev))
10291 return -EAGAIN;
10292
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010293 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010294 return -EINVAL;
10295
Joe Perches63c3a662011-04-26 08:12:10 +000010296 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010297 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010298 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010299 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010300 } else {
10301 u32 bmcr;
10302
10303 spin_lock_bh(&tp->lock);
10304 r = -EINVAL;
10305 tg3_readphy(tp, MII_BMCR, &bmcr);
10306 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10307 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010308 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010309 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10310 BMCR_ANENABLE);
10311 r = 0;
10312 }
10313 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010314 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010315
Linus Torvalds1da177e2005-04-16 15:20:36 -070010316 return r;
10317}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010318
Linus Torvalds1da177e2005-04-16 15:20:36 -070010319static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10320{
10321 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010322
Matt Carlson2c49a442010-09-30 10:34:35 +000010323 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010324 ering->rx_mini_max_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010325 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010326 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010327 else
10328 ering->rx_jumbo_max_pending = 0;
10329
10330 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010331
10332 ering->rx_pending = tp->rx_pending;
10333 ering->rx_mini_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010334 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010335 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10336 else
10337 ering->rx_jumbo_pending = 0;
10338
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010339 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010340}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010341
Linus Torvalds1da177e2005-04-16 15:20:36 -070010342static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10343{
10344 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010345 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010346
Matt Carlson2c49a442010-09-30 10:34:35 +000010347 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10348 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010349 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10350 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010351 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010352 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010353 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010354
Michael Chanbbe832c2005-06-24 20:20:04 -070010355 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010356 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010357 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010358 irq_sync = 1;
10359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010360
Michael Chanbbe832c2005-06-24 20:20:04 -070010361 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010362
Linus Torvalds1da177e2005-04-16 15:20:36 -070010363 tp->rx_pending = ering->rx_pending;
10364
Joe Perches63c3a662011-04-26 08:12:10 +000010365 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010366 tp->rx_pending > 63)
10367 tp->rx_pending = 63;
10368 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010369
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010370 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010371 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010372
10373 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010374 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010375 err = tg3_restart_hw(tp, 1);
10376 if (!err)
10377 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010378 }
10379
David S. Millerf47c11e2005-06-24 20:18:35 -070010380 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010381
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010382 if (irq_sync && !err)
10383 tg3_phy_start(tp);
10384
Michael Chanb9ec6c12006-07-25 16:37:27 -070010385 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010386}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010387
Linus Torvalds1da177e2005-04-16 15:20:36 -070010388static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10389{
10390 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010391
Joe Perches63c3a662011-04-26 08:12:10 +000010392 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010393
Steve Glendinninge18ce342008-12-16 02:00:00 -080010394 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010395 epause->rx_pause = 1;
10396 else
10397 epause->rx_pause = 0;
10398
Steve Glendinninge18ce342008-12-16 02:00:00 -080010399 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010400 epause->tx_pause = 1;
10401 else
10402 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010403}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010404
Linus Torvalds1da177e2005-04-16 15:20:36 -070010405static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10406{
10407 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010408 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010409
Joe Perches63c3a662011-04-26 08:12:10 +000010410 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010411 u32 newadv;
10412 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010413
Matt Carlson27121682010-02-17 15:16:57 +000010414 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010415
Matt Carlson27121682010-02-17 15:16:57 +000010416 if (!(phydev->supported & SUPPORTED_Pause) ||
10417 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010418 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010419 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010420
Matt Carlson27121682010-02-17 15:16:57 +000010421 tp->link_config.flowctrl = 0;
10422 if (epause->rx_pause) {
10423 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010424
Matt Carlson27121682010-02-17 15:16:57 +000010425 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010426 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010427 newadv = ADVERTISED_Pause;
10428 } else
10429 newadv = ADVERTISED_Pause |
10430 ADVERTISED_Asym_Pause;
10431 } else if (epause->tx_pause) {
10432 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10433 newadv = ADVERTISED_Asym_Pause;
10434 } else
10435 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010436
Matt Carlson27121682010-02-17 15:16:57 +000010437 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010438 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010439 else
Joe Perches63c3a662011-04-26 08:12:10 +000010440 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010441
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010442 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010443 u32 oldadv = phydev->advertising &
10444 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10445 if (oldadv != newadv) {
10446 phydev->advertising &=
10447 ~(ADVERTISED_Pause |
10448 ADVERTISED_Asym_Pause);
10449 phydev->advertising |= newadv;
10450 if (phydev->autoneg) {
10451 /*
10452 * Always renegotiate the link to
10453 * inform our link partner of our
10454 * flow control settings, even if the
10455 * flow control is forced. Let
10456 * tg3_adjust_link() do the final
10457 * flow control setup.
10458 */
10459 return phy_start_aneg(phydev);
10460 }
10461 }
10462
10463 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010464 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010465 } else {
10466 tp->link_config.orig_advertising &=
10467 ~(ADVERTISED_Pause |
10468 ADVERTISED_Asym_Pause);
10469 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010470 }
10471 } else {
10472 int irq_sync = 0;
10473
10474 if (netif_running(dev)) {
10475 tg3_netif_stop(tp);
10476 irq_sync = 1;
10477 }
10478
10479 tg3_full_lock(tp, irq_sync);
10480
10481 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010482 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010483 else
Joe Perches63c3a662011-04-26 08:12:10 +000010484 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010485 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010486 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010487 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010488 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010489 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010490 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010491 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010492 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010493
10494 if (netif_running(dev)) {
10495 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10496 err = tg3_restart_hw(tp, 1);
10497 if (!err)
10498 tg3_netif_start(tp);
10499 }
10500
10501 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010503
Michael Chanb9ec6c12006-07-25 16:37:27 -070010504 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010505}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010506
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010507static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010508{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010509 switch (sset) {
10510 case ETH_SS_TEST:
10511 return TG3_NUM_TEST;
10512 case ETH_SS_STATS:
10513 return TG3_NUM_STATS;
10514 default:
10515 return -EOPNOTSUPP;
10516 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010517}
10518
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010519static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010520{
10521 switch (stringset) {
10522 case ETH_SS_STATS:
10523 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10524 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010525 case ETH_SS_TEST:
10526 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10527 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010528 default:
10529 WARN_ON(1); /* we need a WARN() */
10530 break;
10531 }
10532}
10533
stephen hemminger81b87092011-04-04 08:43:50 +000010534static int tg3_set_phys_id(struct net_device *dev,
10535 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010536{
10537 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010538
10539 if (!netif_running(tp->dev))
10540 return -EAGAIN;
10541
stephen hemminger81b87092011-04-04 08:43:50 +000010542 switch (state) {
10543 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010544 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010545
stephen hemminger81b87092011-04-04 08:43:50 +000010546 case ETHTOOL_ID_ON:
10547 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10548 LED_CTRL_1000MBPS_ON |
10549 LED_CTRL_100MBPS_ON |
10550 LED_CTRL_10MBPS_ON |
10551 LED_CTRL_TRAFFIC_OVERRIDE |
10552 LED_CTRL_TRAFFIC_BLINK |
10553 LED_CTRL_TRAFFIC_LED);
10554 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010555
stephen hemminger81b87092011-04-04 08:43:50 +000010556 case ETHTOOL_ID_OFF:
10557 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10558 LED_CTRL_TRAFFIC_OVERRIDE);
10559 break;
Michael Chan4009a932005-09-05 17:52:54 -070010560
stephen hemminger81b87092011-04-04 08:43:50 +000010561 case ETHTOOL_ID_INACTIVE:
10562 tw32(MAC_LED_CTRL, tp->led_ctrl);
10563 break;
Michael Chan4009a932005-09-05 17:52:54 -070010564 }
stephen hemminger81b87092011-04-04 08:43:50 +000010565
Michael Chan4009a932005-09-05 17:52:54 -070010566 return 0;
10567}
10568
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010569static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010570 struct ethtool_stats *estats, u64 *tmp_stats)
10571{
10572 struct tg3 *tp = netdev_priv(dev);
10573 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10574}
10575
Matt Carlson535a4902011-07-20 10:20:56 +000010576static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010577{
10578 int i;
10579 __be32 *buf;
10580 u32 offset = 0, len = 0;
10581 u32 magic, val;
10582
Joe Perches63c3a662011-04-26 08:12:10 +000010583 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010584 return NULL;
10585
10586 if (magic == TG3_EEPROM_MAGIC) {
10587 for (offset = TG3_NVM_DIR_START;
10588 offset < TG3_NVM_DIR_END;
10589 offset += TG3_NVM_DIRENT_SIZE) {
10590 if (tg3_nvram_read(tp, offset, &val))
10591 return NULL;
10592
10593 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10594 TG3_NVM_DIRTYPE_EXTVPD)
10595 break;
10596 }
10597
10598 if (offset != TG3_NVM_DIR_END) {
10599 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10600 if (tg3_nvram_read(tp, offset + 4, &offset))
10601 return NULL;
10602
10603 offset = tg3_nvram_logical_addr(tp, offset);
10604 }
10605 }
10606
10607 if (!offset || !len) {
10608 offset = TG3_NVM_VPD_OFF;
10609 len = TG3_NVM_VPD_LEN;
10610 }
10611
10612 buf = kmalloc(len, GFP_KERNEL);
10613 if (buf == NULL)
10614 return NULL;
10615
10616 if (magic == TG3_EEPROM_MAGIC) {
10617 for (i = 0; i < len; i += 4) {
10618 /* The data is in little-endian format in NVRAM.
10619 * Use the big-endian read routines to preserve
10620 * the byte order as it exists in NVRAM.
10621 */
10622 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10623 goto error;
10624 }
10625 } else {
10626 u8 *ptr;
10627 ssize_t cnt;
10628 unsigned int pos = 0;
10629
10630 ptr = (u8 *)&buf[0];
10631 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10632 cnt = pci_read_vpd(tp->pdev, pos,
10633 len - pos, ptr);
10634 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10635 cnt = 0;
10636 else if (cnt < 0)
10637 goto error;
10638 }
10639 if (pos != len)
10640 goto error;
10641 }
10642
Matt Carlson535a4902011-07-20 10:20:56 +000010643 *vpdlen = len;
10644
Matt Carlsonc3e94502011-04-13 11:05:08 +000010645 return buf;
10646
10647error:
10648 kfree(buf);
10649 return NULL;
10650}
10651
Michael Chan566f86a2005-05-29 14:56:58 -070010652#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010653#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10654#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10655#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010656#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10657#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
10658#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
Michael Chanb16250e2006-09-27 16:10:14 -070010659#define NVRAM_SELFBOOT_HW_SIZE 0x20
10660#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010661
10662static int tg3_test_nvram(struct tg3 *tp)
10663{
Matt Carlson535a4902011-07-20 10:20:56 +000010664 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010665 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010666 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010667
Joe Perches63c3a662011-04-26 08:12:10 +000010668 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010669 return 0;
10670
Matt Carlsone4f34112009-02-25 14:25:00 +000010671 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010672 return -EIO;
10673
Michael Chan1b277772006-03-20 22:27:48 -080010674 if (magic == TG3_EEPROM_MAGIC)
10675 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010676 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010677 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10678 TG3_EEPROM_SB_FORMAT_1) {
10679 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10680 case TG3_EEPROM_SB_REVISION_0:
10681 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10682 break;
10683 case TG3_EEPROM_SB_REVISION_2:
10684 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10685 break;
10686 case TG3_EEPROM_SB_REVISION_3:
10687 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10688 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010689 case TG3_EEPROM_SB_REVISION_4:
10690 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10691 break;
10692 case TG3_EEPROM_SB_REVISION_5:
10693 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10694 break;
10695 case TG3_EEPROM_SB_REVISION_6:
10696 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10697 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010698 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010699 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010700 }
10701 } else
Michael Chan1b277772006-03-20 22:27:48 -080010702 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010703 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10704 size = NVRAM_SELFBOOT_HW_SIZE;
10705 else
Michael Chan1b277772006-03-20 22:27:48 -080010706 return -EIO;
10707
10708 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010709 if (buf == NULL)
10710 return -ENOMEM;
10711
Michael Chan1b277772006-03-20 22:27:48 -080010712 err = -EIO;
10713 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010714 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10715 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010716 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010717 }
Michael Chan1b277772006-03-20 22:27:48 -080010718 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010719 goto out;
10720
Michael Chan1b277772006-03-20 22:27:48 -080010721 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010722 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010723 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010724 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010725 u8 *buf8 = (u8 *) buf, csum8 = 0;
10726
Al Virob9fc7dc2007-12-17 22:59:57 -080010727 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010728 TG3_EEPROM_SB_REVISION_2) {
10729 /* For rev 2, the csum doesn't include the MBA. */
10730 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10731 csum8 += buf8[i];
10732 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10733 csum8 += buf8[i];
10734 } else {
10735 for (i = 0; i < size; i++)
10736 csum8 += buf8[i];
10737 }
Michael Chan1b277772006-03-20 22:27:48 -080010738
Adrian Bunkad96b482006-04-05 22:21:04 -070010739 if (csum8 == 0) {
10740 err = 0;
10741 goto out;
10742 }
10743
10744 err = -EIO;
10745 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010746 }
Michael Chan566f86a2005-05-29 14:56:58 -070010747
Al Virob9fc7dc2007-12-17 22:59:57 -080010748 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010749 TG3_EEPROM_MAGIC_HW) {
10750 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010751 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010752 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010753
10754 /* Separate the parity bits and the data bytes. */
10755 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10756 if ((i == 0) || (i == 8)) {
10757 int l;
10758 u8 msk;
10759
10760 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10761 parity[k++] = buf8[i] & msk;
10762 i++;
Matt Carlson859a5882010-04-05 10:19:28 +000010763 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010764 int l;
10765 u8 msk;
10766
10767 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10768 parity[k++] = buf8[i] & msk;
10769 i++;
10770
10771 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10772 parity[k++] = buf8[i] & msk;
10773 i++;
10774 }
10775 data[j++] = buf8[i];
10776 }
10777
10778 err = -EIO;
10779 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10780 u8 hw8 = hweight8(data[i]);
10781
10782 if ((hw8 & 0x1) && parity[i])
10783 goto out;
10784 else if (!(hw8 & 0x1) && !parity[i])
10785 goto out;
10786 }
10787 err = 0;
10788 goto out;
10789 }
10790
Matt Carlson01c3a392011-03-09 16:58:20 +000010791 err = -EIO;
10792
Michael Chan566f86a2005-05-29 14:56:58 -070010793 /* Bootstrap checksum at offset 0x10 */
10794 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010795 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010796 goto out;
10797
10798 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10799 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010800 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010801 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010802
Matt Carlsonc3e94502011-04-13 11:05:08 +000010803 kfree(buf);
10804
Matt Carlson535a4902011-07-20 10:20:56 +000010805 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000010806 if (!buf)
10807 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010808
Matt Carlson535a4902011-07-20 10:20:56 +000010809 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000010810 if (i > 0) {
10811 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10812 if (j < 0)
10813 goto out;
10814
Matt Carlson535a4902011-07-20 10:20:56 +000010815 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000010816 goto out;
10817
10818 i += PCI_VPD_LRDT_TAG_SIZE;
10819 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10820 PCI_VPD_RO_KEYWORD_CHKSUM);
10821 if (j > 0) {
10822 u8 csum8 = 0;
10823
10824 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10825
10826 for (i = 0; i <= j; i++)
10827 csum8 += ((u8 *)buf)[i];
10828
10829 if (csum8)
10830 goto out;
10831 }
10832 }
10833
Michael Chan566f86a2005-05-29 14:56:58 -070010834 err = 0;
10835
10836out:
10837 kfree(buf);
10838 return err;
10839}
10840
Michael Chanca430072005-05-29 14:57:23 -070010841#define TG3_SERDES_TIMEOUT_SEC 2
10842#define TG3_COPPER_TIMEOUT_SEC 6
10843
10844static int tg3_test_link(struct tg3 *tp)
10845{
10846 int i, max;
10847
10848 if (!netif_running(tp->dev))
10849 return -ENODEV;
10850
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010851 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010852 max = TG3_SERDES_TIMEOUT_SEC;
10853 else
10854 max = TG3_COPPER_TIMEOUT_SEC;
10855
10856 for (i = 0; i < max; i++) {
10857 if (netif_carrier_ok(tp->dev))
10858 return 0;
10859
10860 if (msleep_interruptible(1000))
10861 break;
10862 }
10863
10864 return -EIO;
10865}
10866
Michael Chana71116d2005-05-29 14:58:11 -070010867/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010868static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010869{
Michael Chanb16250e2006-09-27 16:10:14 -070010870 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010871 u32 offset, read_mask, write_mask, val, save_val, read_val;
10872 static struct {
10873 u16 offset;
10874 u16 flags;
10875#define TG3_FL_5705 0x1
10876#define TG3_FL_NOT_5705 0x2
10877#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010878#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010879 u32 read_mask;
10880 u32 write_mask;
10881 } reg_tbl[] = {
10882 /* MAC Control Registers */
10883 { MAC_MODE, TG3_FL_NOT_5705,
10884 0x00000000, 0x00ef6f8c },
10885 { MAC_MODE, TG3_FL_5705,
10886 0x00000000, 0x01ef6b8c },
10887 { MAC_STATUS, TG3_FL_NOT_5705,
10888 0x03800107, 0x00000000 },
10889 { MAC_STATUS, TG3_FL_5705,
10890 0x03800100, 0x00000000 },
10891 { MAC_ADDR_0_HIGH, 0x0000,
10892 0x00000000, 0x0000ffff },
10893 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010894 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010895 { MAC_RX_MTU_SIZE, 0x0000,
10896 0x00000000, 0x0000ffff },
10897 { MAC_TX_MODE, 0x0000,
10898 0x00000000, 0x00000070 },
10899 { MAC_TX_LENGTHS, 0x0000,
10900 0x00000000, 0x00003fff },
10901 { MAC_RX_MODE, TG3_FL_NOT_5705,
10902 0x00000000, 0x000007fc },
10903 { MAC_RX_MODE, TG3_FL_5705,
10904 0x00000000, 0x000007dc },
10905 { MAC_HASH_REG_0, 0x0000,
10906 0x00000000, 0xffffffff },
10907 { MAC_HASH_REG_1, 0x0000,
10908 0x00000000, 0xffffffff },
10909 { MAC_HASH_REG_2, 0x0000,
10910 0x00000000, 0xffffffff },
10911 { MAC_HASH_REG_3, 0x0000,
10912 0x00000000, 0xffffffff },
10913
10914 /* Receive Data and Receive BD Initiator Control Registers. */
10915 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10916 0x00000000, 0xffffffff },
10917 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10918 0x00000000, 0xffffffff },
10919 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10920 0x00000000, 0x00000003 },
10921 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10922 0x00000000, 0xffffffff },
10923 { RCVDBDI_STD_BD+0, 0x0000,
10924 0x00000000, 0xffffffff },
10925 { RCVDBDI_STD_BD+4, 0x0000,
10926 0x00000000, 0xffffffff },
10927 { RCVDBDI_STD_BD+8, 0x0000,
10928 0x00000000, 0xffff0002 },
10929 { RCVDBDI_STD_BD+0xc, 0x0000,
10930 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010931
Michael Chana71116d2005-05-29 14:58:11 -070010932 /* Receive BD Initiator Control Registers. */
10933 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10934 0x00000000, 0xffffffff },
10935 { RCVBDI_STD_THRESH, TG3_FL_5705,
10936 0x00000000, 0x000003ff },
10937 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10938 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010939
Michael Chana71116d2005-05-29 14:58:11 -070010940 /* Host Coalescing Control Registers. */
10941 { HOSTCC_MODE, TG3_FL_NOT_5705,
10942 0x00000000, 0x00000004 },
10943 { HOSTCC_MODE, TG3_FL_5705,
10944 0x00000000, 0x000000f6 },
10945 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10946 0x00000000, 0xffffffff },
10947 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10948 0x00000000, 0x000003ff },
10949 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10950 0x00000000, 0xffffffff },
10951 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10952 0x00000000, 0x000003ff },
10953 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10954 0x00000000, 0xffffffff },
10955 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10956 0x00000000, 0x000000ff },
10957 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10958 0x00000000, 0xffffffff },
10959 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10960 0x00000000, 0x000000ff },
10961 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10962 0x00000000, 0xffffffff },
10963 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10964 0x00000000, 0xffffffff },
10965 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10966 0x00000000, 0xffffffff },
10967 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10968 0x00000000, 0x000000ff },
10969 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10970 0x00000000, 0xffffffff },
10971 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10972 0x00000000, 0x000000ff },
10973 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10974 0x00000000, 0xffffffff },
10975 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10976 0x00000000, 0xffffffff },
10977 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10978 0x00000000, 0xffffffff },
10979 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10980 0x00000000, 0xffffffff },
10981 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10982 0x00000000, 0xffffffff },
10983 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10984 0xffffffff, 0x00000000 },
10985 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10986 0xffffffff, 0x00000000 },
10987
10988 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010989 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010990 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010991 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010992 0x00000000, 0x007fffff },
10993 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10994 0x00000000, 0x0000003f },
10995 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10996 0x00000000, 0x000001ff },
10997 { BUFMGR_MB_HIGH_WATER, 0x0000,
10998 0x00000000, 0x000001ff },
10999 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11000 0xffffffff, 0x00000000 },
11001 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11002 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011003
Michael Chana71116d2005-05-29 14:58:11 -070011004 /* Mailbox Registers */
11005 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11006 0x00000000, 0x000001ff },
11007 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11008 0x00000000, 0x000001ff },
11009 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11010 0x00000000, 0x000007ff },
11011 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11012 0x00000000, 0x000001ff },
11013
11014 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11015 };
11016
Michael Chanb16250e2006-09-27 16:10:14 -070011017 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011018 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011019 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011020 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011021 is_5750 = 1;
11022 }
Michael Chana71116d2005-05-29 14:58:11 -070011023
11024 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11025 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11026 continue;
11027
11028 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11029 continue;
11030
Joe Perches63c3a662011-04-26 08:12:10 +000011031 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011032 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11033 continue;
11034
Michael Chanb16250e2006-09-27 16:10:14 -070011035 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11036 continue;
11037
Michael Chana71116d2005-05-29 14:58:11 -070011038 offset = (u32) reg_tbl[i].offset;
11039 read_mask = reg_tbl[i].read_mask;
11040 write_mask = reg_tbl[i].write_mask;
11041
11042 /* Save the original register content */
11043 save_val = tr32(offset);
11044
11045 /* Determine the read-only value. */
11046 read_val = save_val & read_mask;
11047
11048 /* Write zero to the register, then make sure the read-only bits
11049 * are not changed and the read/write bits are all zeros.
11050 */
11051 tw32(offset, 0);
11052
11053 val = tr32(offset);
11054
11055 /* Test the read-only and read/write bits. */
11056 if (((val & read_mask) != read_val) || (val & write_mask))
11057 goto out;
11058
11059 /* Write ones to all the bits defined by RdMask and WrMask, then
11060 * make sure the read-only bits are not changed and the
11061 * read/write bits are all ones.
11062 */
11063 tw32(offset, read_mask | write_mask);
11064
11065 val = tr32(offset);
11066
11067 /* Test the read-only bits. */
11068 if ((val & read_mask) != read_val)
11069 goto out;
11070
11071 /* Test the read/write bits. */
11072 if ((val & write_mask) != write_mask)
11073 goto out;
11074
11075 tw32(offset, save_val);
11076 }
11077
11078 return 0;
11079
11080out:
Michael Chan9f88f292006-12-07 00:22:54 -080011081 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011082 netdev_err(tp->dev,
11083 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011084 tw32(offset, save_val);
11085 return -EIO;
11086}
11087
Michael Chan7942e1d2005-05-29 14:58:36 -070011088static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11089{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011090 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011091 int i;
11092 u32 j;
11093
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011094 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011095 for (j = 0; j < len; j += 4) {
11096 u32 val;
11097
11098 tg3_write_mem(tp, offset + j, test_pattern[i]);
11099 tg3_read_mem(tp, offset + j, &val);
11100 if (val != test_pattern[i])
11101 return -EIO;
11102 }
11103 }
11104 return 0;
11105}
11106
11107static int tg3_test_memory(struct tg3 *tp)
11108{
11109 static struct mem_entry {
11110 u32 offset;
11111 u32 len;
11112 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011113 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011114 { 0x00002000, 0x1c000},
11115 { 0xffffffff, 0x00000}
11116 }, mem_tbl_5705[] = {
11117 { 0x00000100, 0x0000c},
11118 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011119 { 0x00004000, 0x00800},
11120 { 0x00006000, 0x01000},
11121 { 0x00008000, 0x02000},
11122 { 0x00010000, 0x0e000},
11123 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011124 }, mem_tbl_5755[] = {
11125 { 0x00000200, 0x00008},
11126 { 0x00004000, 0x00800},
11127 { 0x00006000, 0x00800},
11128 { 0x00008000, 0x02000},
11129 { 0x00010000, 0x0c000},
11130 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011131 }, mem_tbl_5906[] = {
11132 { 0x00000200, 0x00008},
11133 { 0x00004000, 0x00400},
11134 { 0x00006000, 0x00400},
11135 { 0x00008000, 0x01000},
11136 { 0x00010000, 0x01000},
11137 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011138 }, mem_tbl_5717[] = {
11139 { 0x00000200, 0x00008},
11140 { 0x00010000, 0x0a000},
11141 { 0x00020000, 0x13c00},
11142 { 0xffffffff, 0x00000}
11143 }, mem_tbl_57765[] = {
11144 { 0x00000200, 0x00008},
11145 { 0x00004000, 0x00800},
11146 { 0x00006000, 0x09800},
11147 { 0x00010000, 0x0a000},
11148 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011149 };
11150 struct mem_entry *mem_tbl;
11151 int err = 0;
11152 int i;
11153
Joe Perches63c3a662011-04-26 08:12:10 +000011154 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011155 mem_tbl = mem_tbl_5717;
11156 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11157 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011158 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011159 mem_tbl = mem_tbl_5755;
11160 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11161 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011162 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011163 mem_tbl = mem_tbl_5705;
11164 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011165 mem_tbl = mem_tbl_570x;
11166
11167 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011168 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11169 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011170 break;
11171 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011172
Michael Chan7942e1d2005-05-29 14:58:36 -070011173 return err;
11174}
11175
Michael Chan9f40dea2005-09-05 17:53:06 -070011176#define TG3_MAC_LOOPBACK 0
11177#define TG3_PHY_LOOPBACK 1
Matt Carlsonbb158d62011-04-25 12:42:47 +000011178#define TG3_TSO_LOOPBACK 2
11179
11180#define TG3_TSO_MSS 500
11181
11182#define TG3_TSO_IP_HDR_LEN 20
11183#define TG3_TSO_TCP_HDR_LEN 20
11184#define TG3_TSO_TCP_OPT_LEN 12
11185
11186static const u8 tg3_tso_header[] = {
111870x08, 0x00,
111880x45, 0x00, 0x00, 0x00,
111890x00, 0x00, 0x40, 0x00,
111900x40, 0x06, 0x00, 0x00,
111910x0a, 0x00, 0x00, 0x01,
111920x0a, 0x00, 0x00, 0x02,
111930x0d, 0x00, 0xe0, 0x00,
111940x00, 0x00, 0x01, 0x00,
111950x00, 0x00, 0x02, 0x00,
111960x80, 0x10, 0x10, 0x00,
111970x14, 0x09, 0x00, 0x00,
111980x01, 0x01, 0x08, 0x0a,
111990x11, 0x11, 0x11, 0x11,
112000x11, 0x11, 0x11, 0x11,
11201};
Michael Chan9f40dea2005-09-05 17:53:06 -070011202
Matt Carlson4852a862011-04-13 11:05:07 +000011203static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070011204{
Michael Chan9f40dea2005-09-05 17:53:06 -070011205 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011206 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Michael Chanc76949a2005-05-29 14:58:59 -070011207 struct sk_buff *skb, *rx_skb;
11208 u8 *tx_data;
11209 dma_addr_t map;
11210 int num_pkts, tx_len, rx_len, i, err;
11211 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011212 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011213 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011214
Matt Carlsonc8873402010-02-12 14:47:11 +000011215 tnapi = &tp->napi[0];
11216 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011217 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011218 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011219 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011220 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011221 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011222 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011223 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011224
Michael Chan9f40dea2005-09-05 17:53:06 -070011225 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070011226 /* HW errata - mac loopback fails in some cases on 5780.
11227 * Normal traffic and PHY loopback are not affected by
Matt Carlsonaba49f22011-01-25 15:58:53 +000011228 * errata. Also, the MAC loopback test is deprecated for
11229 * all newer ASIC revisions.
Michael Chanc94e3942005-09-27 12:12:42 -070011230 */
Matt Carlsonaba49f22011-01-25 15:58:53 +000011231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011232 tg3_flag(tp, CPMU_PRESENT))
Michael Chanc94e3942005-09-27 12:12:42 -070011233 return 0;
11234
Matt Carlson49692ca2011-01-25 15:58:52 +000011235 mac_mode = tp->mac_mode &
11236 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11237 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
Joe Perches63c3a662011-04-26 08:12:10 +000011238 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011239 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011240 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070011241 mac_mode |= MAC_MODE_PORT_MODE_MII;
11242 else
11243 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070011244 tw32(MAC_MODE, mac_mode);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011245 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011246 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000011247 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080011248 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11249 } else
11250 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070011251
Matt Carlson9ef8ca92007-07-11 19:48:29 -070011252 tg3_phy_toggle_automdix(tp, 0);
11253
Michael Chan3f7045c2006-09-27 16:02:29 -070011254 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070011255 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080011256
Matt Carlson49692ca2011-01-25 15:58:52 +000011257 mac_mode = tp->mac_mode &
11258 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011259 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000011260 tg3_writephy(tp, MII_TG3_FET_PTEST,
11261 MII_TG3_FET_PTEST_FRC_TX_LINK |
11262 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11263 /* The write needs to be flushed for the AC131 */
11264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11265 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080011266 mac_mode |= MAC_MODE_PORT_MODE_MII;
11267 } else
11268 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070011269
Michael Chanc94e3942005-09-27 12:12:42 -070011270 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011271 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070011272 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11273 udelay(10);
11274 tw32_f(MAC_RX_MODE, tp->rx_mode);
11275 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000011277 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11278 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011279 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000011280 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011281 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080011282 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11283 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11284 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011285 tw32(MAC_MODE, mac_mode);
Matt Carlson49692ca2011-01-25 15:58:52 +000011286
11287 /* Wait for link */
11288 for (i = 0; i < 100; i++) {
11289 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11290 break;
11291 mdelay(1);
11292 }
Matt Carlson859a5882010-04-05 10:19:28 +000011293 }
Michael Chanc76949a2005-05-29 14:58:59 -070011294
11295 err = -EIO;
11296
Matt Carlson4852a862011-04-13 11:05:07 +000011297 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011298 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011299 if (!skb)
11300 return -ENOMEM;
11301
Michael Chanc76949a2005-05-29 14:58:59 -070011302 tx_data = skb_put(skb, tx_len);
11303 memcpy(tx_data, tp->dev->dev_addr, 6);
11304 memset(tx_data + 6, 0x0, 8);
11305
Matt Carlson4852a862011-04-13 11:05:07 +000011306 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011307
Matt Carlsonbb158d62011-04-25 12:42:47 +000011308 if (loopback_mode == TG3_TSO_LOOPBACK) {
11309 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11310
11311 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11312 TG3_TSO_TCP_OPT_LEN;
11313
11314 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11315 sizeof(tg3_tso_header));
11316 mss = TG3_TSO_MSS;
11317
11318 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11319 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11320
11321 /* Set the total length field in the IP header */
11322 iph->tot_len = htons((u16)(mss + hdr_len));
11323
11324 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11325 TXD_FLAG_CPU_POST_DMA);
11326
Joe Perches63c3a662011-04-26 08:12:10 +000011327 if (tg3_flag(tp, HW_TSO_1) ||
11328 tg3_flag(tp, HW_TSO_2) ||
11329 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011330 struct tcphdr *th;
11331 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11332 th = (struct tcphdr *)&tx_data[val];
11333 th->check = 0;
11334 } else
11335 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11336
Joe Perches63c3a662011-04-26 08:12:10 +000011337 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011338 mss |= (hdr_len & 0xc) << 12;
11339 if (hdr_len & 0x10)
11340 base_flags |= 0x00000010;
11341 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011342 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011343 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011344 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011345 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11346 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11347 } else {
11348 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11349 }
11350
11351 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11352 } else {
11353 num_pkts = 1;
11354 data_off = ETH_HLEN;
11355 }
11356
11357 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011358 tx_data[i] = (u8) (i & 0xff);
11359
Alexander Duyckf4188d82009-12-02 16:48:38 +000011360 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11361 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011362 dev_kfree_skb(skb);
11363 return -EIO;
11364 }
Michael Chanc76949a2005-05-29 14:58:59 -070011365
11366 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011367 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011368
11369 udelay(10);
11370
Matt Carlson898a56f2009-08-28 14:02:40 +000011371 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011372
Matt Carlsonbb158d62011-04-25 12:42:47 +000011373 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11374 base_flags, (mss << 1) | 1);
Michael Chanc76949a2005-05-29 14:58:59 -070011375
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011376 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011377
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011378 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11379 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011380
11381 udelay(10);
11382
Matt Carlson303fc922009-11-02 14:27:34 +000011383 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11384 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011385 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011386 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011387
11388 udelay(10);
11389
Matt Carlson898a56f2009-08-28 14:02:40 +000011390 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11391 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011392 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011393 (rx_idx == (rx_start_idx + num_pkts)))
11394 break;
11395 }
11396
Alexander Duyckf4188d82009-12-02 16:48:38 +000011397 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
Michael Chanc76949a2005-05-29 14:58:59 -070011398 dev_kfree_skb(skb);
11399
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011400 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011401 goto out;
11402
11403 if (rx_idx != rx_start_idx + num_pkts)
11404 goto out;
11405
Matt Carlsonbb158d62011-04-25 12:42:47 +000011406 val = data_off;
11407 while (rx_idx != rx_start_idx) {
11408 desc = &rnapi->rx_rcb[rx_start_idx++];
11409 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11410 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011411
Matt Carlsonbb158d62011-04-25 12:42:47 +000011412 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11413 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011414 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011415
Matt Carlsonbb158d62011-04-25 12:42:47 +000011416 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11417 - ETH_FCS_LEN;
11418
11419 if (loopback_mode != TG3_TSO_LOOPBACK) {
11420 if (rx_len != tx_len)
11421 goto out;
11422
11423 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11424 if (opaque_key != RXD_OPAQUE_RING_STD)
11425 goto out;
11426 } else {
11427 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11428 goto out;
11429 }
11430 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11431 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011432 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011433 goto out;
11434 }
11435
11436 if (opaque_key == RXD_OPAQUE_RING_STD) {
11437 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11438 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11439 mapping);
11440 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11441 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11442 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11443 mapping);
11444 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011445 goto out;
11446
Matt Carlsonbb158d62011-04-25 12:42:47 +000011447 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11448 PCI_DMA_FROMDEVICE);
11449
11450 for (i = data_off; i < rx_len; i++, val++) {
11451 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11452 goto out;
11453 }
Matt Carlson4852a862011-04-13 11:05:07 +000011454 }
11455
Michael Chanc76949a2005-05-29 14:58:59 -070011456 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011457
Michael Chanc76949a2005-05-29 14:58:59 -070011458 /* tg3_free_rings will unmap and free the rx_skb */
11459out:
11460 return err;
11461}
11462
Matt Carlson00c266b2011-04-25 12:42:46 +000011463#define TG3_STD_LOOPBACK_FAILED 1
11464#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011465#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson00c266b2011-04-25 12:42:46 +000011466
11467#define TG3_MAC_LOOPBACK_SHIFT 0
11468#define TG3_PHY_LOOPBACK_SHIFT 4
Matt Carlsonbb158d62011-04-25 12:42:47 +000011469#define TG3_LOOPBACK_FAILED 0x00000077
Michael Chan9f40dea2005-09-05 17:53:06 -070011470
11471static int tg3_test_loopback(struct tg3 *tp)
11472{
11473 int err = 0;
Matt Carlsonab789042011-01-25 15:58:54 +000011474 u32 eee_cap, cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011475
11476 if (!netif_running(tp->dev))
11477 return TG3_LOOPBACK_FAILED;
11478
Matt Carlsonab789042011-01-25 15:58:54 +000011479 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11480 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11481
Michael Chanb9ec6c12006-07-25 16:37:27 -070011482 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011483 if (err) {
11484 err = TG3_LOOPBACK_FAILED;
11485 goto done;
11486 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011487
Joe Perches63c3a662011-04-26 08:12:10 +000011488 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011489 int i;
11490
11491 /* Reroute all rx packets to the 1st queue */
11492 for (i = MAC_RSS_INDIR_TBL_0;
11493 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11494 tw32(i, 0x0);
11495 }
11496
Matt Carlson6833c042008-11-21 17:18:59 -080011497 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011498 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011499 tg3_phy_toggle_apd(tp, false);
11500
Joe Perches63c3a662011-04-26 08:12:10 +000011501 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011502 int i;
11503 u32 status;
11504
11505 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11506
11507 /* Wait for up to 40 microseconds to acquire lock. */
11508 for (i = 0; i < 4; i++) {
11509 status = tr32(TG3_CPMU_MUTEX_GNT);
11510 if (status == CPMU_MUTEX_GNT_DRIVER)
11511 break;
11512 udelay(10);
11513 }
11514
Matt Carlsonab789042011-01-25 15:58:54 +000011515 if (status != CPMU_MUTEX_GNT_DRIVER) {
11516 err = TG3_LOOPBACK_FAILED;
11517 goto done;
11518 }
Matt Carlson9936bcf2007-10-10 18:03:07 -070011519
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011520 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011521 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011522 tw32(TG3_CPMU_CTRL,
11523 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11524 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011525 }
11526
Matt Carlson4852a862011-04-13 11:05:07 +000011527 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011528 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011529
Joe Perches63c3a662011-04-26 08:12:10 +000011530 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011531 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011532 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson4852a862011-04-13 11:05:07 +000011533
Joe Perches63c3a662011-04-26 08:12:10 +000011534 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011535 tw32(TG3_CPMU_CTRL, cpmuctrl);
11536
11537 /* Release the mutex */
11538 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11539 }
11540
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011541 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011542 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson4852a862011-04-13 11:05:07 +000011543 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011544 err |= TG3_STD_LOOPBACK_FAILED <<
11545 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011546 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonbb158d62011-04-25 12:42:47 +000011547 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11548 err |= TG3_TSO_LOOPBACK_FAILED <<
11549 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011550 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011551 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011552 err |= TG3_JMB_LOOPBACK_FAILED <<
11553 TG3_PHY_LOOPBACK_SHIFT;
Michael Chan9f40dea2005-09-05 17:53:06 -070011554 }
11555
Matt Carlson6833c042008-11-21 17:18:59 -080011556 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011557 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011558 tg3_phy_toggle_apd(tp, true);
11559
Matt Carlsonab789042011-01-25 15:58:54 +000011560done:
11561 tp->phy_flags |= eee_cap;
11562
Michael Chan9f40dea2005-09-05 17:53:06 -070011563 return err;
11564}
11565
Michael Chan4cafd3f2005-05-29 14:56:34 -070011566static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11567 u64 *data)
11568{
Michael Chan566f86a2005-05-29 14:56:58 -070011569 struct tg3 *tp = netdev_priv(dev);
11570
Matt Carlsonbed98292011-07-13 09:27:29 +000011571 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11572 tg3_power_up(tp)) {
11573 etest->flags |= ETH_TEST_FL_FAILED;
11574 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11575 return;
11576 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011577
Michael Chan566f86a2005-05-29 14:56:58 -070011578 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11579
11580 if (tg3_test_nvram(tp) != 0) {
11581 etest->flags |= ETH_TEST_FL_FAILED;
11582 data[0] = 1;
11583 }
Michael Chanca430072005-05-29 14:57:23 -070011584 if (tg3_test_link(tp) != 0) {
11585 etest->flags |= ETH_TEST_FL_FAILED;
11586 data[1] = 1;
11587 }
Michael Chana71116d2005-05-29 14:58:11 -070011588 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011589 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011590
Michael Chanbbe832c2005-06-24 20:20:04 -070011591 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011592 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011593 tg3_netif_stop(tp);
11594 irq_sync = 1;
11595 }
11596
11597 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011598
11599 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011600 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011601 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011602 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011603 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011604 if (!err)
11605 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011606
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011607 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad2006-03-20 22:27:35 -080011608 tg3_phy_reset(tp);
11609
Michael Chana71116d2005-05-29 14:58:11 -070011610 if (tg3_test_registers(tp) != 0) {
11611 etest->flags |= ETH_TEST_FL_FAILED;
11612 data[2] = 1;
11613 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011614 if (tg3_test_memory(tp) != 0) {
11615 etest->flags |= ETH_TEST_FL_FAILED;
11616 data[3] = 1;
11617 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011618 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011619 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011620
David S. Millerf47c11e2005-06-24 20:18:35 -070011621 tg3_full_unlock(tp);
11622
Michael Chand4bc3922005-05-29 14:59:20 -070011623 if (tg3_test_interrupt(tp) != 0) {
11624 etest->flags |= ETH_TEST_FL_FAILED;
11625 data[5] = 1;
11626 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011627
11628 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011629
Michael Chana71116d2005-05-29 14:58:11 -070011630 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11631 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011632 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011633 err2 = tg3_restart_hw(tp, 1);
11634 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011635 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011636 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011637
11638 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011639
11640 if (irq_sync && !err2)
11641 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011642 }
Matt Carlson80096062010-08-02 11:26:06 +000011643 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011644 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011645
Michael Chan4cafd3f2005-05-29 14:56:34 -070011646}
11647
Linus Torvalds1da177e2005-04-16 15:20:36 -070011648static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11649{
11650 struct mii_ioctl_data *data = if_mii(ifr);
11651 struct tg3 *tp = netdev_priv(dev);
11652 int err;
11653
Joe Perches63c3a662011-04-26 08:12:10 +000011654 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011655 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011656 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011657 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011658 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011659 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011660 }
11661
Matt Carlson33f401a2010-04-05 10:19:27 +000011662 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011663 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011664 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011665
11666 /* fallthru */
11667 case SIOCGMIIREG: {
11668 u32 mii_regval;
11669
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011670 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011671 break; /* We have no PHY */
11672
Matt Carlson34eea5a2011-04-20 07:57:38 +000011673 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011674 return -EAGAIN;
11675
David S. Millerf47c11e2005-06-24 20:18:35 -070011676 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011677 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011678 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011679
11680 data->val_out = mii_regval;
11681
11682 return err;
11683 }
11684
11685 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011686 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011687 break; /* We have no PHY */
11688
Matt Carlson34eea5a2011-04-20 07:57:38 +000011689 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011690 return -EAGAIN;
11691
David S. Millerf47c11e2005-06-24 20:18:35 -070011692 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011693 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011694 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011695
11696 return err;
11697
11698 default:
11699 /* do nothing */
11700 break;
11701 }
11702 return -EOPNOTSUPP;
11703}
11704
David S. Miller15f98502005-05-18 22:49:26 -070011705static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11706{
11707 struct tg3 *tp = netdev_priv(dev);
11708
11709 memcpy(ec, &tp->coal, sizeof(*ec));
11710 return 0;
11711}
11712
Michael Chand244c892005-07-05 14:42:33 -070011713static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11714{
11715 struct tg3 *tp = netdev_priv(dev);
11716 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11717 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11718
Joe Perches63c3a662011-04-26 08:12:10 +000011719 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011720 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11721 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11722 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11723 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11724 }
11725
11726 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11727 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11728 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11729 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11730 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11731 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11732 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11733 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11734 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11735 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11736 return -EINVAL;
11737
11738 /* No rx interrupts will be generated if both are zero */
11739 if ((ec->rx_coalesce_usecs == 0) &&
11740 (ec->rx_max_coalesced_frames == 0))
11741 return -EINVAL;
11742
11743 /* No tx interrupts will be generated if both are zero */
11744 if ((ec->tx_coalesce_usecs == 0) &&
11745 (ec->tx_max_coalesced_frames == 0))
11746 return -EINVAL;
11747
11748 /* Only copy relevant parameters, ignore all others. */
11749 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11750 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11751 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11752 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11753 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11754 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11755 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11756 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11757 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11758
11759 if (netif_running(dev)) {
11760 tg3_full_lock(tp, 0);
11761 __tg3_set_coalesce(tp, &tp->coal);
11762 tg3_full_unlock(tp);
11763 }
11764 return 0;
11765}
11766
Jeff Garzik7282d492006-09-13 14:30:00 -040011767static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011768 .get_settings = tg3_get_settings,
11769 .set_settings = tg3_set_settings,
11770 .get_drvinfo = tg3_get_drvinfo,
11771 .get_regs_len = tg3_get_regs_len,
11772 .get_regs = tg3_get_regs,
11773 .get_wol = tg3_get_wol,
11774 .set_wol = tg3_set_wol,
11775 .get_msglevel = tg3_get_msglevel,
11776 .set_msglevel = tg3_set_msglevel,
11777 .nway_reset = tg3_nway_reset,
11778 .get_link = ethtool_op_get_link,
11779 .get_eeprom_len = tg3_get_eeprom_len,
11780 .get_eeprom = tg3_get_eeprom,
11781 .set_eeprom = tg3_set_eeprom,
11782 .get_ringparam = tg3_get_ringparam,
11783 .set_ringparam = tg3_set_ringparam,
11784 .get_pauseparam = tg3_get_pauseparam,
11785 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011786 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011787 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011788 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011789 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011790 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011791 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011792 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011793};
11794
11795static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11796{
Michael Chan1b277772006-03-20 22:27:48 -080011797 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011798
11799 tp->nvram_size = EEPROM_CHIP_SIZE;
11800
Matt Carlsone4f34112009-02-25 14:25:00 +000011801 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011802 return;
11803
Michael Chanb16250e2006-09-27 16:10:14 -070011804 if ((magic != TG3_EEPROM_MAGIC) &&
11805 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11806 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011807 return;
11808
11809 /*
11810 * Size the chip by reading offsets at increasing powers of two.
11811 * When we encounter our validation signature, we know the addressing
11812 * has wrapped around, and thus have our chip size.
11813 */
Michael Chan1b277772006-03-20 22:27:48 -080011814 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011815
11816 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011817 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011818 return;
11819
Michael Chan18201802006-03-20 22:29:15 -080011820 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011821 break;
11822
11823 cursize <<= 1;
11824 }
11825
11826 tp->nvram_size = cursize;
11827}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011828
Linus Torvalds1da177e2005-04-16 15:20:36 -070011829static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11830{
11831 u32 val;
11832
Joe Perches63c3a662011-04-26 08:12:10 +000011833 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011834 return;
11835
11836 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011837 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011838 tg3_get_eeprom_size(tp);
11839 return;
11840 }
11841
Matt Carlson6d348f22009-02-25 14:25:52 +000011842 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011843 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011844 /* This is confusing. We want to operate on the
11845 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11846 * call will read from NVRAM and byteswap the data
11847 * according to the byteswapping settings for all
11848 * other register accesses. This ensures the data we
11849 * want will always reside in the lower 16-bits.
11850 * However, the data in NVRAM is in LE format, which
11851 * means the data from the NVRAM read will always be
11852 * opposite the endianness of the CPU. The 16-bit
11853 * byteswap then brings the data to CPU endianness.
11854 */
11855 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011856 return;
11857 }
11858 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011859 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011860}
11861
11862static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11863{
11864 u32 nvcfg1;
11865
11866 nvcfg1 = tr32(NVRAM_CFG1);
11867 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000011868 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011869 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011870 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11871 tw32(NVRAM_CFG1, nvcfg1);
11872 }
11873
Matt Carlson6ff6f812011-05-19 12:12:54 +000011874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011875 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011876 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011877 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11878 tp->nvram_jedecnum = JEDEC_ATMEL;
11879 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011880 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011881 break;
11882 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11883 tp->nvram_jedecnum = JEDEC_ATMEL;
11884 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11885 break;
11886 case FLASH_VENDOR_ATMEL_EEPROM:
11887 tp->nvram_jedecnum = JEDEC_ATMEL;
11888 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011889 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011890 break;
11891 case FLASH_VENDOR_ST:
11892 tp->nvram_jedecnum = JEDEC_ST;
11893 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011894 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011895 break;
11896 case FLASH_VENDOR_SAIFUN:
11897 tp->nvram_jedecnum = JEDEC_SAIFUN;
11898 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11899 break;
11900 case FLASH_VENDOR_SST_SMALL:
11901 case FLASH_VENDOR_SST_LARGE:
11902 tp->nvram_jedecnum = JEDEC_SST;
11903 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11904 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011905 }
Matt Carlson8590a602009-08-28 12:29:16 +000011906 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011907 tp->nvram_jedecnum = JEDEC_ATMEL;
11908 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011909 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011910 }
11911}
11912
Matt Carlsona1b950d2009-09-01 13:20:17 +000011913static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11914{
11915 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11916 case FLASH_5752PAGE_SIZE_256:
11917 tp->nvram_pagesize = 256;
11918 break;
11919 case FLASH_5752PAGE_SIZE_512:
11920 tp->nvram_pagesize = 512;
11921 break;
11922 case FLASH_5752PAGE_SIZE_1K:
11923 tp->nvram_pagesize = 1024;
11924 break;
11925 case FLASH_5752PAGE_SIZE_2K:
11926 tp->nvram_pagesize = 2048;
11927 break;
11928 case FLASH_5752PAGE_SIZE_4K:
11929 tp->nvram_pagesize = 4096;
11930 break;
11931 case FLASH_5752PAGE_SIZE_264:
11932 tp->nvram_pagesize = 264;
11933 break;
11934 case FLASH_5752PAGE_SIZE_528:
11935 tp->nvram_pagesize = 528;
11936 break;
11937 }
11938}
11939
Michael Chan361b4ac2005-04-21 17:11:21 -070011940static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11941{
11942 u32 nvcfg1;
11943
11944 nvcfg1 = tr32(NVRAM_CFG1);
11945
Michael Chane6af3012005-04-21 17:12:05 -070011946 /* NVRAM protection for TPM */
11947 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000011948 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070011949
Michael Chan361b4ac2005-04-21 17:11:21 -070011950 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011951 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11952 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11953 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011954 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011955 break;
11956 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11957 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011958 tg3_flag_set(tp, NVRAM_BUFFERED);
11959 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011960 break;
11961 case FLASH_5752VENDOR_ST_M45PE10:
11962 case FLASH_5752VENDOR_ST_M45PE20:
11963 case FLASH_5752VENDOR_ST_M45PE40:
11964 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000011965 tg3_flag_set(tp, NVRAM_BUFFERED);
11966 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011967 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011968 }
11969
Joe Perches63c3a662011-04-26 08:12:10 +000011970 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011971 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011972 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011973 /* For eeprom, set pagesize to maximum eeprom size */
11974 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11975
11976 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11977 tw32(NVRAM_CFG1, nvcfg1);
11978 }
11979}
11980
Michael Chand3c7b882006-03-23 01:28:25 -080011981static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11982{
Matt Carlson989a9d22007-05-05 11:51:05 -070011983 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011984
11985 nvcfg1 = tr32(NVRAM_CFG1);
11986
11987 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011988 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011989 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070011990 protect = 1;
11991 }
Michael Chand3c7b882006-03-23 01:28:25 -080011992
Matt Carlson989a9d22007-05-05 11:51:05 -070011993 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11994 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011995 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11996 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11997 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11998 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11999 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012000 tg3_flag_set(tp, NVRAM_BUFFERED);
12001 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012002 tp->nvram_pagesize = 264;
12003 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12004 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12005 tp->nvram_size = (protect ? 0x3e200 :
12006 TG3_NVRAM_SIZE_512KB);
12007 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12008 tp->nvram_size = (protect ? 0x1f200 :
12009 TG3_NVRAM_SIZE_256KB);
12010 else
12011 tp->nvram_size = (protect ? 0x1f200 :
12012 TG3_NVRAM_SIZE_128KB);
12013 break;
12014 case FLASH_5752VENDOR_ST_M45PE10:
12015 case FLASH_5752VENDOR_ST_M45PE20:
12016 case FLASH_5752VENDOR_ST_M45PE40:
12017 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012018 tg3_flag_set(tp, NVRAM_BUFFERED);
12019 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012020 tp->nvram_pagesize = 256;
12021 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12022 tp->nvram_size = (protect ?
12023 TG3_NVRAM_SIZE_64KB :
12024 TG3_NVRAM_SIZE_128KB);
12025 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12026 tp->nvram_size = (protect ?
12027 TG3_NVRAM_SIZE_64KB :
12028 TG3_NVRAM_SIZE_256KB);
12029 else
12030 tp->nvram_size = (protect ?
12031 TG3_NVRAM_SIZE_128KB :
12032 TG3_NVRAM_SIZE_512KB);
12033 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012034 }
12035}
12036
Michael Chan1b277772006-03-20 22:27:48 -080012037static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12038{
12039 u32 nvcfg1;
12040
12041 nvcfg1 = tr32(NVRAM_CFG1);
12042
12043 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012044 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12045 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12046 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12047 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12048 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012049 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012050 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012051
Matt Carlson8590a602009-08-28 12:29:16 +000012052 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12053 tw32(NVRAM_CFG1, nvcfg1);
12054 break;
12055 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12056 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12057 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12058 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12059 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012060 tg3_flag_set(tp, NVRAM_BUFFERED);
12061 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012062 tp->nvram_pagesize = 264;
12063 break;
12064 case FLASH_5752VENDOR_ST_M45PE10:
12065 case FLASH_5752VENDOR_ST_M45PE20:
12066 case FLASH_5752VENDOR_ST_M45PE40:
12067 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012068 tg3_flag_set(tp, NVRAM_BUFFERED);
12069 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012070 tp->nvram_pagesize = 256;
12071 break;
Michael Chan1b277772006-03-20 22:27:48 -080012072 }
12073}
12074
Matt Carlson6b91fa02007-10-10 18:01:09 -070012075static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12076{
12077 u32 nvcfg1, protect = 0;
12078
12079 nvcfg1 = tr32(NVRAM_CFG1);
12080
12081 /* NVRAM protection for TPM */
12082 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012083 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012084 protect = 1;
12085 }
12086
12087 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12088 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012089 case FLASH_5761VENDOR_ATMEL_ADB021D:
12090 case FLASH_5761VENDOR_ATMEL_ADB041D:
12091 case FLASH_5761VENDOR_ATMEL_ADB081D:
12092 case FLASH_5761VENDOR_ATMEL_ADB161D:
12093 case FLASH_5761VENDOR_ATMEL_MDB021D:
12094 case FLASH_5761VENDOR_ATMEL_MDB041D:
12095 case FLASH_5761VENDOR_ATMEL_MDB081D:
12096 case FLASH_5761VENDOR_ATMEL_MDB161D:
12097 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012098 tg3_flag_set(tp, NVRAM_BUFFERED);
12099 tg3_flag_set(tp, FLASH);
12100 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012101 tp->nvram_pagesize = 256;
12102 break;
12103 case FLASH_5761VENDOR_ST_A_M45PE20:
12104 case FLASH_5761VENDOR_ST_A_M45PE40:
12105 case FLASH_5761VENDOR_ST_A_M45PE80:
12106 case FLASH_5761VENDOR_ST_A_M45PE16:
12107 case FLASH_5761VENDOR_ST_M_M45PE20:
12108 case FLASH_5761VENDOR_ST_M_M45PE40:
12109 case FLASH_5761VENDOR_ST_M_M45PE80:
12110 case FLASH_5761VENDOR_ST_M_M45PE16:
12111 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012112 tg3_flag_set(tp, NVRAM_BUFFERED);
12113 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012114 tp->nvram_pagesize = 256;
12115 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012116 }
12117
12118 if (protect) {
12119 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12120 } else {
12121 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012122 case FLASH_5761VENDOR_ATMEL_ADB161D:
12123 case FLASH_5761VENDOR_ATMEL_MDB161D:
12124 case FLASH_5761VENDOR_ST_A_M45PE16:
12125 case FLASH_5761VENDOR_ST_M_M45PE16:
12126 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12127 break;
12128 case FLASH_5761VENDOR_ATMEL_ADB081D:
12129 case FLASH_5761VENDOR_ATMEL_MDB081D:
12130 case FLASH_5761VENDOR_ST_A_M45PE80:
12131 case FLASH_5761VENDOR_ST_M_M45PE80:
12132 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12133 break;
12134 case FLASH_5761VENDOR_ATMEL_ADB041D:
12135 case FLASH_5761VENDOR_ATMEL_MDB041D:
12136 case FLASH_5761VENDOR_ST_A_M45PE40:
12137 case FLASH_5761VENDOR_ST_M_M45PE40:
12138 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12139 break;
12140 case FLASH_5761VENDOR_ATMEL_ADB021D:
12141 case FLASH_5761VENDOR_ATMEL_MDB021D:
12142 case FLASH_5761VENDOR_ST_A_M45PE20:
12143 case FLASH_5761VENDOR_ST_M_M45PE20:
12144 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12145 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012146 }
12147 }
12148}
12149
Michael Chanb5d37722006-09-27 16:06:21 -070012150static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12151{
12152 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012153 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012154 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12155}
12156
Matt Carlson321d32a2008-11-21 17:22:19 -080012157static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12158{
12159 u32 nvcfg1;
12160
12161 nvcfg1 = tr32(NVRAM_CFG1);
12162
12163 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12164 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12165 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12166 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012167 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012168 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12169
12170 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12171 tw32(NVRAM_CFG1, nvcfg1);
12172 return;
12173 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12174 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12175 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12176 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12177 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12178 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12179 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12180 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012181 tg3_flag_set(tp, NVRAM_BUFFERED);
12182 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012183
12184 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12185 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12186 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12187 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12188 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12189 break;
12190 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12191 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12192 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12193 break;
12194 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12195 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12196 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12197 break;
12198 }
12199 break;
12200 case FLASH_5752VENDOR_ST_M45PE10:
12201 case FLASH_5752VENDOR_ST_M45PE20:
12202 case FLASH_5752VENDOR_ST_M45PE40:
12203 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012204 tg3_flag_set(tp, NVRAM_BUFFERED);
12205 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012206
12207 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12208 case FLASH_5752VENDOR_ST_M45PE10:
12209 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12210 break;
12211 case FLASH_5752VENDOR_ST_M45PE20:
12212 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12213 break;
12214 case FLASH_5752VENDOR_ST_M45PE40:
12215 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12216 break;
12217 }
12218 break;
12219 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012220 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012221 return;
12222 }
12223
Matt Carlsona1b950d2009-09-01 13:20:17 +000012224 tg3_nvram_get_pagesize(tp, nvcfg1);
12225 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012226 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012227}
12228
12229
12230static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12231{
12232 u32 nvcfg1;
12233
12234 nvcfg1 = tr32(NVRAM_CFG1);
12235
12236 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12237 case FLASH_5717VENDOR_ATMEL_EEPROM:
12238 case FLASH_5717VENDOR_MICRO_EEPROM:
12239 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012240 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012241 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12242
12243 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12244 tw32(NVRAM_CFG1, nvcfg1);
12245 return;
12246 case FLASH_5717VENDOR_ATMEL_MDB011D:
12247 case FLASH_5717VENDOR_ATMEL_ADB011B:
12248 case FLASH_5717VENDOR_ATMEL_ADB011D:
12249 case FLASH_5717VENDOR_ATMEL_MDB021D:
12250 case FLASH_5717VENDOR_ATMEL_ADB021B:
12251 case FLASH_5717VENDOR_ATMEL_ADB021D:
12252 case FLASH_5717VENDOR_ATMEL_45USPT:
12253 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012254 tg3_flag_set(tp, NVRAM_BUFFERED);
12255 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012256
12257 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12258 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012259 /* Detect size with tg3_nvram_get_size() */
12260 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012261 case FLASH_5717VENDOR_ATMEL_ADB021B:
12262 case FLASH_5717VENDOR_ATMEL_ADB021D:
12263 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12264 break;
12265 default:
12266 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12267 break;
12268 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012269 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012270 case FLASH_5717VENDOR_ST_M_M25PE10:
12271 case FLASH_5717VENDOR_ST_A_M25PE10:
12272 case FLASH_5717VENDOR_ST_M_M45PE10:
12273 case FLASH_5717VENDOR_ST_A_M45PE10:
12274 case FLASH_5717VENDOR_ST_M_M25PE20:
12275 case FLASH_5717VENDOR_ST_A_M25PE20:
12276 case FLASH_5717VENDOR_ST_M_M45PE20:
12277 case FLASH_5717VENDOR_ST_A_M45PE20:
12278 case FLASH_5717VENDOR_ST_25USPT:
12279 case FLASH_5717VENDOR_ST_45USPT:
12280 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012281 tg3_flag_set(tp, NVRAM_BUFFERED);
12282 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012283
12284 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12285 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012286 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012287 /* Detect size with tg3_nvram_get_size() */
12288 break;
12289 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012290 case FLASH_5717VENDOR_ST_A_M45PE20:
12291 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12292 break;
12293 default:
12294 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12295 break;
12296 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012297 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012298 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012299 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012300 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012301 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012302
12303 tg3_nvram_get_pagesize(tp, nvcfg1);
12304 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012305 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012306}
12307
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012308static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12309{
12310 u32 nvcfg1, nvmpinstrp;
12311
12312 nvcfg1 = tr32(NVRAM_CFG1);
12313 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12314
12315 switch (nvmpinstrp) {
12316 case FLASH_5720_EEPROM_HD:
12317 case FLASH_5720_EEPROM_LD:
12318 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012319 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012320
12321 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12322 tw32(NVRAM_CFG1, nvcfg1);
12323 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12324 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12325 else
12326 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12327 return;
12328 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12329 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12330 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12331 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12332 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12333 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12334 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12335 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12336 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12337 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12338 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12339 case FLASH_5720VENDOR_ATMEL_45USPT:
12340 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012341 tg3_flag_set(tp, NVRAM_BUFFERED);
12342 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012343
12344 switch (nvmpinstrp) {
12345 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12346 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12347 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12348 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12349 break;
12350 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12351 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12352 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12353 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12354 break;
12355 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12356 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12357 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12358 break;
12359 default:
12360 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12361 break;
12362 }
12363 break;
12364 case FLASH_5720VENDOR_M_ST_M25PE10:
12365 case FLASH_5720VENDOR_M_ST_M45PE10:
12366 case FLASH_5720VENDOR_A_ST_M25PE10:
12367 case FLASH_5720VENDOR_A_ST_M45PE10:
12368 case FLASH_5720VENDOR_M_ST_M25PE20:
12369 case FLASH_5720VENDOR_M_ST_M45PE20:
12370 case FLASH_5720VENDOR_A_ST_M25PE20:
12371 case FLASH_5720VENDOR_A_ST_M45PE20:
12372 case FLASH_5720VENDOR_M_ST_M25PE40:
12373 case FLASH_5720VENDOR_M_ST_M45PE40:
12374 case FLASH_5720VENDOR_A_ST_M25PE40:
12375 case FLASH_5720VENDOR_A_ST_M45PE40:
12376 case FLASH_5720VENDOR_M_ST_M25PE80:
12377 case FLASH_5720VENDOR_M_ST_M45PE80:
12378 case FLASH_5720VENDOR_A_ST_M25PE80:
12379 case FLASH_5720VENDOR_A_ST_M45PE80:
12380 case FLASH_5720VENDOR_ST_25USPT:
12381 case FLASH_5720VENDOR_ST_45USPT:
12382 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012383 tg3_flag_set(tp, NVRAM_BUFFERED);
12384 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012385
12386 switch (nvmpinstrp) {
12387 case FLASH_5720VENDOR_M_ST_M25PE20:
12388 case FLASH_5720VENDOR_M_ST_M45PE20:
12389 case FLASH_5720VENDOR_A_ST_M25PE20:
12390 case FLASH_5720VENDOR_A_ST_M45PE20:
12391 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12392 break;
12393 case FLASH_5720VENDOR_M_ST_M25PE40:
12394 case FLASH_5720VENDOR_M_ST_M45PE40:
12395 case FLASH_5720VENDOR_A_ST_M25PE40:
12396 case FLASH_5720VENDOR_A_ST_M45PE40:
12397 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12398 break;
12399 case FLASH_5720VENDOR_M_ST_M25PE80:
12400 case FLASH_5720VENDOR_M_ST_M45PE80:
12401 case FLASH_5720VENDOR_A_ST_M25PE80:
12402 case FLASH_5720VENDOR_A_ST_M45PE80:
12403 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12404 break;
12405 default:
12406 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12407 break;
12408 }
12409 break;
12410 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012411 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012412 return;
12413 }
12414
12415 tg3_nvram_get_pagesize(tp, nvcfg1);
12416 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012417 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012418}
12419
Linus Torvalds1da177e2005-04-16 15:20:36 -070012420/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12421static void __devinit tg3_nvram_init(struct tg3 *tp)
12422{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012423 tw32_f(GRC_EEPROM_ADDR,
12424 (EEPROM_ADDR_FSM_RESET |
12425 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12426 EEPROM_ADDR_CLKPERD_SHIFT)));
12427
Michael Chan9d57f012006-12-07 00:23:25 -080012428 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012429
12430 /* Enable seeprom accesses. */
12431 tw32_f(GRC_LOCAL_CTRL,
12432 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12433 udelay(100);
12434
12435 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12436 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012437 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012438
Michael Chanec41c7d2006-01-17 02:40:55 -080012439 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012440 netdev_warn(tp->dev,
12441 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012442 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012443 return;
12444 }
Michael Chane6af3012005-04-21 17:12:05 -070012445 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012446
Matt Carlson989a9d22007-05-05 11:51:05 -070012447 tp->nvram_size = 0;
12448
Michael Chan361b4ac2005-04-21 17:11:21 -070012449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12450 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012451 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12452 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012453 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012456 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012457 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12458 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012459 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12460 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012461 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12462 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012463 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012464 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012466 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012467 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12468 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012469 else
12470 tg3_get_nvram_info(tp);
12471
Matt Carlson989a9d22007-05-05 11:51:05 -070012472 if (tp->nvram_size == 0)
12473 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012474
Michael Chane6af3012005-04-21 17:12:05 -070012475 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012476 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012477
12478 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012479 tg3_flag_clear(tp, NVRAM);
12480 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012481
12482 tg3_get_eeprom_size(tp);
12483 }
12484}
12485
Linus Torvalds1da177e2005-04-16 15:20:36 -070012486static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12487 u32 offset, u32 len, u8 *buf)
12488{
12489 int i, j, rc = 0;
12490 u32 val;
12491
12492 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012493 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012494 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012495
12496 addr = offset + i;
12497
12498 memcpy(&data, buf + i, 4);
12499
Matt Carlson62cedd12009-04-20 14:52:29 -070012500 /*
12501 * The SEEPROM interface expects the data to always be opposite
12502 * the native endian format. We accomplish this by reversing
12503 * all the operations that would have been performed on the
12504 * data from a call to tg3_nvram_read_be32().
12505 */
12506 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012507
12508 val = tr32(GRC_EEPROM_ADDR);
12509 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12510
12511 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12512 EEPROM_ADDR_READ);
12513 tw32(GRC_EEPROM_ADDR, val |
12514 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12515 (addr & EEPROM_ADDR_ADDR_MASK) |
12516 EEPROM_ADDR_START |
12517 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012518
Michael Chan9d57f012006-12-07 00:23:25 -080012519 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012520 val = tr32(GRC_EEPROM_ADDR);
12521
12522 if (val & EEPROM_ADDR_COMPLETE)
12523 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012524 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012525 }
12526 if (!(val & EEPROM_ADDR_COMPLETE)) {
12527 rc = -EBUSY;
12528 break;
12529 }
12530 }
12531
12532 return rc;
12533}
12534
12535/* offset and length are dword aligned */
12536static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12537 u8 *buf)
12538{
12539 int ret = 0;
12540 u32 pagesize = tp->nvram_pagesize;
12541 u32 pagemask = pagesize - 1;
12542 u32 nvram_cmd;
12543 u8 *tmp;
12544
12545 tmp = kmalloc(pagesize, GFP_KERNEL);
12546 if (tmp == NULL)
12547 return -ENOMEM;
12548
12549 while (len) {
12550 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012551 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012552
12553 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012554
Linus Torvalds1da177e2005-04-16 15:20:36 -070012555 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012556 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12557 (__be32 *) (tmp + j));
12558 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012559 break;
12560 }
12561 if (ret)
12562 break;
12563
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012564 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012565 size = pagesize;
12566 if (len < size)
12567 size = len;
12568
12569 len -= size;
12570
12571 memcpy(tmp + page_off, buf, size);
12572
12573 offset = offset + (pagesize - page_off);
12574
Michael Chane6af3012005-04-21 17:12:05 -070012575 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012576
12577 /*
12578 * Before we can erase the flash page, we need
12579 * to issue a special "write enable" command.
12580 */
12581 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12582
12583 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12584 break;
12585
12586 /* Erase the target page */
12587 tw32(NVRAM_ADDR, phy_addr);
12588
12589 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12590 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12591
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012592 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012593 break;
12594
12595 /* Issue another write enable to start the write. */
12596 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12597
12598 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12599 break;
12600
12601 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012602 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012603
Al Virob9fc7dc2007-12-17 22:59:57 -080012604 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012605
Al Virob9fc7dc2007-12-17 22:59:57 -080012606 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012607
12608 tw32(NVRAM_ADDR, phy_addr + j);
12609
12610 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12611 NVRAM_CMD_WR;
12612
12613 if (j == 0)
12614 nvram_cmd |= NVRAM_CMD_FIRST;
12615 else if (j == (pagesize - 4))
12616 nvram_cmd |= NVRAM_CMD_LAST;
12617
12618 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12619 break;
12620 }
12621 if (ret)
12622 break;
12623 }
12624
12625 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12626 tg3_nvram_exec_cmd(tp, nvram_cmd);
12627
12628 kfree(tmp);
12629
12630 return ret;
12631}
12632
12633/* offset and length are dword aligned */
12634static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12635 u8 *buf)
12636{
12637 int i, ret = 0;
12638
12639 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012640 u32 page_off, phy_addr, nvram_cmd;
12641 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012642
12643 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012644 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012645
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012646 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012647
Michael Chan18201802006-03-20 22:29:15 -080012648 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012649
12650 tw32(NVRAM_ADDR, phy_addr);
12651
12652 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12653
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012654 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012655 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012656 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012657 nvram_cmd |= NVRAM_CMD_LAST;
12658
12659 if (i == (len - 4))
12660 nvram_cmd |= NVRAM_CMD_LAST;
12661
Matt Carlson321d32a2008-11-21 17:22:19 -080012662 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012663 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012664 (tp->nvram_jedecnum == JEDEC_ST) &&
12665 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012666
12667 if ((ret = tg3_nvram_exec_cmd(tp,
12668 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12669 NVRAM_CMD_DONE)))
12670
12671 break;
12672 }
Joe Perches63c3a662011-04-26 08:12:10 +000012673 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012674 /* We always do complete word writes to eeprom. */
12675 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12676 }
12677
12678 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12679 break;
12680 }
12681 return ret;
12682}
12683
12684/* offset and length are dword aligned */
12685static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12686{
12687 int ret;
12688
Joe Perches63c3a662011-04-26 08:12:10 +000012689 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012690 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12691 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012692 udelay(40);
12693 }
12694
Joe Perches63c3a662011-04-26 08:12:10 +000012695 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012696 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012697 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012698 u32 grc_mode;
12699
Michael Chanec41c7d2006-01-17 02:40:55 -080012700 ret = tg3_nvram_lock(tp);
12701 if (ret)
12702 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012703
Michael Chane6af3012005-04-21 17:12:05 -070012704 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012705 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012706 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012707
12708 grc_mode = tr32(GRC_MODE);
12709 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12710
Joe Perches63c3a662011-04-26 08:12:10 +000012711 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012712 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12713 buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012714 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012715 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12716 buf);
12717 }
12718
12719 grc_mode = tr32(GRC_MODE);
12720 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12721
Michael Chane6af3012005-04-21 17:12:05 -070012722 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012723 tg3_nvram_unlock(tp);
12724 }
12725
Joe Perches63c3a662011-04-26 08:12:10 +000012726 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012727 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012728 udelay(40);
12729 }
12730
12731 return ret;
12732}
12733
12734struct subsys_tbl_ent {
12735 u16 subsys_vendor, subsys_devid;
12736 u32 phy_id;
12737};
12738
Matt Carlson24daf2b2010-02-17 15:17:02 +000012739static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012740 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012741 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012742 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012743 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012744 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012745 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012746 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012747 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12748 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12749 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012750 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012751 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012752 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012753 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12754 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12755 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012756 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012757 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012758 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012759 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012760 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012761 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012762 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012763
12764 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012765 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012766 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012767 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012768 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012769 { TG3PCI_SUBVENDOR_ID_3COM,
12770 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12771 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012772 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012773 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012774 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012775
12776 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012777 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012778 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012779 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012780 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012781 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012782 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012783 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012784 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012785
12786 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012787 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012788 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012789 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012790 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012791 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12792 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12793 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012794 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012795 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012796 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012797
12798 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012799 { TG3PCI_SUBVENDOR_ID_IBM,
12800 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012801};
12802
Matt Carlson24daf2b2010-02-17 15:17:02 +000012803static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012804{
12805 int i;
12806
12807 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12808 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12809 tp->pdev->subsystem_vendor) &&
12810 (subsys_id_to_phy_id[i].subsys_devid ==
12811 tp->pdev->subsystem_device))
12812 return &subsys_id_to_phy_id[i];
12813 }
12814 return NULL;
12815}
12816
Michael Chan7d0c41e2005-04-21 17:06:20 -070012817static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012818{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012819 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012820
Matt Carlson79eb6902010-02-17 15:17:03 +000012821 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012822 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12823
Gary Zambranoa85feb82007-05-05 11:52:19 -070012824 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012825 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12826 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012827
Michael Chanb5d37722006-09-27 16:06:21 -070012828 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012829 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012830 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12831 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012832 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012833 val = tr32(VCPU_CFGSHDW);
12834 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012835 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012836 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012837 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012838 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012839 device_set_wakeup_enable(&tp->pdev->dev, true);
12840 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012841 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012842 }
12843
Linus Torvalds1da177e2005-04-16 15:20:36 -070012844 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12845 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12846 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012847 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012848 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012849
12850 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12851 tp->nic_sram_data_cfg = nic_cfg;
12852
12853 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12854 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012855 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12856 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12857 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012858 (ver > 0) && (ver < 0x100))
12859 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12860
Matt Carlsona9daf362008-05-25 23:49:44 -070012861 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12862 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12863
Linus Torvalds1da177e2005-04-16 15:20:36 -070012864 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12865 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12866 eeprom_phy_serdes = 1;
12867
12868 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12869 if (nic_phy_id != 0) {
12870 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12871 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12872
12873 eeprom_phy_id = (id1 >> 16) << 10;
12874 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12875 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12876 } else
12877 eeprom_phy_id = 0;
12878
Michael Chan7d0c41e2005-04-21 17:06:20 -070012879 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012880 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000012881 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012882 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012883 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012884 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012885 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012886
Joe Perches63c3a662011-04-26 08:12:10 +000012887 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012888 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12889 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012890 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012891 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12892
12893 switch (led_cfg) {
12894 default:
12895 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12896 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12897 break;
12898
12899 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12900 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12901 break;
12902
12903 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12904 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012905
12906 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12907 * read on some older 5700/5701 bootcode.
12908 */
12909 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12910 ASIC_REV_5700 ||
12911 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12912 ASIC_REV_5701)
12913 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12914
Linus Torvalds1da177e2005-04-16 15:20:36 -070012915 break;
12916
12917 case SHASTA_EXT_LED_SHARED:
12918 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12919 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12920 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12921 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12922 LED_CTRL_MODE_PHY_2);
12923 break;
12924
12925 case SHASTA_EXT_LED_MAC:
12926 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12927 break;
12928
12929 case SHASTA_EXT_LED_COMBO:
12930 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12931 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12932 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12933 LED_CTRL_MODE_PHY_2);
12934 break;
12935
Stephen Hemminger855e1112008-04-16 16:37:28 -070012936 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012937
12938 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12940 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12941 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12942
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012943 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12944 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012945
Michael Chan9d26e212006-12-07 00:21:14 -080012946 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000012947 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012948 if ((tp->pdev->subsystem_vendor ==
12949 PCI_VENDOR_ID_ARIMA) &&
12950 (tp->pdev->subsystem_device == 0x205a ||
12951 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000012952 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012953 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012954 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12955 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012957
12958 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000012959 tg3_flag_set(tp, ENABLE_ASF);
12960 if (tg3_flag(tp, 5750_PLUS))
12961 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012962 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012963
12964 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012965 tg3_flag(tp, 5750_PLUS))
12966 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012967
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012968 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012969 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000012970 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012971
Joe Perches63c3a662011-04-26 08:12:10 +000012972 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012973 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012974 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012975 device_set_wakeup_enable(&tp->pdev->dev, true);
12976 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012977
Linus Torvalds1da177e2005-04-16 15:20:36 -070012978 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012979 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012980
12981 /* serdes signal pre-emphasis in register 0x590 set by */
12982 /* bootcode if bit 18 is set */
12983 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012984 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012985
Joe Perches63c3a662011-04-26 08:12:10 +000012986 if ((tg3_flag(tp, 57765_PLUS) ||
12987 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12988 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012989 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012990 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012991
Joe Perches63c3a662011-04-26 08:12:10 +000012992 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012993 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012994 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012995 u32 cfg3;
12996
12997 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12998 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000012999 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013000 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013001
Matt Carlson14417062010-02-17 15:16:59 +000013002 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013003 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013004 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013005 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013006 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013007 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013008 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013009done:
Joe Perches63c3a662011-04-26 08:12:10 +000013010 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013011 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013012 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013013 else
13014 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013015}
13016
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013017static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13018{
13019 int i;
13020 u32 val;
13021
13022 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13023 tw32(OTP_CTRL, cmd);
13024
13025 /* Wait for up to 1 ms for command to execute. */
13026 for (i = 0; i < 100; i++) {
13027 val = tr32(OTP_STATUS);
13028 if (val & OTP_STATUS_CMD_DONE)
13029 break;
13030 udelay(10);
13031 }
13032
13033 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13034}
13035
13036/* Read the gphy configuration from the OTP region of the chip. The gphy
13037 * configuration is a 32-bit value that straddles the alignment boundary.
13038 * We do two 32-bit reads and then shift and merge the results.
13039 */
13040static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13041{
13042 u32 bhalf_otp, thalf_otp;
13043
13044 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13045
13046 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13047 return 0;
13048
13049 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13050
13051 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13052 return 0;
13053
13054 thalf_otp = tr32(OTP_READ_DATA);
13055
13056 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13057
13058 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13059 return 0;
13060
13061 bhalf_otp = tr32(OTP_READ_DATA);
13062
13063 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13064}
13065
Matt Carlsone256f8a2011-03-09 16:58:24 +000013066static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13067{
13068 u32 adv = ADVERTISED_Autoneg |
13069 ADVERTISED_Pause;
13070
13071 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13072 adv |= ADVERTISED_1000baseT_Half |
13073 ADVERTISED_1000baseT_Full;
13074
13075 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13076 adv |= ADVERTISED_100baseT_Half |
13077 ADVERTISED_100baseT_Full |
13078 ADVERTISED_10baseT_Half |
13079 ADVERTISED_10baseT_Full |
13080 ADVERTISED_TP;
13081 else
13082 adv |= ADVERTISED_FIBRE;
13083
13084 tp->link_config.advertising = adv;
13085 tp->link_config.speed = SPEED_INVALID;
13086 tp->link_config.duplex = DUPLEX_INVALID;
13087 tp->link_config.autoneg = AUTONEG_ENABLE;
13088 tp->link_config.active_speed = SPEED_INVALID;
13089 tp->link_config.active_duplex = DUPLEX_INVALID;
13090 tp->link_config.orig_speed = SPEED_INVALID;
13091 tp->link_config.orig_duplex = DUPLEX_INVALID;
13092 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13093}
13094
Michael Chan7d0c41e2005-04-21 17:06:20 -070013095static int __devinit tg3_phy_probe(struct tg3 *tp)
13096{
13097 u32 hw_phy_id_1, hw_phy_id_2;
13098 u32 hw_phy_id, hw_phy_id_masked;
13099 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013100
Matt Carlsone256f8a2011-03-09 16:58:24 +000013101 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013102 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013103 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13104
Joe Perches63c3a662011-04-26 08:12:10 +000013105 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013106 return tg3_phy_init(tp);
13107
Linus Torvalds1da177e2005-04-16 15:20:36 -070013108 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013109 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013110 */
13111 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013112 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013113 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013114 } else {
13115 /* Now read the physical PHY_ID from the chip and verify
13116 * that it is sane. If it doesn't look good, we fall back
13117 * to either the hard-coded table based PHY_ID and failing
13118 * that the value found in the eeprom area.
13119 */
13120 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13121 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13122
13123 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13124 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13125 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13126
Matt Carlson79eb6902010-02-17 15:17:03 +000013127 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013128 }
13129
Matt Carlson79eb6902010-02-17 15:17:03 +000013130 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013131 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013132 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013133 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013134 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013135 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013136 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013137 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013138 /* Do nothing, phy ID already set up in
13139 * tg3_get_eeprom_hw_cfg().
13140 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013141 } else {
13142 struct subsys_tbl_ent *p;
13143
13144 /* No eeprom signature? Try the hardcoded
13145 * subsys device table.
13146 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013147 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013148 if (!p)
13149 return -ENODEV;
13150
13151 tp->phy_id = p->phy_id;
13152 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013153 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013154 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013155 }
13156 }
13157
Matt Carlsona6b68da2010-12-06 08:28:52 +000013158 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013159 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13160 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13161 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013162 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13163 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13164 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013165 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13166
Matt Carlsone256f8a2011-03-09 16:58:24 +000013167 tg3_phy_init_link_config(tp);
13168
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013169 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013170 !tg3_flag(tp, ENABLE_APE) &&
13171 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013172 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013173
13174 tg3_readphy(tp, MII_BMSR, &bmsr);
13175 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13176 (bmsr & BMSR_LSTATUS))
13177 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013178
Linus Torvalds1da177e2005-04-16 15:20:36 -070013179 err = tg3_phy_reset(tp);
13180 if (err)
13181 return err;
13182
Matt Carlson42b64a42011-05-19 12:12:49 +000013183 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013184
Michael Chan3600d912006-12-07 00:21:48 -080013185 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13186 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13187 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13188 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013189 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13190 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013191
13192 tg3_writephy(tp, MII_BMCR,
13193 BMCR_ANENABLE | BMCR_ANRESTART);
13194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013195 }
13196
13197skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013198 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013199 err = tg3_init_5401phy_dsp(tp);
13200 if (err)
13201 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013202
Linus Torvalds1da177e2005-04-16 15:20:36 -070013203 err = tg3_init_5401phy_dsp(tp);
13204 }
13205
Linus Torvalds1da177e2005-04-16 15:20:36 -070013206 return err;
13207}
13208
Matt Carlson184b8902010-04-05 10:19:25 +000013209static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013210{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013211 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013212 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013213 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013214 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013215
Matt Carlson535a4902011-07-20 10:20:56 +000013216 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013217 if (!vpd_data)
13218 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013219
Matt Carlson535a4902011-07-20 10:20:56 +000013220 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013221 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013222 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013223
13224 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13225 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13226 i += PCI_VPD_LRDT_TAG_SIZE;
13227
Matt Carlson535a4902011-07-20 10:20:56 +000013228 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013229 goto out_not_found;
13230
Matt Carlson184b8902010-04-05 10:19:25 +000013231 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13232 PCI_VPD_RO_KEYWORD_MFR_ID);
13233 if (j > 0) {
13234 len = pci_vpd_info_field_size(&vpd_data[j]);
13235
13236 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13237 if (j + len > block_end || len != 4 ||
13238 memcmp(&vpd_data[j], "1028", 4))
13239 goto partno;
13240
13241 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13242 PCI_VPD_RO_KEYWORD_VENDOR0);
13243 if (j < 0)
13244 goto partno;
13245
13246 len = pci_vpd_info_field_size(&vpd_data[j]);
13247
13248 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13249 if (j + len > block_end)
13250 goto partno;
13251
13252 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013253 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013254 }
13255
13256partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013257 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13258 PCI_VPD_RO_KEYWORD_PARTNO);
13259 if (i < 0)
13260 goto out_not_found;
13261
13262 len = pci_vpd_info_field_size(&vpd_data[i]);
13263
13264 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13265 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013266 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013267 goto out_not_found;
13268
13269 memcpy(tp->board_part_number, &vpd_data[i], len);
13270
Linus Torvalds1da177e2005-04-16 15:20:36 -070013271out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013272 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013273 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013274 return;
13275
13276out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013277 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13278 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13279 strcpy(tp->board_part_number, "BCM5717");
13280 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13281 strcpy(tp->board_part_number, "BCM5718");
13282 else
13283 goto nomatch;
13284 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13285 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13286 strcpy(tp->board_part_number, "BCM57780");
13287 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13288 strcpy(tp->board_part_number, "BCM57760");
13289 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13290 strcpy(tp->board_part_number, "BCM57790");
13291 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13292 strcpy(tp->board_part_number, "BCM57788");
13293 else
13294 goto nomatch;
13295 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13296 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13297 strcpy(tp->board_part_number, "BCM57761");
13298 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13299 strcpy(tp->board_part_number, "BCM57765");
13300 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13301 strcpy(tp->board_part_number, "BCM57781");
13302 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13303 strcpy(tp->board_part_number, "BCM57785");
13304 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13305 strcpy(tp->board_part_number, "BCM57791");
13306 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13307 strcpy(tp->board_part_number, "BCM57795");
13308 else
13309 goto nomatch;
13310 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013311 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013312 } else {
13313nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013314 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013316}
13317
Matt Carlson9c8a6202007-10-21 16:16:08 -070013318static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13319{
13320 u32 val;
13321
Matt Carlsone4f34112009-02-25 14:25:00 +000013322 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013323 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013324 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013325 val != 0)
13326 return 0;
13327
13328 return 1;
13329}
13330
Matt Carlsonacd9c112009-02-25 14:26:33 +000013331static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13332{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013333 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013334 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013335 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013336
13337 if (tg3_nvram_read(tp, 0xc, &offset) ||
13338 tg3_nvram_read(tp, 0x4, &start))
13339 return;
13340
13341 offset = tg3_nvram_logical_addr(tp, offset);
13342
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013343 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013344 return;
13345
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013346 if ((val & 0xfc000000) == 0x0c000000) {
13347 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013348 return;
13349
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013350 if (val == 0)
13351 newver = true;
13352 }
13353
Matt Carlson75f99362010-04-05 10:19:24 +000013354 dst_off = strlen(tp->fw_ver);
13355
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013356 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013357 if (TG3_VER_SIZE - dst_off < 16 ||
13358 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013359 return;
13360
13361 offset = offset + ver_offset - start;
13362 for (i = 0; i < 16; i += 4) {
13363 __be32 v;
13364 if (tg3_nvram_read_be32(tp, offset + i, &v))
13365 return;
13366
Matt Carlson75f99362010-04-05 10:19:24 +000013367 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013368 }
13369 } else {
13370 u32 major, minor;
13371
13372 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13373 return;
13374
13375 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13376 TG3_NVM_BCVER_MAJSFT;
13377 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013378 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13379 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013380 }
13381}
13382
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013383static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13384{
13385 u32 val, major, minor;
13386
13387 /* Use native endian representation */
13388 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13389 return;
13390
13391 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13392 TG3_NVM_HWSB_CFG1_MAJSFT;
13393 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13394 TG3_NVM_HWSB_CFG1_MINSFT;
13395
13396 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13397}
13398
Matt Carlsondfe00d72008-11-21 17:19:41 -080013399static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13400{
13401 u32 offset, major, minor, build;
13402
Matt Carlson75f99362010-04-05 10:19:24 +000013403 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013404
13405 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13406 return;
13407
13408 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13409 case TG3_EEPROM_SB_REVISION_0:
13410 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13411 break;
13412 case TG3_EEPROM_SB_REVISION_2:
13413 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13414 break;
13415 case TG3_EEPROM_SB_REVISION_3:
13416 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13417 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013418 case TG3_EEPROM_SB_REVISION_4:
13419 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13420 break;
13421 case TG3_EEPROM_SB_REVISION_5:
13422 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13423 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013424 case TG3_EEPROM_SB_REVISION_6:
13425 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13426 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013427 default:
13428 return;
13429 }
13430
Matt Carlsone4f34112009-02-25 14:25:00 +000013431 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013432 return;
13433
13434 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13435 TG3_EEPROM_SB_EDH_BLD_SHFT;
13436 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13437 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13438 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13439
13440 if (minor > 99 || build > 26)
13441 return;
13442
Matt Carlson75f99362010-04-05 10:19:24 +000013443 offset = strlen(tp->fw_ver);
13444 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13445 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013446
13447 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013448 offset = strlen(tp->fw_ver);
13449 if (offset < TG3_VER_SIZE - 1)
13450 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013451 }
13452}
13453
Matt Carlsonacd9c112009-02-25 14:26:33 +000013454static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013455{
13456 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013457 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013458
13459 for (offset = TG3_NVM_DIR_START;
13460 offset < TG3_NVM_DIR_END;
13461 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013462 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013463 return;
13464
13465 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13466 break;
13467 }
13468
13469 if (offset == TG3_NVM_DIR_END)
13470 return;
13471
Joe Perches63c3a662011-04-26 08:12:10 +000013472 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013473 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013474 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013475 return;
13476
Matt Carlsone4f34112009-02-25 14:25:00 +000013477 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013478 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013479 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013480 return;
13481
13482 offset += val - start;
13483
Matt Carlsonacd9c112009-02-25 14:26:33 +000013484 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013485
Matt Carlsonacd9c112009-02-25 14:26:33 +000013486 tp->fw_ver[vlen++] = ',';
13487 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013488
13489 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013490 __be32 v;
13491 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013492 return;
13493
Al Virob9fc7dc2007-12-17 22:59:57 -080013494 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013495
Matt Carlsonacd9c112009-02-25 14:26:33 +000013496 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13497 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013498 break;
13499 }
13500
Matt Carlsonacd9c112009-02-25 14:26:33 +000013501 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13502 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013503 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013504}
13505
Matt Carlson7fd76442009-02-25 14:27:20 +000013506static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13507{
13508 int vlen;
13509 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013510 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013511
Joe Perches63c3a662011-04-26 08:12:10 +000013512 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013513 return;
13514
13515 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13516 if (apedata != APE_SEG_SIG_MAGIC)
13517 return;
13518
13519 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13520 if (!(apedata & APE_FW_STATUS_READY))
13521 return;
13522
13523 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13524
Matt Carlsondc6d0742010-09-15 08:59:55 +000013525 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013526 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013527 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013528 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013529 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013530 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013531
Matt Carlson7fd76442009-02-25 14:27:20 +000013532 vlen = strlen(tp->fw_ver);
13533
Matt Carlsonecc79642010-08-02 11:26:01 +000013534 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13535 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013536 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13537 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13538 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13539 (apedata & APE_FW_VERSION_BLDMSK));
13540}
13541
Matt Carlsonacd9c112009-02-25 14:26:33 +000013542static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13543{
13544 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013545 bool vpd_vers = false;
13546
13547 if (tp->fw_ver[0] != 0)
13548 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013549
Joe Perches63c3a662011-04-26 08:12:10 +000013550 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013551 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013552 return;
13553 }
13554
Matt Carlsonacd9c112009-02-25 14:26:33 +000013555 if (tg3_nvram_read(tp, 0, &val))
13556 return;
13557
13558 if (val == TG3_EEPROM_MAGIC)
13559 tg3_read_bc_ver(tp);
13560 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13561 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013562 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13563 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013564 else
13565 return;
13566
Matt Carlsonc9cab242011-07-13 09:27:27 +000013567 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013568 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013569
Matt Carlsonc9cab242011-07-13 09:27:27 +000013570 if (tg3_flag(tp, ENABLE_APE)) {
13571 if (tg3_flag(tp, ENABLE_ASF))
13572 tg3_read_dash_ver(tp);
13573 } else if (tg3_flag(tp, ENABLE_ASF)) {
13574 tg3_read_mgmtfw_ver(tp);
13575 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013576
Matt Carlson75f99362010-04-05 10:19:24 +000013577done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013578 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013579}
13580
Michael Chan7544b092007-05-05 13:08:32 -070013581static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13582
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013583static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13584{
Joe Perches63c3a662011-04-26 08:12:10 +000013585 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013586 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013587 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013588 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013589 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013590 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013591}
13592
Matt Carlson41434702011-03-09 16:58:22 +000013593static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013594 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13595 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13596 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13597 { },
13598};
13599
Linus Torvalds1da177e2005-04-16 15:20:36 -070013600static int __devinit tg3_get_invariants(struct tg3 *tp)
13601{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013602 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013603 u32 pci_state_reg, grc_misc_cfg;
13604 u32 val;
13605 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013606 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013607
Linus Torvalds1da177e2005-04-16 15:20:36 -070013608 /* Force memory write invalidate off. If we leave it on,
13609 * then on 5700_BX chips we have to enable a workaround.
13610 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13611 * to match the cacheline size. The Broadcom driver have this
13612 * workaround but turns MWI off all the times so never uses
13613 * it. This seems to suggest that the workaround is insufficient.
13614 */
13615 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13616 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13617 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13618
Matt Carlson16821282011-07-13 09:27:28 +000013619 /* Important! -- Make sure register accesses are byteswapped
13620 * correctly. Also, for those chips that require it, make
13621 * sure that indirect register accesses are enabled before
13622 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013623 */
13624 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13625 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013626 tp->misc_host_ctrl |= (misc_ctrl_reg &
13627 MISC_HOST_CTRL_CHIPREV);
13628 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13629 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013630
13631 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13632 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013633 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13634 u32 prod_id_asic_rev;
13635
Matt Carlson5001e2f2009-11-13 13:03:51 +000013636 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13637 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013638 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13639 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013640 pci_read_config_dword(tp->pdev,
13641 TG3PCI_GEN2_PRODID_ASICREV,
13642 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013643 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13645 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13646 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13647 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13648 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13649 pci_read_config_dword(tp->pdev,
13650 TG3PCI_GEN15_PRODID_ASICREV,
13651 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013652 else
13653 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13654 &prod_id_asic_rev);
13655
Matt Carlson321d32a2008-11-21 17:22:19 -080013656 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013658
Michael Chanff645be2005-04-21 17:09:53 -070013659 /* Wrong chip ID in 5752 A0. This code can be removed later
13660 * as A0 is not in production.
13661 */
13662 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13663 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13664
Michael Chan68929142005-08-09 20:17:14 -070013665 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13666 * we need to disable memory and use config. cycles
13667 * only to access all registers. The 5702/03 chips
13668 * can mistakenly decode the special cycles from the
13669 * ICH chipsets as memory write cycles, causing corruption
13670 * of register and memory space. Only certain ICH bridges
13671 * will drive special cycles with non-zero data during the
13672 * address phase which can fall within the 5703's address
13673 * range. This is not an ICH bug as the PCI spec allows
13674 * non-zero address during special cycles. However, only
13675 * these ICH bridges are known to drive non-zero addresses
13676 * during special cycles.
13677 *
13678 * Since special cycles do not cross PCI bridges, we only
13679 * enable this workaround if the 5703 is on the secondary
13680 * bus of these ICH bridges.
13681 */
13682 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13683 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13684 static struct tg3_dev_id {
13685 u32 vendor;
13686 u32 device;
13687 u32 rev;
13688 } ich_chipsets[] = {
13689 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13690 PCI_ANY_ID },
13691 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13692 PCI_ANY_ID },
13693 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13694 0xa },
13695 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13696 PCI_ANY_ID },
13697 { },
13698 };
13699 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13700 struct pci_dev *bridge = NULL;
13701
13702 while (pci_id->vendor != 0) {
13703 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13704 bridge);
13705 if (!bridge) {
13706 pci_id++;
13707 continue;
13708 }
13709 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013710 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013711 continue;
13712 }
13713 if (bridge->subordinate &&
13714 (bridge->subordinate->number ==
13715 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013716 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013717 pci_dev_put(bridge);
13718 break;
13719 }
13720 }
13721 }
13722
Matt Carlson6ff6f812011-05-19 12:12:54 +000013723 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013724 static struct tg3_dev_id {
13725 u32 vendor;
13726 u32 device;
13727 } bridge_chipsets[] = {
13728 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13729 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13730 { },
13731 };
13732 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13733 struct pci_dev *bridge = NULL;
13734
13735 while (pci_id->vendor != 0) {
13736 bridge = pci_get_device(pci_id->vendor,
13737 pci_id->device,
13738 bridge);
13739 if (!bridge) {
13740 pci_id++;
13741 continue;
13742 }
13743 if (bridge->subordinate &&
13744 (bridge->subordinate->number <=
13745 tp->pdev->bus->number) &&
13746 (bridge->subordinate->subordinate >=
13747 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013748 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013749 pci_dev_put(bridge);
13750 break;
13751 }
13752 }
13753 }
13754
Michael Chan4a29cc22006-03-19 13:21:12 -080013755 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13756 * DMA addresses > 40-bit. This bridge may have other additional
13757 * 57xx devices behind it in some 4-port NIC designs for example.
13758 * Any tg3 device found behind the bridge will also need the 40-bit
13759 * DMA workaround.
13760 */
Michael Chana4e2b342005-10-26 15:46:52 -070013761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13762 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013763 tg3_flag_set(tp, 5780_CLASS);
13764 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013765 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a5882010-04-05 10:19:28 +000013766 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013767 struct pci_dev *bridge = NULL;
13768
13769 do {
13770 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13771 PCI_DEVICE_ID_SERVERWORKS_EPB,
13772 bridge);
13773 if (bridge && bridge->subordinate &&
13774 (bridge->subordinate->number <=
13775 tp->pdev->bus->number) &&
13776 (bridge->subordinate->subordinate >=
13777 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013778 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013779 pci_dev_put(bridge);
13780 break;
13781 }
13782 } while (bridge);
13783 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013784
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013787 tp->pdev_peer = tg3_find_peer(tp);
13788
Matt Carlsonc885e822010-08-02 11:25:57 +000013789 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013790 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13791 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013792 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013793
13794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013795 tg3_flag(tp, 5717_PLUS))
13796 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013797
Matt Carlson321d32a2008-11-21 17:22:19 -080013798 /* Intentionally exclude ASIC_REV_5906 */
13799 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080013800 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013801 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013802 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013803 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013804 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013805 tg3_flag(tp, 57765_PLUS))
13806 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013807
13808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13809 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013810 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013811 tg3_flag(tp, 5755_PLUS) ||
13812 tg3_flag(tp, 5780_CLASS))
13813 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013814
Matt Carlson6ff6f812011-05-19 12:12:54 +000013815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013816 tg3_flag(tp, 5750_PLUS))
13817 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013818
Matt Carlson507399f2009-11-13 13:03:37 +000013819 /* Determine TSO capabilities */
Matt Carlson2866d952011-02-10 20:06:46 -080013820 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson4d163b72011-01-25 15:58:48 +000013821 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013822 else if (tg3_flag(tp, 57765_PLUS))
13823 tg3_flag_set(tp, HW_TSO_3);
13824 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013826 tg3_flag_set(tp, HW_TSO_2);
13827 else if (tg3_flag(tp, 5750_PLUS)) {
13828 tg3_flag_set(tp, HW_TSO_1);
13829 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013830 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13831 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013832 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013833 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13834 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13835 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013836 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013837 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13838 tp->fw_needed = FIRMWARE_TG3TSO5;
13839 else
13840 tp->fw_needed = FIRMWARE_TG3TSO;
13841 }
13842
Matt Carlsondabc5c62011-05-19 12:12:52 +000013843 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013844 if (tg3_flag(tp, HW_TSO_1) ||
13845 tg3_flag(tp, HW_TSO_2) ||
13846 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsondabc5c62011-05-19 12:12:52 +000013847 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13848 tg3_flag_set(tp, TSO_CAPABLE);
13849 else {
13850 tg3_flag_clear(tp, TSO_CAPABLE);
13851 tg3_flag_clear(tp, TSO_BUG);
13852 tp->fw_needed = NULL;
13853 }
13854
13855 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13856 tp->fw_needed = FIRMWARE_TG3;
13857
Matt Carlson507399f2009-11-13 13:03:37 +000013858 tp->irq_max = 1;
13859
Joe Perches63c3a662011-04-26 08:12:10 +000013860 if (tg3_flag(tp, 5750_PLUS)) {
13861 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013862 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13863 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13864 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13865 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13866 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000013867 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013868
Joe Perches63c3a662011-04-26 08:12:10 +000013869 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013870 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013871 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070013872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013873
Joe Perches63c3a662011-04-26 08:12:10 +000013874 if (tg3_flag(tp, 57765_PLUS)) {
13875 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000013876 tp->irq_max = TG3_IRQ_MAX_VECS;
13877 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013878 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013879
Matt Carlson2ffcc982011-05-19 12:12:44 +000013880 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000013881 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013882
Joe Perches63c3a662011-04-26 08:12:10 +000013883 if (tg3_flag(tp, 5717_PLUS))
13884 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000013885
Joe Perches63c3a662011-04-26 08:12:10 +000013886 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlson2866d952011-02-10 20:06:46 -080013887 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Joe Perches63c3a662011-04-26 08:12:10 +000013888 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000013889
Joe Perches63c3a662011-04-26 08:12:10 +000013890 if (!tg3_flag(tp, 5705_PLUS) ||
13891 tg3_flag(tp, 5780_CLASS) ||
13892 tg3_flag(tp, USE_JUMBO_BDFLAG))
13893 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070013894
Matt Carlson52f44902008-11-21 17:17:04 -080013895 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13896 &pci_state_reg);
13897
Jon Mason708ebb32011-06-27 12:56:50 +000013898 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013899 u16 lnkctl;
13900
Joe Perches63c3a662011-04-26 08:12:10 +000013901 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013902
Matt Carlsoncf790032010-11-24 08:31:48 +000013903 tp->pcie_readrq = 4096;
Matt Carlsond78b59f2011-04-05 14:22:46 +000013904 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13905 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013906 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013907
13908 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013909
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013910 pci_read_config_word(tp->pdev,
Jon Mason708ebb32011-06-27 12:56:50 +000013911 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013912 &lnkctl);
13913 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000013914 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13915 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013916 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000013917 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000013918 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013920 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013921 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13922 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000013923 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b05902010-01-20 16:58:02 +000013924 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013925 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080013926 }
Matt Carlson52f44902008-11-21 17:17:04 -080013927 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb32011-06-27 12:56:50 +000013928 /* BCM5785 devices are effectively PCIe devices, and should
13929 * follow PCIe codepaths, but do not have a PCIe capabilities
13930 * section.
13931 */
Joe Perches63c3a662011-04-26 08:12:10 +000013932 tg3_flag_set(tp, PCI_EXPRESS);
13933 } else if (!tg3_flag(tp, 5705_PLUS) ||
13934 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080013935 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13936 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013937 dev_err(&tp->pdev->dev,
13938 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013939 return -EIO;
13940 }
13941
13942 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000013943 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080013944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013945
Michael Chan399de502005-10-03 14:02:39 -070013946 /* If we have an AMD 762 or VIA K8T800 chipset, write
13947 * reordering to the mailbox registers done by the host
13948 * controller can cause major troubles. We read back from
13949 * every mailbox register write to force the writes to be
13950 * posted to the chip in order.
13951 */
Matt Carlson41434702011-03-09 16:58:22 +000013952 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013953 !tg3_flag(tp, PCI_EXPRESS))
13954 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070013955
Matt Carlson69fc4052008-12-21 20:19:57 -080013956 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13957 &tp->pci_cacheline_sz);
13958 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13959 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013960 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13961 tp->pci_lat_timer < 64) {
13962 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013963 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13964 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013965 }
13966
Matt Carlson16821282011-07-13 09:27:28 +000013967 /* Important! -- It is critical that the PCI-X hw workaround
13968 * situation is decided before the first MMIO register access.
13969 */
Matt Carlson52f44902008-11-21 17:17:04 -080013970 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13971 /* 5700 BX chips need to have their TX producer index
13972 * mailboxes written twice to workaround a bug.
13973 */
Joe Perches63c3a662011-04-26 08:12:10 +000013974 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070013975
Matt Carlson52f44902008-11-21 17:17:04 -080013976 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013977 *
13978 * The workaround is to use indirect register accesses
13979 * for all chip writes not to mailbox registers.
13980 */
Joe Perches63c3a662011-04-26 08:12:10 +000013981 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013982 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013983
Joe Perches63c3a662011-04-26 08:12:10 +000013984 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013985
13986 /* The chip can have it's power management PCI config
13987 * space registers clobbered due to this bug.
13988 * So explicitly force the chip into D0 here.
13989 */
Matt Carlson9974a352007-10-07 23:27:28 -070013990 pci_read_config_dword(tp->pdev,
13991 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013992 &pm_reg);
13993 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13994 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013995 pci_write_config_dword(tp->pdev,
13996 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013997 pm_reg);
13998
13999 /* Also, force SERR#/PERR# in PCI command. */
14000 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14001 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14002 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14003 }
14004 }
14005
Linus Torvalds1da177e2005-04-16 15:20:36 -070014006 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014007 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014008 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014009 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014010
14011 /* Chip-specific fixup from Broadcom driver */
14012 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14013 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14014 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14015 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14016 }
14017
Michael Chan1ee582d2005-08-09 20:16:46 -070014018 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014019 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014020 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014021 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014022 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014023 tp->write32_tx_mbox = tg3_write32;
14024 tp->write32_rx_mbox = tg3_write32;
14025
14026 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014027 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014028 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014029 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014030 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014031 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14032 /*
14033 * Back to back register writes can cause problems on these
14034 * chips, the workaround is to read back all reg writes
14035 * except those to mailbox regs.
14036 *
14037 * See tg3_write_indirect_reg32().
14038 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014039 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014040 }
14041
Joe Perches63c3a662011-04-26 08:12:10 +000014042 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014043 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014044 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014045 tp->write32_rx_mbox = tg3_write_flush_reg32;
14046 }
Michael Chan20094932005-08-09 20:16:32 -070014047
Joe Perches63c3a662011-04-26 08:12:10 +000014048 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014049 tp->read32 = tg3_read_indirect_reg32;
14050 tp->write32 = tg3_write_indirect_reg32;
14051 tp->read32_mbox = tg3_read_indirect_mbox;
14052 tp->write32_mbox = tg3_write_indirect_mbox;
14053 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14054 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14055
14056 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014057 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014058
14059 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14060 pci_cmd &= ~PCI_COMMAND_MEMORY;
14061 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14062 }
Michael Chanb5d37722006-09-27 16:06:21 -070014063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14064 tp->read32_mbox = tg3_read32_mbox_5906;
14065 tp->write32_mbox = tg3_write32_mbox_5906;
14066 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14067 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14068 }
Michael Chan68929142005-08-09 20:17:14 -070014069
Michael Chanbbadf502006-04-06 21:46:34 -070014070 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014071 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014072 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014074 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014075
Matt Carlson16821282011-07-13 09:27:28 +000014076 /* The memory arbiter has to be enabled in order for SRAM accesses
14077 * to succeed. Normally on powerup the tg3 chip firmware will make
14078 * sure it is enabled, but other entities such as system netboot
14079 * code might disable it.
14080 */
14081 val = tr32(MEMARB_MODE);
14082 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14083
Matt Carlson69f11c92011-07-13 09:27:30 +000014084 if (tg3_flag(tp, PCIX_MODE)) {
14085 pci_read_config_dword(tp->pdev,
14086 tp->pcix_cap + PCI_X_STATUS, &val);
14087 tp->pci_fn = val & 0x7;
14088 } else {
14089 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14090 }
14091
Michael Chan7d0c41e2005-04-21 17:06:20 -070014092 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014093 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014094 * determined before calling tg3_set_power_state() so that
14095 * we know whether or not to switch out of Vaux power.
14096 * When the flag is set, it means that GPIO1 is used for eeprom
14097 * write protect and also implies that it is a LOM where GPIOs
14098 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014099 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014100 tg3_get_eeprom_hw_cfg(tp);
14101
Joe Perches63c3a662011-04-26 08:12:10 +000014102 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014103 /* Allow reads and writes to the
14104 * APE register and memory space.
14105 */
14106 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +000014107 PCISTATE_ALLOW_APE_SHMEM_WR |
14108 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014109 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14110 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014111
14112 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014113 }
14114
Matt Carlson9936bcf2007-10-10 18:03:07 -070014115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014117 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014118 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014119 tg3_flag(tp, 57765_PLUS))
14120 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014121
Matt Carlson16821282011-07-13 09:27:28 +000014122 /* Set up tp->grc_local_ctrl before calling
14123 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14124 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014125 * It is also used as eeprom write protect on LOMs.
14126 */
14127 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014129 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014130 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14131 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014132 /* Unused GPIO3 must be driven as output on 5752 because there
14133 * are no pull-up resistors on unused GPIO pins.
14134 */
14135 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14136 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014137
Matt Carlson321d32a2008-11-21 17:22:19 -080014138 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014141 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14142
Matt Carlson8d519ab2009-04-20 06:58:01 +000014143 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14144 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014145 /* Turn off the debug UART. */
14146 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014147 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014148 /* Keep VMain power. */
14149 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14150 GRC_LCLCTRL_GPIO_OUTPUT0;
14151 }
14152
Matt Carlson16821282011-07-13 09:27:28 +000014153 /* Switch out of Vaux if it is a NIC */
14154 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014155
Linus Torvalds1da177e2005-04-16 15:20:36 -070014156 /* Derive initial jumbo mode from MTU assigned in
14157 * ether_setup() via the alloc_etherdev() call
14158 */
Joe Perches63c3a662011-04-26 08:12:10 +000014159 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14160 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014161
14162 /* Determine WakeOnLan speed to use. */
14163 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14164 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14165 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14166 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014167 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014168 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014169 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014170 }
14171
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014173 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014174
Linus Torvalds1da177e2005-04-16 15:20:36 -070014175 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014176 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14177 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014178 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014179 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014180 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14181 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14182 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014183
14184 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14185 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014186 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014187 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014188 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014189
Joe Perches63c3a662011-04-26 08:12:10 +000014190 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014191 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014192 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014193 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014194 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014195 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014196 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014197 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014199 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14200 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014201 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014202 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014203 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014204 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014205 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014207
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014208 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14209 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14210 tp->phy_otp = tg3_read_otp_phycfg(tp);
14211 if (tp->phy_otp == 0)
14212 tp->phy_otp = TG3_OTP_DEFAULT;
14213 }
14214
Joe Perches63c3a662011-04-26 08:12:10 +000014215 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014216 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14217 else
14218 tp->mi_mode = MAC_MI_MODE_BASE;
14219
Linus Torvalds1da177e2005-04-16 15:20:36 -070014220 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014221 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14222 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14223 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14224
Matt Carlson4d958472011-04-20 07:57:35 +000014225 /* Set these bits to enable statistics workaround. */
14226 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14227 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14228 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14229 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14230 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14231 }
14232
Matt Carlson321d32a2008-11-21 17:22:19 -080014233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014235 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014236
Matt Carlson158d7ab2008-05-29 01:37:54 -070014237 err = tg3_mdio_init(tp);
14238 if (err)
14239 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014240
14241 /* Initialize data/descriptor byte/word swapping. */
14242 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014243 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14244 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14245 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14246 GRC_MODE_B2HRX_ENABLE |
14247 GRC_MODE_HTX2B_ENABLE |
14248 GRC_MODE_HOST_STACKUP);
14249 else
14250 val &= GRC_MODE_HOST_STACKUP;
14251
Linus Torvalds1da177e2005-04-16 15:20:36 -070014252 tw32(GRC_MODE, val | tp->grc_mode);
14253
14254 tg3_switch_clocks(tp);
14255
14256 /* Clear this out for sanity. */
14257 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14258
14259 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14260 &pci_state_reg);
14261 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014262 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014263 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14264
14265 if (chiprevid == CHIPREV_ID_5701_A0 ||
14266 chiprevid == CHIPREV_ID_5701_B0 ||
14267 chiprevid == CHIPREV_ID_5701_B2 ||
14268 chiprevid == CHIPREV_ID_5701_B5) {
14269 void __iomem *sram_base;
14270
14271 /* Write some dummy words into the SRAM status block
14272 * area, see if it reads back correctly. If the return
14273 * value is bad, force enable the PCIX workaround.
14274 */
14275 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14276
14277 writel(0x00000000, sram_base);
14278 writel(0x00000000, sram_base + 4);
14279 writel(0xffffffff, sram_base + 4);
14280 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014281 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014282 }
14283 }
14284
14285 udelay(50);
14286 tg3_nvram_init(tp);
14287
14288 grc_misc_cfg = tr32(GRC_MISC_CFG);
14289 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14290
Linus Torvalds1da177e2005-04-16 15:20:36 -070014291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14292 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14293 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014294 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014295
Joe Perches63c3a662011-04-26 08:12:10 +000014296 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014297 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014298 tg3_flag_set(tp, TAGGED_STATUS);
14299 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014300 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14301 HOSTCC_MODE_CLRTICK_TXBD);
14302
14303 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14304 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14305 tp->misc_host_ctrl);
14306 }
14307
Matt Carlson3bda1252008-08-15 14:08:22 -070014308 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014309 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014310 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014311 else
14312 tp->mac_mode = TG3_DEF_MAC_MODE;
14313
Linus Torvalds1da177e2005-04-16 15:20:36 -070014314 /* these are limited to 10/100 only */
14315 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14316 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14317 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14318 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14319 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14320 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14321 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14322 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14323 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014324 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14325 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014326 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014327 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14328 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014329 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14330 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014331
14332 err = tg3_phy_probe(tp);
14333 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014334 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014335 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014336 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014337 }
14338
Matt Carlson184b8902010-04-05 10:19:25 +000014339 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014340 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014341
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014342 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14343 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014344 } else {
14345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014346 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014347 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014348 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014349 }
14350
14351 /* 5700 {AX,BX} chips have a broken status block link
14352 * change bit implementation, so we must use the
14353 * status register in those cases.
14354 */
14355 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014356 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014357 else
Joe Perches63c3a662011-04-26 08:12:10 +000014358 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014359
14360 /* The led_ctrl is set during tg3_phy_probe, here we might
14361 * have to force the link status polling mechanism based
14362 * upon subsystem IDs.
14363 */
14364 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014366 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14367 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014368 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014369 }
14370
14371 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014372 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014373 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014374 else
Joe Perches63c3a662011-04-26 08:12:10 +000014375 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014376
Matt Carlsonbf933c82011-01-25 15:58:49 +000014377 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014378 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014380 tg3_flag(tp, PCIX_MODE)) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000014381 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014382#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014383 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014384#endif
14385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014386
Matt Carlson2c49a442010-09-30 10:34:35 +000014387 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14388 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014389 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14390
Matt Carlson2c49a442010-09-30 10:34:35 +000014391 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014392
14393 /* Increment the rx prod index on the rx std ring by at most
14394 * 8 for these chips to workaround hw errata.
14395 */
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14397 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14398 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14399 tp->rx_std_max_post = 8;
14400
Joe Perches63c3a662011-04-26 08:12:10 +000014401 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014402 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14403 PCIE_PWR_MGMT_L1_THRESH_MSK;
14404
Linus Torvalds1da177e2005-04-16 15:20:36 -070014405 return err;
14406}
14407
David S. Miller49b6e95f2007-03-29 01:38:42 -070014408#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014409static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14410{
14411 struct net_device *dev = tp->dev;
14412 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014413 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014414 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014415 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014416
David S. Miller49b6e95f2007-03-29 01:38:42 -070014417 addr = of_get_property(dp, "local-mac-address", &len);
14418 if (addr && len == 6) {
14419 memcpy(dev->dev_addr, addr, 6);
14420 memcpy(dev->perm_addr, dev->dev_addr, 6);
14421 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014422 }
14423 return -ENODEV;
14424}
14425
14426static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14427{
14428 struct net_device *dev = tp->dev;
14429
14430 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014431 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014432 return 0;
14433}
14434#endif
14435
14436static int __devinit tg3_get_device_address(struct tg3 *tp)
14437{
14438 struct net_device *dev = tp->dev;
14439 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014440 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014441
David S. Miller49b6e95f2007-03-29 01:38:42 -070014442#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014443 if (!tg3_get_macaddr_sparc(tp))
14444 return 0;
14445#endif
14446
14447 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014448 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014449 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014450 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14451 mac_offset = 0xcc;
14452 if (tg3_nvram_lock(tp))
14453 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14454 else
14455 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014456 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014457 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014458 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014459 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014460 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014461 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014462 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014463
14464 /* First try to get it from MAC address mailbox. */
14465 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14466 if ((hi >> 16) == 0x484b) {
14467 dev->dev_addr[0] = (hi >> 8) & 0xff;
14468 dev->dev_addr[1] = (hi >> 0) & 0xff;
14469
14470 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14471 dev->dev_addr[2] = (lo >> 24) & 0xff;
14472 dev->dev_addr[3] = (lo >> 16) & 0xff;
14473 dev->dev_addr[4] = (lo >> 8) & 0xff;
14474 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014475
Michael Chan008652b2006-03-27 23:14:53 -080014476 /* Some old bootcode may report a 0 MAC address in SRAM */
14477 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14478 }
14479 if (!addr_ok) {
14480 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014481 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014482 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014483 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014484 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14485 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014486 }
14487 /* Finally just fetch it out of the MAC control regs. */
14488 else {
14489 hi = tr32(MAC_ADDR_0_HIGH);
14490 lo = tr32(MAC_ADDR_0_LOW);
14491
14492 dev->dev_addr[5] = lo & 0xff;
14493 dev->dev_addr[4] = (lo >> 8) & 0xff;
14494 dev->dev_addr[3] = (lo >> 16) & 0xff;
14495 dev->dev_addr[2] = (lo >> 24) & 0xff;
14496 dev->dev_addr[1] = hi & 0xff;
14497 dev->dev_addr[0] = (hi >> 8) & 0xff;
14498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014499 }
14500
14501 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014502#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014503 if (!tg3_get_default_macaddr_sparc(tp))
14504 return 0;
14505#endif
14506 return -EINVAL;
14507 }
John W. Linville2ff43692005-09-12 14:44:20 -070014508 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014509 return 0;
14510}
14511
David S. Miller59e6b432005-05-18 22:50:10 -070014512#define BOUNDARY_SINGLE_CACHELINE 1
14513#define BOUNDARY_MULTI_CACHELINE 2
14514
14515static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14516{
14517 int cacheline_size;
14518 u8 byte;
14519 int goal;
14520
14521 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14522 if (byte == 0)
14523 cacheline_size = 1024;
14524 else
14525 cacheline_size = (int) byte * 4;
14526
14527 /* On 5703 and later chips, the boundary bits have no
14528 * effect.
14529 */
14530 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14531 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014532 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014533 goto out;
14534
14535#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14536 goal = BOUNDARY_MULTI_CACHELINE;
14537#else
14538#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14539 goal = BOUNDARY_SINGLE_CACHELINE;
14540#else
14541 goal = 0;
14542#endif
14543#endif
14544
Joe Perches63c3a662011-04-26 08:12:10 +000014545 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014546 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14547 goto out;
14548 }
14549
David S. Miller59e6b432005-05-18 22:50:10 -070014550 if (!goal)
14551 goto out;
14552
14553 /* PCI controllers on most RISC systems tend to disconnect
14554 * when a device tries to burst across a cache-line boundary.
14555 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14556 *
14557 * Unfortunately, for PCI-E there are only limited
14558 * write-side controls for this, and thus for reads
14559 * we will still get the disconnects. We'll also waste
14560 * these PCI cycles for both read and write for chips
14561 * other than 5700 and 5701 which do not implement the
14562 * boundary bits.
14563 */
Joe Perches63c3a662011-04-26 08:12:10 +000014564 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014565 switch (cacheline_size) {
14566 case 16:
14567 case 32:
14568 case 64:
14569 case 128:
14570 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14571 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14572 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14573 } else {
14574 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14575 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14576 }
14577 break;
14578
14579 case 256:
14580 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14581 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14582 break;
14583
14584 default:
14585 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14586 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14587 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014588 }
Joe Perches63c3a662011-04-26 08:12:10 +000014589 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014590 switch (cacheline_size) {
14591 case 16:
14592 case 32:
14593 case 64:
14594 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14595 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14596 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14597 break;
14598 }
14599 /* fallthrough */
14600 case 128:
14601 default:
14602 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14603 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14604 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014605 }
David S. Miller59e6b432005-05-18 22:50:10 -070014606 } else {
14607 switch (cacheline_size) {
14608 case 16:
14609 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14610 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14611 DMA_RWCTRL_WRITE_BNDRY_16);
14612 break;
14613 }
14614 /* fallthrough */
14615 case 32:
14616 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14617 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14618 DMA_RWCTRL_WRITE_BNDRY_32);
14619 break;
14620 }
14621 /* fallthrough */
14622 case 64:
14623 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14624 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14625 DMA_RWCTRL_WRITE_BNDRY_64);
14626 break;
14627 }
14628 /* fallthrough */
14629 case 128:
14630 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14631 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14632 DMA_RWCTRL_WRITE_BNDRY_128);
14633 break;
14634 }
14635 /* fallthrough */
14636 case 256:
14637 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14638 DMA_RWCTRL_WRITE_BNDRY_256);
14639 break;
14640 case 512:
14641 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14642 DMA_RWCTRL_WRITE_BNDRY_512);
14643 break;
14644 case 1024:
14645 default:
14646 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14647 DMA_RWCTRL_WRITE_BNDRY_1024);
14648 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014649 }
David S. Miller59e6b432005-05-18 22:50:10 -070014650 }
14651
14652out:
14653 return val;
14654}
14655
Linus Torvalds1da177e2005-04-16 15:20:36 -070014656static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14657{
14658 struct tg3_internal_buffer_desc test_desc;
14659 u32 sram_dma_descs;
14660 int i, ret;
14661
14662 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14663
14664 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14665 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14666 tw32(RDMAC_STATUS, 0);
14667 tw32(WDMAC_STATUS, 0);
14668
14669 tw32(BUFMGR_MODE, 0);
14670 tw32(FTQ_RESET, 0);
14671
14672 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14673 test_desc.addr_lo = buf_dma & 0xffffffff;
14674 test_desc.nic_mbuf = 0x00002100;
14675 test_desc.len = size;
14676
14677 /*
14678 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14679 * the *second* time the tg3 driver was getting loaded after an
14680 * initial scan.
14681 *
14682 * Broadcom tells me:
14683 * ...the DMA engine is connected to the GRC block and a DMA
14684 * reset may affect the GRC block in some unpredictable way...
14685 * The behavior of resets to individual blocks has not been tested.
14686 *
14687 * Broadcom noted the GRC reset will also reset all sub-components.
14688 */
14689 if (to_device) {
14690 test_desc.cqid_sqid = (13 << 8) | 2;
14691
14692 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14693 udelay(40);
14694 } else {
14695 test_desc.cqid_sqid = (16 << 8) | 7;
14696
14697 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14698 udelay(40);
14699 }
14700 test_desc.flags = 0x00000005;
14701
14702 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14703 u32 val;
14704
14705 val = *(((u32 *)&test_desc) + i);
14706 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14707 sram_dma_descs + (i * sizeof(u32)));
14708 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14709 }
14710 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14711
Matt Carlson859a5882010-04-05 10:19:28 +000014712 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014713 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a5882010-04-05 10:19:28 +000014714 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014715 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014716
14717 ret = -ENODEV;
14718 for (i = 0; i < 40; i++) {
14719 u32 val;
14720
14721 if (to_device)
14722 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14723 else
14724 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14725 if ((val & 0xffff) == sram_dma_descs) {
14726 ret = 0;
14727 break;
14728 }
14729
14730 udelay(100);
14731 }
14732
14733 return ret;
14734}
14735
David S. Millerded73402005-05-23 13:59:47 -070014736#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014737
Matt Carlson41434702011-03-09 16:58:22 +000014738static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014739 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14740 { },
14741};
14742
Linus Torvalds1da177e2005-04-16 15:20:36 -070014743static int __devinit tg3_test_dma(struct tg3 *tp)
14744{
14745 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014746 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014747 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014748
Matt Carlson4bae65c2010-11-24 08:31:52 +000014749 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14750 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014751 if (!buf) {
14752 ret = -ENOMEM;
14753 goto out_nofree;
14754 }
14755
14756 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14757 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14758
David S. Miller59e6b432005-05-18 22:50:10 -070014759 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014760
Joe Perches63c3a662011-04-26 08:12:10 +000014761 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014762 goto out;
14763
Joe Perches63c3a662011-04-26 08:12:10 +000014764 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014765 /* DMA read watermark not used on PCIE */
14766 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014767 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014770 tp->dma_rwctrl |= 0x003f0000;
14771 else
14772 tp->dma_rwctrl |= 0x003f000f;
14773 } else {
14774 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14776 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014777 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014778
Michael Chan4a29cc22006-03-19 13:21:12 -080014779 /* If the 5704 is behind the EPB bridge, we can
14780 * do the less restrictive ONE_DMA workaround for
14781 * better performance.
14782 */
Joe Perches63c3a662011-04-26 08:12:10 +000014783 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14785 tp->dma_rwctrl |= 0x8000;
14786 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014787 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14788
Michael Chan49afdeb2007-02-13 12:17:03 -080014789 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14790 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014791 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014792 tp->dma_rwctrl |=
14793 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14794 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14795 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014796 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14797 /* 5780 always in PCIX mode */
14798 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014799 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14800 /* 5714 always in PCIX mode */
14801 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014802 } else {
14803 tp->dma_rwctrl |= 0x001b000f;
14804 }
14805 }
14806
14807 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14809 tp->dma_rwctrl &= 0xfffffff0;
14810
14811 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14812 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14813 /* Remove this if it causes problems for some boards. */
14814 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14815
14816 /* On 5700/5701 chips, we need to set this bit.
14817 * Otherwise the chip will issue cacheline transactions
14818 * to streamable DMA memory with not all the byte
14819 * enables turned on. This is an error on several
14820 * RISC PCI controllers, in particular sparc64.
14821 *
14822 * On 5703/5704 chips, this bit has been reassigned
14823 * a different meaning. In particular, it is used
14824 * on those chips to enable a PCI-X workaround.
14825 */
14826 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14827 }
14828
14829 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14830
14831#if 0
14832 /* Unneeded, already done by tg3_get_invariants. */
14833 tg3_switch_clocks(tp);
14834#endif
14835
Linus Torvalds1da177e2005-04-16 15:20:36 -070014836 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14837 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14838 goto out;
14839
David S. Miller59e6b432005-05-18 22:50:10 -070014840 /* It is best to perform DMA test with maximum write burst size
14841 * to expose the 5700/5701 write DMA bug.
14842 */
14843 saved_dma_rwctrl = tp->dma_rwctrl;
14844 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14845 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14846
Linus Torvalds1da177e2005-04-16 15:20:36 -070014847 while (1) {
14848 u32 *p = buf, i;
14849
14850 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14851 p[i] = i;
14852
14853 /* Send the buffer to the chip. */
14854 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14855 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014856 dev_err(&tp->pdev->dev,
14857 "%s: Buffer write failed. err = %d\n",
14858 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014859 break;
14860 }
14861
14862#if 0
14863 /* validate data reached card RAM correctly. */
14864 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14865 u32 val;
14866 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14867 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014868 dev_err(&tp->pdev->dev,
14869 "%s: Buffer corrupted on device! "
14870 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014871 /* ret = -ENODEV here? */
14872 }
14873 p[i] = 0;
14874 }
14875#endif
14876 /* Now read it back. */
14877 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14878 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014879 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14880 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014881 break;
14882 }
14883
14884 /* Verify it. */
14885 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14886 if (p[i] == i)
14887 continue;
14888
David S. Miller59e6b432005-05-18 22:50:10 -070014889 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14890 DMA_RWCTRL_WRITE_BNDRY_16) {
14891 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014892 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14893 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14894 break;
14895 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014896 dev_err(&tp->pdev->dev,
14897 "%s: Buffer corrupted on read back! "
14898 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014899 ret = -ENODEV;
14900 goto out;
14901 }
14902 }
14903
14904 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14905 /* Success. */
14906 ret = 0;
14907 break;
14908 }
14909 }
David S. Miller59e6b432005-05-18 22:50:10 -070014910 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14911 DMA_RWCTRL_WRITE_BNDRY_16) {
14912 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014913 * now look for chipsets that are known to expose the
14914 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014915 */
Matt Carlson41434702011-03-09 16:58:22 +000014916 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014917 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14918 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a5882010-04-05 10:19:28 +000014919 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014920 /* Safe to use the calculated DMA boundary. */
14921 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a5882010-04-05 10:19:28 +000014922 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014923
David S. Miller59e6b432005-05-18 22:50:10 -070014924 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14925 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014926
14927out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014928 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014929out_nofree:
14930 return ret;
14931}
14932
Linus Torvalds1da177e2005-04-16 15:20:36 -070014933static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14934{
Joe Perches63c3a662011-04-26 08:12:10 +000014935 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000014936 tp->bufmgr_config.mbuf_read_dma_low_water =
14937 DEFAULT_MB_RDMA_LOW_WATER_5705;
14938 tp->bufmgr_config.mbuf_mac_rx_low_water =
14939 DEFAULT_MB_MACRX_LOW_WATER_57765;
14940 tp->bufmgr_config.mbuf_high_water =
14941 DEFAULT_MB_HIGH_WATER_57765;
14942
14943 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14944 DEFAULT_MB_RDMA_LOW_WATER_5705;
14945 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14946 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14947 tp->bufmgr_config.mbuf_high_water_jumbo =
14948 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000014949 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec172005-07-25 12:31:48 -070014950 tp->bufmgr_config.mbuf_read_dma_low_water =
14951 DEFAULT_MB_RDMA_LOW_WATER_5705;
14952 tp->bufmgr_config.mbuf_mac_rx_low_water =
14953 DEFAULT_MB_MACRX_LOW_WATER_5705;
14954 tp->bufmgr_config.mbuf_high_water =
14955 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14957 tp->bufmgr_config.mbuf_mac_rx_low_water =
14958 DEFAULT_MB_MACRX_LOW_WATER_5906;
14959 tp->bufmgr_config.mbuf_high_water =
14960 DEFAULT_MB_HIGH_WATER_5906;
14961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014962
Michael Chanfdfec172005-07-25 12:31:48 -070014963 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14964 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14965 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14966 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14967 tp->bufmgr_config.mbuf_high_water_jumbo =
14968 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14969 } else {
14970 tp->bufmgr_config.mbuf_read_dma_low_water =
14971 DEFAULT_MB_RDMA_LOW_WATER;
14972 tp->bufmgr_config.mbuf_mac_rx_low_water =
14973 DEFAULT_MB_MACRX_LOW_WATER;
14974 tp->bufmgr_config.mbuf_high_water =
14975 DEFAULT_MB_HIGH_WATER;
14976
14977 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14978 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14979 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14980 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14981 tp->bufmgr_config.mbuf_high_water_jumbo =
14982 DEFAULT_MB_HIGH_WATER_JUMBO;
14983 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014984
14985 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14986 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14987}
14988
14989static char * __devinit tg3_phy_string(struct tg3 *tp)
14990{
Matt Carlson79eb6902010-02-17 15:17:03 +000014991 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14992 case TG3_PHY_ID_BCM5400: return "5400";
14993 case TG3_PHY_ID_BCM5401: return "5401";
14994 case TG3_PHY_ID_BCM5411: return "5411";
14995 case TG3_PHY_ID_BCM5701: return "5701";
14996 case TG3_PHY_ID_BCM5703: return "5703";
14997 case TG3_PHY_ID_BCM5704: return "5704";
14998 case TG3_PHY_ID_BCM5705: return "5705";
14999 case TG3_PHY_ID_BCM5750: return "5750";
15000 case TG3_PHY_ID_BCM5752: return "5752";
15001 case TG3_PHY_ID_BCM5714: return "5714";
15002 case TG3_PHY_ID_BCM5780: return "5780";
15003 case TG3_PHY_ID_BCM5755: return "5755";
15004 case TG3_PHY_ID_BCM5787: return "5787";
15005 case TG3_PHY_ID_BCM5784: return "5784";
15006 case TG3_PHY_ID_BCM5756: return "5722/5756";
15007 case TG3_PHY_ID_BCM5906: return "5906";
15008 case TG3_PHY_ID_BCM5761: return "5761";
15009 case TG3_PHY_ID_BCM5718C: return "5718C";
15010 case TG3_PHY_ID_BCM5718S: return "5718S";
15011 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015012 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015013 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015014 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015015 case 0: return "serdes";
15016 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015018}
15019
Michael Chanf9804dd2005-09-27 12:13:10 -070015020static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15021{
Joe Perches63c3a662011-04-26 08:12:10 +000015022 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015023 strcpy(str, "PCI Express");
15024 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015025 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015026 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15027
15028 strcpy(str, "PCIX:");
15029
15030 if ((clock_ctrl == 7) ||
15031 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15032 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15033 strcat(str, "133MHz");
15034 else if (clock_ctrl == 0)
15035 strcat(str, "33MHz");
15036 else if (clock_ctrl == 2)
15037 strcat(str, "50MHz");
15038 else if (clock_ctrl == 4)
15039 strcat(str, "66MHz");
15040 else if (clock_ctrl == 6)
15041 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015042 } else {
15043 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015044 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015045 strcat(str, "66MHz");
15046 else
15047 strcat(str, "33MHz");
15048 }
Joe Perches63c3a662011-04-26 08:12:10 +000015049 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015050 strcat(str, ":32-bit");
15051 else
15052 strcat(str, ":64-bit");
15053 return str;
15054}
15055
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015056static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015057{
15058 struct pci_dev *peer;
15059 unsigned int func, devnr = tp->pdev->devfn & ~7;
15060
15061 for (func = 0; func < 8; func++) {
15062 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15063 if (peer && peer != tp->pdev)
15064 break;
15065 pci_dev_put(peer);
15066 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015067 /* 5704 can be configured in single-port mode, set peer to
15068 * tp->pdev in that case.
15069 */
15070 if (!peer) {
15071 peer = tp->pdev;
15072 return peer;
15073 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015074
15075 /*
15076 * We don't need to keep the refcount elevated; there's no way
15077 * to remove one half of this device without removing the other
15078 */
15079 pci_dev_put(peer);
15080
15081 return peer;
15082}
15083
David S. Miller15f98502005-05-18 22:49:26 -070015084static void __devinit tg3_init_coal(struct tg3 *tp)
15085{
15086 struct ethtool_coalesce *ec = &tp->coal;
15087
15088 memset(ec, 0, sizeof(*ec));
15089 ec->cmd = ETHTOOL_GCOALESCE;
15090 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15091 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15092 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15093 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15094 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15095 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15096 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15097 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15098 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15099
15100 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15101 HOSTCC_MODE_CLRTICK_TXBD)) {
15102 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15103 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15104 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15105 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15106 }
Michael Chand244c892005-07-05 14:42:33 -070015107
Joe Perches63c3a662011-04-26 08:12:10 +000015108 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015109 ec->rx_coalesce_usecs_irq = 0;
15110 ec->tx_coalesce_usecs_irq = 0;
15111 ec->stats_block_coalesce_usecs = 0;
15112 }
David S. Miller15f98502005-05-18 22:49:26 -070015113}
15114
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015115static const struct net_device_ops tg3_netdev_ops = {
15116 .ndo_open = tg3_open,
15117 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015118 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015119 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015120 .ndo_validate_addr = eth_validate_addr,
15121 .ndo_set_multicast_list = tg3_set_rx_mode,
15122 .ndo_set_mac_address = tg3_set_mac_addr,
15123 .ndo_do_ioctl = tg3_ioctl,
15124 .ndo_tx_timeout = tg3_tx_timeout,
15125 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015126 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015127 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015128#ifdef CONFIG_NET_POLL_CONTROLLER
15129 .ndo_poll_controller = tg3_poll_controller,
15130#endif
15131};
15132
Linus Torvalds1da177e2005-04-16 15:20:36 -070015133static int __devinit tg3_init_one(struct pci_dev *pdev,
15134 const struct pci_device_id *ent)
15135{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015136 struct net_device *dev;
15137 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015138 int i, err, pm_cap;
15139 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015140 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015141 u64 dma_mask, persist_dma_mask;
Matt Carlson0da06062011-05-19 12:12:53 +000015142 u32 features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015143
Joe Perches05dbe002010-02-17 19:44:19 +000015144 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015145
15146 err = pci_enable_device(pdev);
15147 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015148 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015149 return err;
15150 }
15151
Linus Torvalds1da177e2005-04-16 15:20:36 -070015152 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15153 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015154 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015155 goto err_out_disable_pdev;
15156 }
15157
15158 pci_set_master(pdev);
15159
15160 /* Find power-management capability. */
15161 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15162 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015163 dev_err(&pdev->dev,
15164 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015165 err = -EIO;
15166 goto err_out_free_res;
15167 }
15168
Matt Carlson16821282011-07-13 09:27:28 +000015169 err = pci_set_power_state(pdev, PCI_D0);
15170 if (err) {
15171 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15172 goto err_out_free_res;
15173 }
15174
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015175 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015176 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015177 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015178 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015179 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015180 }
15181
Linus Torvalds1da177e2005-04-16 15:20:36 -070015182 SET_NETDEV_DEV(dev, &pdev->dev);
15183
Linus Torvalds1da177e2005-04-16 15:20:36 -070015184 tp = netdev_priv(dev);
15185 tp->pdev = pdev;
15186 tp->dev = dev;
15187 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015188 tp->rx_mode = TG3_DEF_RX_MODE;
15189 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015190
Linus Torvalds1da177e2005-04-16 15:20:36 -070015191 if (tg3_debug > 0)
15192 tp->msg_enable = tg3_debug;
15193 else
15194 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15195
15196 /* The word/byte swap controls here control register access byte
15197 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15198 * setting below.
15199 */
15200 tp->misc_host_ctrl =
15201 MISC_HOST_CTRL_MASK_PCI_INT |
15202 MISC_HOST_CTRL_WORD_SWAP |
15203 MISC_HOST_CTRL_INDIR_ACCESS |
15204 MISC_HOST_CTRL_PCISTATE_RW;
15205
15206 /* The NONFRM (non-frame) byte/word swap controls take effect
15207 * on descriptor entries, anything which isn't packet data.
15208 *
15209 * The StrongARM chips on the board (one for tx, one for rx)
15210 * are running in big-endian mode.
15211 */
15212 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15213 GRC_MODE_WSWAP_NONFRM_DATA);
15214#ifdef __BIG_ENDIAN
15215 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15216#endif
15217 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015218 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015219 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015220
Matt Carlsond5fe4882008-11-21 17:20:32 -080015221 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015222 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015223 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015224 err = -ENOMEM;
15225 goto err_out_free_dev;
15226 }
15227
Matt Carlsonc9cab242011-07-13 09:27:27 +000015228 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15229 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15230 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15231 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15232 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15233 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15234 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15235 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15236 tg3_flag_set(tp, ENABLE_APE);
15237 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15238 if (!tp->aperegs) {
15239 dev_err(&pdev->dev,
15240 "Cannot map APE registers, aborting\n");
15241 err = -ENOMEM;
15242 goto err_out_iounmap;
15243 }
15244 }
15245
Linus Torvalds1da177e2005-04-16 15:20:36 -070015246 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15247 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015248
Linus Torvalds1da177e2005-04-16 15:20:36 -070015249 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015250 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015251 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015252 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015253
15254 err = tg3_get_invariants(tp);
15255 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015256 dev_err(&pdev->dev,
15257 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015258 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015259 }
15260
Michael Chan4a29cc22006-03-19 13:21:12 -080015261 /* The EPB bridge inside 5714, 5715, and 5780 and any
15262 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015263 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15264 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15265 * do DMA address check in tg3_start_xmit().
15266 */
Joe Perches63c3a662011-04-26 08:12:10 +000015267 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015268 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015269 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015270 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015271#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015272 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015273#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015274 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015275 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015276
15277 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015278 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015279 err = pci_set_dma_mask(pdev, dma_mask);
15280 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015281 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015282 err = pci_set_consistent_dma_mask(pdev,
15283 persist_dma_mask);
15284 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015285 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15286 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015287 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015288 }
15289 }
15290 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015291 if (err || dma_mask == DMA_BIT_MASK(32)) {
15292 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015293 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015294 dev_err(&pdev->dev,
15295 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015296 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015297 }
15298 }
15299
Michael Chanfdfec172005-07-25 12:31:48 -070015300 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015301
Matt Carlson0da06062011-05-19 12:12:53 +000015302 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15303
15304 /* 5700 B0 chips do not support checksumming correctly due
15305 * to hardware bugs.
15306 */
15307 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15308 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15309
15310 if (tg3_flag(tp, 5755_PLUS))
15311 features |= NETIF_F_IPV6_CSUM;
15312 }
15313
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015314 /* TSO is on by default on chips that support hardware TSO.
15315 * Firmware TSO on older chips gives lower performance, so it
15316 * is off by default, but can be enabled using ethtool.
15317 */
Joe Perches63c3a662011-04-26 08:12:10 +000015318 if ((tg3_flag(tp, HW_TSO_1) ||
15319 tg3_flag(tp, HW_TSO_2) ||
15320 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015321 (features & NETIF_F_IP_CSUM))
15322 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015323 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015324 if (features & NETIF_F_IPV6_CSUM)
15325 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015326 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015327 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015328 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15329 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015330 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015331 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015332 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015333 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015334
Matt Carlsond542fe22011-05-19 16:02:43 +000015335 dev->features |= features;
15336 dev->vlan_features |= features;
15337
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015338 /*
15339 * Add loopback capability only for a subset of devices that support
15340 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15341 * loopback for the remaining devices.
15342 */
15343 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15344 !tg3_flag(tp, CPMU_PRESENT))
15345 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015346 features |= NETIF_F_LOOPBACK;
15347
Matt Carlson0da06062011-05-19 12:12:53 +000015348 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015349
Linus Torvalds1da177e2005-04-16 15:20:36 -070015350 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015351 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015352 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015353 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015354 tp->rx_pending = 63;
15355 }
15356
Linus Torvalds1da177e2005-04-16 15:20:36 -070015357 err = tg3_get_device_address(tp);
15358 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015359 dev_err(&pdev->dev,
15360 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015361 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015362 }
15363
Matt Carlsonc88864d2007-11-12 21:07:01 -080015364 /*
15365 * Reset chip in case UNDI or EFI driver did not shutdown
15366 * DMA self test will enable WDMAC and we'll see (spurious)
15367 * pending DMA on the PCI bus at that point.
15368 */
15369 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15370 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15371 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15372 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15373 }
15374
15375 err = tg3_test_dma(tp);
15376 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015377 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015378 goto err_out_apeunmap;
15379 }
15380
Matt Carlson78f90dc2009-11-13 13:03:42 +000015381 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15382 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15383 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015384 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015385 struct tg3_napi *tnapi = &tp->napi[i];
15386
15387 tnapi->tp = tp;
15388 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15389
15390 tnapi->int_mbox = intmbx;
15391 if (i < 4)
15392 intmbx += 0x8;
15393 else
15394 intmbx += 0x4;
15395
15396 tnapi->consmbox = rcvmbx;
15397 tnapi->prodmbox = sndmbx;
15398
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015399 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015400 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015401 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015402 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015403
Joe Perches63c3a662011-04-26 08:12:10 +000015404 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015405 break;
15406
15407 /*
15408 * If we support MSIX, we'll be using RSS. If we're using
15409 * RSS, the first vector only handles link interrupts and the
15410 * remaining vectors handle rx and tx interrupts. Reuse the
15411 * mailbox values for the next iteration. The values we setup
15412 * above are still useful for the single vectored mode.
15413 */
15414 if (!i)
15415 continue;
15416
15417 rcvmbx += 0x8;
15418
15419 if (sndmbx & 0x4)
15420 sndmbx -= 0x4;
15421 else
15422 sndmbx += 0xc;
15423 }
15424
Matt Carlsonc88864d2007-11-12 21:07:01 -080015425 tg3_init_coal(tp);
15426
Michael Chanc49a1562006-12-17 17:07:29 -080015427 pci_set_drvdata(pdev, dev);
15428
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015429 if (tg3_flag(tp, 5717_PLUS)) {
15430 /* Resume a low-power mode */
15431 tg3_frob_aux_power(tp, false);
15432 }
15433
Linus Torvalds1da177e2005-04-16 15:20:36 -070015434 err = register_netdev(dev);
15435 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015436 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015437 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015438 }
15439
Joe Perches05dbe002010-02-17 19:44:19 +000015440 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15441 tp->board_part_number,
15442 tp->pci_chip_rev_id,
15443 tg3_bus_string(tp, str),
15444 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015445
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015446 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015447 struct phy_device *phydev;
15448 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015449 netdev_info(dev,
15450 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015451 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015452 } else {
15453 char *ethtype;
15454
15455 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15456 ethtype = "10/100Base-TX";
15457 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15458 ethtype = "1000Base-SX";
15459 else
15460 ethtype = "10/100/1000Base-T";
15461
Matt Carlson5129c3a2010-04-05 10:19:23 +000015462 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015463 "(WireSpeed[%d], EEE[%d])\n",
15464 tg3_phy_string(tp), ethtype,
15465 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15466 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015467 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015468
Joe Perches05dbe002010-02-17 19:44:19 +000015469 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015470 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015471 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015472 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015473 tg3_flag(tp, ENABLE_ASF) != 0,
15474 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015475 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15476 tp->dma_rwctrl,
15477 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15478 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015479
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015480 pci_save_state(pdev);
15481
Linus Torvalds1da177e2005-04-16 15:20:36 -070015482 return 0;
15483
Matt Carlson0d3031d2007-10-10 18:02:43 -070015484err_out_apeunmap:
15485 if (tp->aperegs) {
15486 iounmap(tp->aperegs);
15487 tp->aperegs = NULL;
15488 }
15489
Linus Torvalds1da177e2005-04-16 15:20:36 -070015490err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015491 if (tp->regs) {
15492 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015493 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015495
15496err_out_free_dev:
15497 free_netdev(dev);
15498
Matt Carlson16821282011-07-13 09:27:28 +000015499err_out_power_down:
15500 pci_set_power_state(pdev, PCI_D3hot);
15501
Linus Torvalds1da177e2005-04-16 15:20:36 -070015502err_out_free_res:
15503 pci_release_regions(pdev);
15504
15505err_out_disable_pdev:
15506 pci_disable_device(pdev);
15507 pci_set_drvdata(pdev, NULL);
15508 return err;
15509}
15510
15511static void __devexit tg3_remove_one(struct pci_dev *pdev)
15512{
15513 struct net_device *dev = pci_get_drvdata(pdev);
15514
15515 if (dev) {
15516 struct tg3 *tp = netdev_priv(dev);
15517
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015518 if (tp->fw)
15519 release_firmware(tp->fw);
15520
Tejun Heo23f333a2010-12-12 16:45:14 +010015521 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015522
Joe Perches63c3a662011-04-26 08:12:10 +000015523 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015524 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015525 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015526 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015527
Linus Torvalds1da177e2005-04-16 15:20:36 -070015528 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015529 if (tp->aperegs) {
15530 iounmap(tp->aperegs);
15531 tp->aperegs = NULL;
15532 }
Michael Chan68929142005-08-09 20:17:14 -070015533 if (tp->regs) {
15534 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015535 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015536 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015537 free_netdev(dev);
15538 pci_release_regions(pdev);
15539 pci_disable_device(pdev);
15540 pci_set_drvdata(pdev, NULL);
15541 }
15542}
15543
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015544#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015545static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015546{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015547 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015548 struct net_device *dev = pci_get_drvdata(pdev);
15549 struct tg3 *tp = netdev_priv(dev);
15550 int err;
15551
15552 if (!netif_running(dev))
15553 return 0;
15554
Tejun Heo23f333a2010-12-12 16:45:14 +010015555 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015556 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015557 tg3_netif_stop(tp);
15558
15559 del_timer_sync(&tp->timer);
15560
David S. Millerf47c11e2005-06-24 20:18:35 -070015561 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015562 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015563 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015564
15565 netif_device_detach(dev);
15566
David S. Millerf47c11e2005-06-24 20:18:35 -070015567 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015568 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015569 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015570 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015571
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015572 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015573 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015574 int err2;
15575
David S. Millerf47c11e2005-06-24 20:18:35 -070015576 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015577
Joe Perches63c3a662011-04-26 08:12:10 +000015578 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015579 err2 = tg3_restart_hw(tp, 1);
15580 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015581 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015582
15583 tp->timer.expires = jiffies + tp->timer_offset;
15584 add_timer(&tp->timer);
15585
15586 netif_device_attach(dev);
15587 tg3_netif_start(tp);
15588
Michael Chanb9ec6c12006-07-25 16:37:27 -070015589out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015590 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015591
15592 if (!err2)
15593 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015594 }
15595
15596 return err;
15597}
15598
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015599static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015600{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015601 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015602 struct net_device *dev = pci_get_drvdata(pdev);
15603 struct tg3 *tp = netdev_priv(dev);
15604 int err;
15605
15606 if (!netif_running(dev))
15607 return 0;
15608
Linus Torvalds1da177e2005-04-16 15:20:36 -070015609 netif_device_attach(dev);
15610
David S. Millerf47c11e2005-06-24 20:18:35 -070015611 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015612
Joe Perches63c3a662011-04-26 08:12:10 +000015613 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015614 err = tg3_restart_hw(tp, 1);
15615 if (err)
15616 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015617
15618 tp->timer.expires = jiffies + tp->timer_offset;
15619 add_timer(&tp->timer);
15620
Linus Torvalds1da177e2005-04-16 15:20:36 -070015621 tg3_netif_start(tp);
15622
Michael Chanb9ec6c12006-07-25 16:37:27 -070015623out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015624 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015625
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015626 if (!err)
15627 tg3_phy_start(tp);
15628
Michael Chanb9ec6c12006-07-25 16:37:27 -070015629 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015630}
15631
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015632static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015633#define TG3_PM_OPS (&tg3_pm_ops)
15634
15635#else
15636
15637#define TG3_PM_OPS NULL
15638
15639#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015640
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015641/**
15642 * tg3_io_error_detected - called when PCI error is detected
15643 * @pdev: Pointer to PCI device
15644 * @state: The current pci connection state
15645 *
15646 * This function is called after a PCI bus error affecting
15647 * this device has been detected.
15648 */
15649static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15650 pci_channel_state_t state)
15651{
15652 struct net_device *netdev = pci_get_drvdata(pdev);
15653 struct tg3 *tp = netdev_priv(netdev);
15654 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15655
15656 netdev_info(netdev, "PCI I/O error detected\n");
15657
15658 rtnl_lock();
15659
15660 if (!netif_running(netdev))
15661 goto done;
15662
15663 tg3_phy_stop(tp);
15664
15665 tg3_netif_stop(tp);
15666
15667 del_timer_sync(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +000015668 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015669
15670 /* Want to make sure that the reset task doesn't run */
15671 cancel_work_sync(&tp->reset_task);
Joe Perches63c3a662011-04-26 08:12:10 +000015672 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15673 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015674
15675 netif_device_detach(netdev);
15676
15677 /* Clean up software state, even if MMIO is blocked */
15678 tg3_full_lock(tp, 0);
15679 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15680 tg3_full_unlock(tp);
15681
15682done:
15683 if (state == pci_channel_io_perm_failure)
15684 err = PCI_ERS_RESULT_DISCONNECT;
15685 else
15686 pci_disable_device(pdev);
15687
15688 rtnl_unlock();
15689
15690 return err;
15691}
15692
15693/**
15694 * tg3_io_slot_reset - called after the pci bus has been reset.
15695 * @pdev: Pointer to PCI device
15696 *
15697 * Restart the card from scratch, as if from a cold-boot.
15698 * At this point, the card has exprienced a hard reset,
15699 * followed by fixups by BIOS, and has its config space
15700 * set up identically to what it was at cold boot.
15701 */
15702static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15703{
15704 struct net_device *netdev = pci_get_drvdata(pdev);
15705 struct tg3 *tp = netdev_priv(netdev);
15706 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15707 int err;
15708
15709 rtnl_lock();
15710
15711 if (pci_enable_device(pdev)) {
15712 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15713 goto done;
15714 }
15715
15716 pci_set_master(pdev);
15717 pci_restore_state(pdev);
15718 pci_save_state(pdev);
15719
15720 if (!netif_running(netdev)) {
15721 rc = PCI_ERS_RESULT_RECOVERED;
15722 goto done;
15723 }
15724
15725 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015726 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015727 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015728
15729 rc = PCI_ERS_RESULT_RECOVERED;
15730
15731done:
15732 rtnl_unlock();
15733
15734 return rc;
15735}
15736
15737/**
15738 * tg3_io_resume - called when traffic can start flowing again.
15739 * @pdev: Pointer to PCI device
15740 *
15741 * This callback is called when the error recovery driver tells
15742 * us that its OK to resume normal operation.
15743 */
15744static void tg3_io_resume(struct pci_dev *pdev)
15745{
15746 struct net_device *netdev = pci_get_drvdata(pdev);
15747 struct tg3 *tp = netdev_priv(netdev);
15748 int err;
15749
15750 rtnl_lock();
15751
15752 if (!netif_running(netdev))
15753 goto done;
15754
15755 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015756 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015757 err = tg3_restart_hw(tp, 1);
15758 tg3_full_unlock(tp);
15759 if (err) {
15760 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15761 goto done;
15762 }
15763
15764 netif_device_attach(netdev);
15765
15766 tp->timer.expires = jiffies + tp->timer_offset;
15767 add_timer(&tp->timer);
15768
15769 tg3_netif_start(tp);
15770
15771 tg3_phy_start(tp);
15772
15773done:
15774 rtnl_unlock();
15775}
15776
15777static struct pci_error_handlers tg3_err_handler = {
15778 .error_detected = tg3_io_error_detected,
15779 .slot_reset = tg3_io_slot_reset,
15780 .resume = tg3_io_resume
15781};
15782
Linus Torvalds1da177e2005-04-16 15:20:36 -070015783static struct pci_driver tg3_driver = {
15784 .name = DRV_MODULE_NAME,
15785 .id_table = tg3_pci_tbl,
15786 .probe = tg3_init_one,
15787 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015788 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015789 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015790};
15791
15792static int __init tg3_init(void)
15793{
Jeff Garzik29917622006-08-19 17:48:59 -040015794 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015795}
15796
15797static void __exit tg3_cleanup(void)
15798{
15799 pci_unregister_driver(&tg3_driver);
15800}
15801
15802module_init(tg3_init);
15803module_exit(tg3_cleanup);