blob: 1771090be4bc27860bd6c2331dd3c2938c4fdbbf [file] [log] [blame]
Evgeniy Borisov11d85b02013-09-16 16:52:36 +03001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -070027#include <mach/clock-generic.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29#include "clock-local2.h"
30#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070031#include "clock-rpm.h"
32#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070033#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080034#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070035
36enum {
37 GCC_BASE,
38 MMSS_BASE,
39 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070040 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070041 N_BASES,
42};
43
44static void __iomem *virt_bases[N_BASES];
45
46#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
47#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
48#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
Junjie Wu5e905ea2013-06-07 15:47:20 -070069#define GPLL4_MODE_REG 0x1DC0
70#define GPLL4_L_REG 0x1DC4
71#define GPLL4_M_REG 0x1DC8
72#define GPLL4_N_REG 0x1DCC
73#define GPLL4_USER_CTL_REG 0x1DD0
74#define GPLL4_CONFIG_CTL_REG 0x1DD4
75#define GPLL4_TEST_CTL_REG 0x1DD8
76#define GPLL4_STATUS_REG 0x1DDC
77
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070078#define MMPLL0_MODE_REG 0x0000
79#define MMPLL0_L_REG 0x0004
80#define MMPLL0_M_REG 0x0008
81#define MMPLL0_N_REG 0x000C
82#define MMPLL0_USER_CTL_REG 0x0010
83#define MMPLL0_CONFIG_CTL_REG 0x0014
84#define MMPLL0_TEST_CTL_REG 0x0018
85#define MMPLL0_STATUS_REG 0x001C
86
87#define MMPLL1_MODE_REG 0x0040
88#define MMPLL1_L_REG 0x0044
89#define MMPLL1_M_REG 0x0048
90#define MMPLL1_N_REG 0x004C
91#define MMPLL1_USER_CTL_REG 0x0050
92#define MMPLL1_CONFIG_CTL_REG 0x0054
93#define MMPLL1_TEST_CTL_REG 0x0058
94#define MMPLL1_STATUS_REG 0x005C
95
96#define MMPLL3_MODE_REG 0x0080
97#define MMPLL3_L_REG 0x0084
98#define MMPLL3_M_REG 0x0088
99#define MMPLL3_N_REG 0x008C
100#define MMPLL3_USER_CTL_REG 0x0090
101#define MMPLL3_CONFIG_CTL_REG 0x0094
102#define MMPLL3_TEST_CTL_REG 0x0098
103#define MMPLL3_STATUS_REG 0x009C
104
105#define LPAPLL_MODE_REG 0x0000
106#define LPAPLL_L_REG 0x0004
107#define LPAPLL_M_REG 0x0008
108#define LPAPLL_N_REG 0x000C
109#define LPAPLL_USER_CTL_REG 0x0010
110#define LPAPLL_CONFIG_CTL_REG 0x0014
111#define LPAPLL_TEST_CTL_REG 0x0018
112#define LPAPLL_STATUS_REG 0x001C
113
114#define GCC_DEBUG_CLK_CTL_REG 0x1880
115#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
116#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
117#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700118#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define APCS_GPLL_ENA_VOTE_REG 0x1480
120#define MMSS_PLL_VOTE_APCS_REG 0x0100
121#define MMSS_DEBUG_CLK_CTL_REG 0x0900
122#define LPASS_DEBUG_CLK_CTL_REG 0x29000
123#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
124
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700125#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800126#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700127
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define USB30_MASTER_CMD_RCGR 0x03D4
129#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
130#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
131#define USB_HSIC_CMD_RCGR 0x0440
132#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
133#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700134#define SYS_NOC_USB3_AXI_CBCR 0x0108
135#define USB30_SLEEP_CBCR 0x03CC
136#define USB2A_PHY_SLEEP_CBCR 0x04AC
137#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700138#define SDCC1_APPS_CMD_RCGR 0x04D0
139#define SDCC2_APPS_CMD_RCGR 0x0510
140#define SDCC3_APPS_CMD_RCGR 0x0550
141#define SDCC4_APPS_CMD_RCGR 0x0590
142#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800143#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700144#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
145#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800146#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700147#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
148#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800149#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700150#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
151#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800152#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700153#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
154#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800155#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700156#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
157#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800158#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700159#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
160#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800161#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700162#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
163#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800164#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700165#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
166#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800167#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700168#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
169#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800170#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700171#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
172#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800173#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700174#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
175#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800176#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700177#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
178#define PDM2_CMD_RCGR 0x0CD0
179#define TSIF_REF_CMD_RCGR 0x0D90
180#define CE1_CMD_RCGR 0x1050
181#define CE2_CMD_RCGR 0x1090
182#define GP1_CMD_RCGR 0x1904
183#define GP2_CMD_RCGR 0x1944
184#define GP3_CMD_RCGR 0x1984
185#define LPAIF_SPKR_CMD_RCGR 0xA000
186#define LPAIF_PRI_CMD_RCGR 0xB000
187#define LPAIF_SEC_CMD_RCGR 0xC000
188#define LPAIF_TER_CMD_RCGR 0xD000
189#define LPAIF_QUAD_CMD_RCGR 0xE000
190#define LPAIF_PCM0_CMD_RCGR 0xF000
191#define LPAIF_PCM1_CMD_RCGR 0x10000
192#define RESAMPLER_CMD_RCGR 0x11000
193#define SLIMBUS_CMD_RCGR 0x12000
194#define LPAIF_PCMOE_CMD_RCGR 0x13000
195#define AHBFABRIC_CMD_RCGR 0x18000
196#define VCODEC0_CMD_RCGR 0x1000
197#define PCLK0_CMD_RCGR 0x2000
198#define PCLK1_CMD_RCGR 0x2020
199#define MDP_CMD_RCGR 0x2040
200#define EXTPCLK_CMD_RCGR 0x2060
201#define VSYNC_CMD_RCGR 0x2080
202#define EDPPIXEL_CMD_RCGR 0x20A0
203#define EDPLINK_CMD_RCGR 0x20C0
204#define EDPAUX_CMD_RCGR 0x20E0
205#define HDMI_CMD_RCGR 0x2100
206#define BYTE0_CMD_RCGR 0x2120
207#define BYTE1_CMD_RCGR 0x2140
208#define ESC0_CMD_RCGR 0x2160
209#define ESC1_CMD_RCGR 0x2180
210#define CSI0PHYTIMER_CMD_RCGR 0x3000
211#define CSI1PHYTIMER_CMD_RCGR 0x3030
212#define CSI2PHYTIMER_CMD_RCGR 0x3060
213#define CSI0_CMD_RCGR 0x3090
214#define CSI1_CMD_RCGR 0x3100
215#define CSI2_CMD_RCGR 0x3160
216#define CSI3_CMD_RCGR 0x31C0
217#define CCI_CMD_RCGR 0x3300
218#define MCLK0_CMD_RCGR 0x3360
219#define MCLK1_CMD_RCGR 0x3390
220#define MCLK2_CMD_RCGR 0x33C0
221#define MCLK3_CMD_RCGR 0x33F0
222#define MMSS_GP0_CMD_RCGR 0x3420
223#define MMSS_GP1_CMD_RCGR 0x3450
224#define JPEG0_CMD_RCGR 0x3500
225#define JPEG1_CMD_RCGR 0x3520
226#define JPEG2_CMD_RCGR 0x3540
227#define VFE0_CMD_RCGR 0x3600
228#define VFE1_CMD_RCGR 0x3620
229#define CPP_CMD_RCGR 0x3640
230#define GFX3D_CMD_RCGR 0x4000
231#define RBCPR_CMD_RCGR 0x4060
232#define AHB_CMD_RCGR 0x5000
233#define AXI_CMD_RCGR 0x5040
234#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700235#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700236
237#define MMSS_BCR 0x0240
238#define USB_30_BCR 0x03C0
239#define USB3_PHY_BCR 0x03FC
240#define USB_HS_HSIC_BCR 0x0400
241#define USB_HS_BCR 0x0480
242#define SDCC1_BCR 0x04C0
243#define SDCC2_BCR 0x0500
244#define SDCC3_BCR 0x0540
245#define SDCC4_BCR 0x0580
246#define BLSP1_BCR 0x05C0
247#define BLSP1_QUP1_BCR 0x0640
248#define BLSP1_UART1_BCR 0x0680
249#define BLSP1_QUP2_BCR 0x06C0
250#define BLSP1_UART2_BCR 0x0700
251#define BLSP1_QUP3_BCR 0x0740
252#define BLSP1_UART3_BCR 0x0780
253#define BLSP1_QUP4_BCR 0x07C0
254#define BLSP1_UART4_BCR 0x0800
255#define BLSP1_QUP5_BCR 0x0840
256#define BLSP1_UART5_BCR 0x0880
257#define BLSP1_QUP6_BCR 0x08C0
258#define BLSP1_UART6_BCR 0x0900
259#define BLSP2_BCR 0x0940
260#define BLSP2_QUP1_BCR 0x0980
261#define BLSP2_UART1_BCR 0x09C0
262#define BLSP2_QUP2_BCR 0x0A00
263#define BLSP2_UART2_BCR 0x0A40
264#define BLSP2_QUP3_BCR 0x0A80
265#define BLSP2_UART3_BCR 0x0AC0
266#define BLSP2_QUP4_BCR 0x0B00
267#define BLSP2_UART4_BCR 0x0B40
268#define BLSP2_QUP5_BCR 0x0B80
269#define BLSP2_UART5_BCR 0x0BC0
270#define BLSP2_QUP6_BCR 0x0C00
271#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700272#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700273#define PDM_BCR 0x0CC0
274#define PRNG_BCR 0x0D00
275#define BAM_DMA_BCR 0x0D40
276#define TSIF_BCR 0x0D80
277#define CE1_BCR 0x1040
278#define CE2_BCR 0x1080
279#define AUDIO_CORE_BCR 0x4000
280#define VENUS0_BCR 0x1020
281#define MDSS_BCR 0x2300
282#define CAMSS_PHY0_BCR 0x3020
283#define CAMSS_PHY1_BCR 0x3050
284#define CAMSS_PHY2_BCR 0x3080
285#define CAMSS_CSI0_BCR 0x30B0
286#define CAMSS_CSI0PHY_BCR 0x30C0
287#define CAMSS_CSI0RDI_BCR 0x30D0
288#define CAMSS_CSI0PIX_BCR 0x30E0
289#define CAMSS_CSI1_BCR 0x3120
290#define CAMSS_CSI1PHY_BCR 0x3130
291#define CAMSS_CSI1RDI_BCR 0x3140
292#define CAMSS_CSI1PIX_BCR 0x3150
293#define CAMSS_CSI2_BCR 0x3180
294#define CAMSS_CSI2PHY_BCR 0x3190
295#define CAMSS_CSI2RDI_BCR 0x31A0
296#define CAMSS_CSI2PIX_BCR 0x31B0
297#define CAMSS_CSI3_BCR 0x31E0
298#define CAMSS_CSI3PHY_BCR 0x31F0
299#define CAMSS_CSI3RDI_BCR 0x3200
300#define CAMSS_CSI3PIX_BCR 0x3210
301#define CAMSS_ISPIF_BCR 0x3220
302#define CAMSS_CCI_BCR 0x3340
303#define CAMSS_MCLK0_BCR 0x3380
304#define CAMSS_MCLK1_BCR 0x33B0
305#define CAMSS_MCLK2_BCR 0x33E0
306#define CAMSS_MCLK3_BCR 0x3410
307#define CAMSS_GP0_BCR 0x3440
308#define CAMSS_GP1_BCR 0x3470
309#define CAMSS_TOP_BCR 0x3480
310#define CAMSS_MICRO_BCR 0x3490
311#define CAMSS_JPEG_BCR 0x35A0
312#define CAMSS_VFE_BCR 0x36A0
313#define CAMSS_CSI_VFE0_BCR 0x3700
314#define CAMSS_CSI_VFE1_BCR 0x3710
315#define OCMEMNOC_BCR 0x50B0
316#define MMSSNOCAHB_BCR 0x5020
317#define MMSSNOCAXI_BCR 0x5060
318#define OXILI_GFX3D_CBCR 0x4028
319#define OXILICX_AHB_CBCR 0x403C
320#define OXILICX_AXI_CBCR 0x4038
321#define OXILI_BCR 0x4020
322#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700323#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700324
325#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
326#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
327#define MMSS_NOC_CFG_AHB_CBCR 0x024C
328
329#define USB30_MASTER_CBCR 0x03C8
330#define USB30_MOCK_UTMI_CBCR 0x03D0
331#define USB_HSIC_AHB_CBCR 0x0408
332#define USB_HSIC_SYSTEM_CBCR 0x040C
333#define USB_HSIC_CBCR 0x0410
334#define USB_HSIC_IO_CAL_CBCR 0x0414
335#define USB_HS_SYSTEM_CBCR 0x0484
336#define USB_HS_AHB_CBCR 0x0488
337#define SDCC1_APPS_CBCR 0x04C4
338#define SDCC1_AHB_CBCR 0x04C8
Junjie Wu2d6fd552013-06-28 12:33:48 -0700339#define SDCC1_CDCCAL_SLEEP_CBCR 0x04E4
340#define SDCC1_CDCCAL_FF_CBCR 0x04E8
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700341#define SDCC2_APPS_CBCR 0x0504
342#define SDCC2_AHB_CBCR 0x0508
343#define SDCC3_APPS_CBCR 0x0544
344#define SDCC3_AHB_CBCR 0x0548
345#define SDCC4_APPS_CBCR 0x0584
346#define SDCC4_AHB_CBCR 0x0588
347#define BLSP1_AHB_CBCR 0x05C4
348#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
349#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
350#define BLSP1_UART1_APPS_CBCR 0x0684
351#define BLSP1_UART1_SIM_CBCR 0x0688
352#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
353#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
354#define BLSP1_UART2_APPS_CBCR 0x0704
355#define BLSP1_UART2_SIM_CBCR 0x0708
356#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
357#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
358#define BLSP1_UART3_APPS_CBCR 0x0784
359#define BLSP1_UART3_SIM_CBCR 0x0788
360#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
361#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
362#define BLSP1_UART4_APPS_CBCR 0x0804
363#define BLSP1_UART4_SIM_CBCR 0x0808
364#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
365#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
366#define BLSP1_UART5_APPS_CBCR 0x0884
367#define BLSP1_UART5_SIM_CBCR 0x0888
368#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
369#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
370#define BLSP1_UART6_APPS_CBCR 0x0904
371#define BLSP1_UART6_SIM_CBCR 0x0908
372#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700373#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700374#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
375#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
376#define BLSP2_UART1_APPS_CBCR 0x09C4
377#define BLSP2_UART1_SIM_CBCR 0x09C8
378#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
379#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
380#define BLSP2_UART2_APPS_CBCR 0x0A44
381#define BLSP2_UART2_SIM_CBCR 0x0A48
382#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
383#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
384#define BLSP2_UART3_APPS_CBCR 0x0AC4
385#define BLSP2_UART3_SIM_CBCR 0x0AC8
386#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
387#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
388#define BLSP2_UART4_APPS_CBCR 0x0B44
389#define BLSP2_UART4_SIM_CBCR 0x0B48
390#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
391#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
392#define BLSP2_UART5_APPS_CBCR 0x0BC4
393#define BLSP2_UART5_SIM_CBCR 0x0BC8
394#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
395#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
396#define BLSP2_UART6_APPS_CBCR 0x0C44
397#define BLSP2_UART6_SIM_CBCR 0x0C48
398#define PDM_AHB_CBCR 0x0CC4
399#define PDM_XO4_CBCR 0x0CC8
400#define PDM2_CBCR 0x0CCC
401#define PRNG_AHB_CBCR 0x0D04
402#define BAM_DMA_AHB_CBCR 0x0D44
403#define TSIF_AHB_CBCR 0x0D84
404#define TSIF_REF_CBCR 0x0D88
405#define MSG_RAM_AHB_CBCR 0x0E44
406#define CE1_CBCR 0x1044
407#define CE1_AXI_CBCR 0x1048
408#define CE1_AHB_CBCR 0x104C
409#define CE2_CBCR 0x1084
410#define CE2_AXI_CBCR 0x1088
411#define CE2_AHB_CBCR 0x108C
412#define GCC_AHB_CBCR 0x10C0
413#define GP1_CBCR 0x1900
414#define GP2_CBCR 0x1940
415#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700416#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700417#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700418#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
419#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
420#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
421#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
422#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
423#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
424#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
425#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
426#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
427#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
428#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
429#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
430#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
431#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
432#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
433#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
434#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
435#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
436#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
437#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
438#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
439#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
440#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
441#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
442#define VENUS0_VCODEC0_CBCR 0x1028
443#define VENUS0_AHB_CBCR 0x1030
444#define VENUS0_AXI_CBCR 0x1034
445#define VENUS0_OCMEMNOC_CBCR 0x1038
446#define MDSS_AHB_CBCR 0x2308
447#define MDSS_HDMI_AHB_CBCR 0x230C
448#define MDSS_AXI_CBCR 0x2310
449#define MDSS_PCLK0_CBCR 0x2314
450#define MDSS_PCLK1_CBCR 0x2318
451#define MDSS_MDP_CBCR 0x231C
452#define MDSS_MDP_LUT_CBCR 0x2320
453#define MDSS_EXTPCLK_CBCR 0x2324
454#define MDSS_VSYNC_CBCR 0x2328
455#define MDSS_EDPPIXEL_CBCR 0x232C
456#define MDSS_EDPLINK_CBCR 0x2330
457#define MDSS_EDPAUX_CBCR 0x2334
458#define MDSS_HDMI_CBCR 0x2338
459#define MDSS_BYTE0_CBCR 0x233C
460#define MDSS_BYTE1_CBCR 0x2340
461#define MDSS_ESC0_CBCR 0x2344
462#define MDSS_ESC1_CBCR 0x2348
463#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
464#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
465#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
466#define CAMSS_CSI0_CBCR 0x30B4
467#define CAMSS_CSI0_AHB_CBCR 0x30BC
468#define CAMSS_CSI0PHY_CBCR 0x30C4
469#define CAMSS_CSI0RDI_CBCR 0x30D4
470#define CAMSS_CSI0PIX_CBCR 0x30E4
471#define CAMSS_CSI1_CBCR 0x3124
472#define CAMSS_CSI1_AHB_CBCR 0x3128
473#define CAMSS_CSI1PHY_CBCR 0x3134
474#define CAMSS_CSI1RDI_CBCR 0x3144
475#define CAMSS_CSI1PIX_CBCR 0x3154
476#define CAMSS_CSI2_CBCR 0x3184
477#define CAMSS_CSI2_AHB_CBCR 0x3188
478#define CAMSS_CSI2PHY_CBCR 0x3194
479#define CAMSS_CSI2RDI_CBCR 0x31A4
480#define CAMSS_CSI2PIX_CBCR 0x31B4
481#define CAMSS_CSI3_CBCR 0x31E4
482#define CAMSS_CSI3_AHB_CBCR 0x31E8
483#define CAMSS_CSI3PHY_CBCR 0x31F4
484#define CAMSS_CSI3RDI_CBCR 0x3204
485#define CAMSS_CSI3PIX_CBCR 0x3214
486#define CAMSS_ISPIF_AHB_CBCR 0x3224
487#define CAMSS_CCI_CCI_CBCR 0x3344
488#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
489#define CAMSS_MCLK0_CBCR 0x3384
490#define CAMSS_MCLK1_CBCR 0x33B4
491#define CAMSS_MCLK2_CBCR 0x33E4
492#define CAMSS_MCLK3_CBCR 0x3414
493#define CAMSS_GP0_CBCR 0x3444
494#define CAMSS_GP1_CBCR 0x3474
495#define CAMSS_TOP_AHB_CBCR 0x3484
496#define CAMSS_MICRO_AHB_CBCR 0x3494
497#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
498#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
499#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
500#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
501#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
502#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
503#define CAMSS_VFE_VFE0_CBCR 0x36A8
504#define CAMSS_VFE_VFE1_CBCR 0x36AC
505#define CAMSS_VFE_CPP_CBCR 0x36B0
506#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
507#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
508#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
509#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
510#define CAMSS_CSI_VFE0_CBCR 0x3704
511#define CAMSS_CSI_VFE1_CBCR 0x3714
512#define MMSS_MMSSNOC_AXI_CBCR 0x506C
513#define MMSS_MMSSNOC_AHB_CBCR 0x5024
514#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
515#define MMSS_MISC_AHB_CBCR 0x502C
516#define MMSS_S0_AXI_CBCR 0x5064
517#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700518#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
519#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700520#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700521#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700522#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700523#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700524#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
527#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
528
529/* Mux source select values */
530#define cxo_source_val 0
531#define gpll0_source_val 1
532#define gpll1_source_val 2
Junjie Wu5e905ea2013-06-07 15:47:20 -0700533#define gpll4_source_val 5
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700534#define gnd_source_val 5
535#define mmpll0_mm_source_val 1
536#define mmpll1_mm_source_val 2
537#define mmpll3_mm_source_val 3
538#define gpll0_mm_source_val 5
539#define cxo_mm_source_val 0
540#define mm_gnd_source_val 6
541#define gpll1_hsic_source_val 4
542#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543#define gpll0_lpass_source_val 5
Kuogee Hsieha20087c2013-08-05 17:53:12 -0700544#define edp_mainlink_mm_source_val 4
545#define edp_pixel_mm_source_val 5
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546#define edppll_350_mm_source_val 4
547#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700548#define dsipll0_byte_mm_source_val 1
549#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700550#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700551
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800552#define F_GCC_GND \
553 { \
554 .freq_hz = 0, \
555 .m_val = 0, \
556 .n_val = 0, \
557 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
558 }
559
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700560#define F(f, s, div, m, n) \
561 { \
562 .freq_hz = (f), \
563 .src_clk = &s##_clk_src.c, \
564 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700565 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700566 .d_val = ~(n),\
567 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
568 | BVAL(10, 8, s##_source_val), \
569 }
570
571#define F_MM(f, s, div, m, n) \
572 { \
573 .freq_hz = (f), \
574 .src_clk = &s##_clk_src.c, \
575 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700576 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700577 .d_val = ~(n),\
578 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
579 | BVAL(10, 8, s##_mm_source_val), \
580 }
581
Kuogee Hsieha20087c2013-08-05 17:53:12 -0700582#define F_EDP(f, s, div, m, n) \
583 { \
584 .freq_hz = (f), \
585 .src_clk = &s##_clk_src.c, \
586 .m_val = (m), \
587 .n_val = ~((n)-(m)) * !!(n), \
588 .d_val = ~(n),\
589 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
590 | BVAL(10, 8, s##_mm_source_val), \
591 }
592
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700593#define F_MDSS(f, s, div, m, n) \
594 { \
595 .freq_hz = (f), \
596 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700597 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700598 .d_val = ~(n),\
599 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
600 | BVAL(10, 8, s##_mm_source_val), \
601 }
602
603#define F_HSIC(f, s, div, m, n) \
604 { \
605 .freq_hz = (f), \
606 .src_clk = &s##_clk_src.c, \
607 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700608 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609 .d_val = ~(n),\
610 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
611 | BVAL(10, 8, s##_hsic_source_val), \
612 }
613
614#define F_LPASS(f, s, div, m, n) \
615 { \
616 .freq_hz = (f), \
617 .src_clk = &s##_clk_src.c, \
618 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700619 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700620 .d_val = ~(n),\
621 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
622 | BVAL(10, 8, s##_lpass_source_val), \
623 }
624
625#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700626 .vdd_class = &vdd_dig, \
627 .fmax = (unsigned long[VDD_DIG_NUM]) { \
628 [VDD_DIG_##l1] = (f1), \
629 }, \
630 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700631#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700632 .vdd_class = &vdd_dig, \
633 .fmax = (unsigned long[VDD_DIG_NUM]) { \
634 [VDD_DIG_##l1] = (f1), \
635 [VDD_DIG_##l2] = (f2), \
636 }, \
637 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700638#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700639 .vdd_class = &vdd_dig, \
640 .fmax = (unsigned long[VDD_DIG_NUM]) { \
641 [VDD_DIG_##l1] = (f1), \
642 [VDD_DIG_##l2] = (f2), \
643 [VDD_DIG_##l3] = (f3), \
644 }, \
645 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700646
647enum vdd_dig_levels {
648 VDD_DIG_NONE,
649 VDD_DIG_LOW,
650 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700651 VDD_DIG_HIGH,
652 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700653};
654
Junjie Wubb5a79e2013-05-15 13:12:39 -0700655static int vdd_corner[] = {
656 RPM_REGULATOR_CORNER_NONE, /* VDD_DIG_NONE */
657 RPM_REGULATOR_CORNER_SVS_SOC, /* VDD_DIG_LOW */
658 RPM_REGULATOR_CORNER_NORMAL, /* VDD_DIG_NOMINAL */
659 RPM_REGULATOR_CORNER_SUPER_TURBO, /* VDD_DIG_HIGH */
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700660};
661
Patrick Daly653c0b52013-04-16 17:18:28 -0700662static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner, NULL);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700663
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700664#define RPM_MISC_CLK_TYPE 0x306b6c63
665#define RPM_BUS_CLK_TYPE 0x316b6c63
666#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700668#define RPM_SMD_KEY_ENABLE 0x62616E45
669
670#define CXO_ID 0x0
671#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700672
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700673#define PNOC_ID 0x0
674#define SNOC_ID 0x1
675#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700676#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700677
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700678#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700679#define OXILI_ID 0x1
680#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700681
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700682#define D0_ID 1
683#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800684#define A0_ID 4
685#define A1_ID 5
686#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700687#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800688#define DIV_CLK1_ID 11
689#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700690
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700691DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
692DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
693DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700694DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
695 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700696
697DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
698DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
699 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700700DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
701 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700702
703DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
704 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700705DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700706
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700707DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
708DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
709DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
710DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
711DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800712DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
713DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700714DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700715
716DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
717DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
718DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
719DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
720DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
721
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700722static unsigned int soft_vote_gpll0;
723
724static struct pll_vote_clk gpll0_ao_clk_src = {
725 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
726 .en_mask = BIT(0),
727 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
728 .status_mask = BIT(17),
729 .soft_vote = &soft_vote_gpll0,
730 .soft_vote_mask = PLL_SOFT_VOTE_ACPU,
731 .base = &virt_bases[GCC_BASE],
732 .c = {
733 .parent = &cxo_a_clk_src.c,
734 .rate = 600000000,
735 .dbg_name = "gpll0_ao_clk_src",
736 .ops = &clk_ops_pll_acpu_vote,
737 CLK_INIT(gpll0_ao_clk_src.c),
738 },
739};
740
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741static struct pll_vote_clk gpll0_clk_src = {
742 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700743 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700744 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
745 .status_mask = BIT(17),
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700746 .soft_vote = &soft_vote_gpll0,
747 .soft_vote_mask = PLL_SOFT_VOTE_PRIMARY,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700748 .base = &virt_bases[GCC_BASE],
749 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700750 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700751 .rate = 600000000,
752 .dbg_name = "gpll0_clk_src",
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700753 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700754 CLK_INIT(gpll0_clk_src.c),
755 },
756};
757
758static struct pll_vote_clk gpll1_clk_src = {
759 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
760 .en_mask = BIT(1),
761 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
762 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700763 .base = &virt_bases[GCC_BASE],
764 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700765 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766 .rate = 480000000,
767 .dbg_name = "gpll1_clk_src",
768 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700769 CLK_INIT(gpll1_clk_src.c),
770 },
771};
772
Junjie Wu5e905ea2013-06-07 15:47:20 -0700773static struct pll_vote_clk gpll4_clk_src = {
774 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
775 .en_mask = BIT(4),
776 .status_reg = (void __iomem *)GPLL4_STATUS_REG,
777 .status_mask = BIT(17),
778 .base = &virt_bases[GCC_BASE],
779 .c = {
780 .parent = &cxo_clk_src.c,
Junjie Wu3a7bf112013-09-13 13:44:01 -0700781 .rate = 768000000,
Junjie Wu5e905ea2013-06-07 15:47:20 -0700782 .dbg_name = "gpll4_clk_src",
783 .ops = &clk_ops_pll_vote,
784 CLK_INIT(gpll4_clk_src.c),
785 },
786};
787
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700788static struct pll_vote_clk mmpll0_clk_src = {
789 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
790 .en_mask = BIT(0),
791 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
792 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700793 .base = &virt_bases[MMSS_BASE],
794 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700795 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700796 .dbg_name = "mmpll0_clk_src",
797 .rate = 800000000,
798 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700799 CLK_INIT(mmpll0_clk_src.c),
800 },
801};
802
803static struct pll_vote_clk mmpll1_clk_src = {
804 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
805 .en_mask = BIT(1),
806 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
807 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700808 .base = &virt_bases[MMSS_BASE],
809 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700810 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700811 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700812 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700813 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800814 /* May be reassigned at runtime; alloc memory at compile time */
815 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700816 CLK_INIT(mmpll1_clk_src.c),
817 },
818};
819
820static struct pll_clk mmpll3_clk_src = {
821 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
822 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700823 .base = &virt_bases[MMSS_BASE],
824 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700825 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700826 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800827 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700828 .ops = &clk_ops_local_pll,
829 CLK_INIT(mmpll3_clk_src.c),
830 },
831};
832
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700833static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
834static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
835static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
836static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
837static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
838static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
839
840static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
841static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
842static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700843static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700844static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
845static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700846static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700847
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -0700848static DEFINE_CLK_VOTER(pnoc_keepalive_a_clk, &pnoc_a_clk.c, LONG_MAX);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700849static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700850
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800851static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
852static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
853static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
854static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
855static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530856static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530857static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -0700858static DEFINE_CLK_BRANCH_VOTER(cxo_lpm_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800859
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700860static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
861 F(125000000, gpll0, 1, 5, 24),
862 F_END
863};
864
865static struct rcg_clk usb30_master_clk_src = {
866 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
867 .set_rate = set_rate_mnd,
868 .freq_tbl = ftbl_gcc_usb30_master_clk,
869 .current_freq = &rcg_dummy_freq,
870 .base = &virt_bases[GCC_BASE],
871 .c = {
872 .dbg_name = "usb30_master_clk_src",
873 .ops = &clk_ops_rcg_mnd,
874 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
875 CLK_INIT(usb30_master_clk_src.c),
876 },
877};
878
879static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
880 F( 960000, cxo, 10, 1, 2),
881 F( 4800000, cxo, 4, 0, 0),
882 F( 9600000, cxo, 2, 0, 0),
883 F(15000000, gpll0, 10, 1, 4),
884 F(19200000, cxo, 1, 0, 0),
885 F(25000000, gpll0, 12, 1, 2),
886 F(50000000, gpll0, 12, 0, 0),
887 F_END
888};
889
890static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
891 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
892 .set_rate = set_rate_mnd,
893 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
894 .current_freq = &rcg_dummy_freq,
895 .base = &virt_bases[GCC_BASE],
896 .c = {
897 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
898 .ops = &clk_ops_rcg_mnd,
899 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
900 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
901 },
902};
903
904static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
905 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
906 .set_rate = set_rate_mnd,
907 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
908 .current_freq = &rcg_dummy_freq,
909 .base = &virt_bases[GCC_BASE],
910 .c = {
911 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
912 .ops = &clk_ops_rcg_mnd,
913 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
914 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
915 },
916};
917
918static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
919 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
920 .set_rate = set_rate_mnd,
921 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
922 .current_freq = &rcg_dummy_freq,
923 .base = &virt_bases[GCC_BASE],
924 .c = {
925 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
926 .ops = &clk_ops_rcg_mnd,
927 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
928 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
929 },
930};
931
932static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
933 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
934 .set_rate = set_rate_mnd,
935 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
936 .current_freq = &rcg_dummy_freq,
937 .base = &virt_bases[GCC_BASE],
938 .c = {
939 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
940 .ops = &clk_ops_rcg_mnd,
941 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
942 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
943 },
944};
945
946static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
947 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
948 .set_rate = set_rate_mnd,
949 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
950 .current_freq = &rcg_dummy_freq,
951 .base = &virt_bases[GCC_BASE],
952 .c = {
953 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
954 .ops = &clk_ops_rcg_mnd,
955 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
956 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
957 },
958};
959
960static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
961 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
962 .set_rate = set_rate_mnd,
963 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
964 .current_freq = &rcg_dummy_freq,
965 .base = &virt_bases[GCC_BASE],
966 .c = {
967 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
968 .ops = &clk_ops_rcg_mnd,
969 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
970 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
971 },
972};
973
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800974static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
Vikram Mulukutla49bce0a22013-04-17 12:42:56 -0700975 F(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800976 F(50000000, gpll0, 12, 0, 0),
977 F_END
978};
979
980static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
981 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
982 .set_rate = set_rate_hid,
983 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
984 .current_freq = &rcg_dummy_freq,
985 .base = &virt_bases[GCC_BASE],
986 .c = {
987 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
988 .ops = &clk_ops_rcg,
989 VDD_DIG_FMAX_MAP1(LOW, 50000000),
990 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
991 },
992};
993
994static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
995 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
996 .set_rate = set_rate_hid,
997 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
998 .current_freq = &rcg_dummy_freq,
999 .base = &virt_bases[GCC_BASE],
1000 .c = {
1001 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
1002 .ops = &clk_ops_rcg,
1003 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1004 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
1005 },
1006};
1007
1008static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
1009 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
1010 .set_rate = set_rate_hid,
1011 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1012 .current_freq = &rcg_dummy_freq,
1013 .base = &virt_bases[GCC_BASE],
1014 .c = {
1015 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
1016 .ops = &clk_ops_rcg,
1017 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1018 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
1019 },
1020};
1021
1022static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
1023 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
1024 .set_rate = set_rate_hid,
1025 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1026 .current_freq = &rcg_dummy_freq,
1027 .base = &virt_bases[GCC_BASE],
1028 .c = {
1029 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
1030 .ops = &clk_ops_rcg,
1031 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1032 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
1033 },
1034};
1035
1036static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
1037 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
1038 .set_rate = set_rate_hid,
1039 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1040 .current_freq = &rcg_dummy_freq,
1041 .base = &virt_bases[GCC_BASE],
1042 .c = {
1043 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
1044 .ops = &clk_ops_rcg,
1045 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1046 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
1047 },
1048};
1049
1050static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
1051 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
1052 .set_rate = set_rate_hid,
1053 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1054 .current_freq = &rcg_dummy_freq,
1055 .base = &virt_bases[GCC_BASE],
1056 .c = {
1057 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1058 .ops = &clk_ops_rcg,
1059 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1060 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1061 },
1062};
1063
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001064static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001065 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001066 F( 3686400, gpll0, 1, 96, 15625),
1067 F( 7372800, gpll0, 1, 192, 15625),
1068 F(14745600, gpll0, 1, 384, 15625),
1069 F(16000000, gpll0, 5, 2, 15),
1070 F(19200000, cxo, 1, 0, 0),
1071 F(24000000, gpll0, 5, 1, 5),
1072 F(32000000, gpll0, 1, 4, 75),
1073 F(40000000, gpll0, 15, 0, 0),
1074 F(46400000, gpll0, 1, 29, 375),
1075 F(48000000, gpll0, 12.5, 0, 0),
1076 F(51200000, gpll0, 1, 32, 375),
1077 F(56000000, gpll0, 1, 7, 75),
1078 F(58982400, gpll0, 1, 1536, 15625),
1079 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001080 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001081 F_END
1082};
1083
1084static struct rcg_clk blsp1_uart1_apps_clk_src = {
1085 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1086 .set_rate = set_rate_mnd,
1087 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1088 .current_freq = &rcg_dummy_freq,
1089 .base = &virt_bases[GCC_BASE],
1090 .c = {
1091 .dbg_name = "blsp1_uart1_apps_clk_src",
1092 .ops = &clk_ops_rcg_mnd,
1093 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1094 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1095 },
1096};
1097
1098static struct rcg_clk blsp1_uart2_apps_clk_src = {
1099 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1100 .set_rate = set_rate_mnd,
1101 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1102 .current_freq = &rcg_dummy_freq,
1103 .base = &virt_bases[GCC_BASE],
1104 .c = {
1105 .dbg_name = "blsp1_uart2_apps_clk_src",
1106 .ops = &clk_ops_rcg_mnd,
1107 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1108 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1109 },
1110};
1111
1112static struct rcg_clk blsp1_uart3_apps_clk_src = {
1113 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1114 .set_rate = set_rate_mnd,
1115 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1116 .current_freq = &rcg_dummy_freq,
1117 .base = &virt_bases[GCC_BASE],
1118 .c = {
1119 .dbg_name = "blsp1_uart3_apps_clk_src",
1120 .ops = &clk_ops_rcg_mnd,
1121 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1122 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1123 },
1124};
1125
1126static struct rcg_clk blsp1_uart4_apps_clk_src = {
1127 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1128 .set_rate = set_rate_mnd,
1129 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1130 .current_freq = &rcg_dummy_freq,
1131 .base = &virt_bases[GCC_BASE],
1132 .c = {
1133 .dbg_name = "blsp1_uart4_apps_clk_src",
1134 .ops = &clk_ops_rcg_mnd,
1135 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1136 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1137 },
1138};
1139
1140static struct rcg_clk blsp1_uart5_apps_clk_src = {
1141 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1142 .set_rate = set_rate_mnd,
1143 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1144 .current_freq = &rcg_dummy_freq,
1145 .base = &virt_bases[GCC_BASE],
1146 .c = {
1147 .dbg_name = "blsp1_uart5_apps_clk_src",
1148 .ops = &clk_ops_rcg_mnd,
1149 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1150 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1151 },
1152};
1153
1154static struct rcg_clk blsp1_uart6_apps_clk_src = {
1155 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1156 .set_rate = set_rate_mnd,
1157 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1158 .current_freq = &rcg_dummy_freq,
1159 .base = &virt_bases[GCC_BASE],
1160 .c = {
1161 .dbg_name = "blsp1_uart6_apps_clk_src",
1162 .ops = &clk_ops_rcg_mnd,
1163 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1164 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1165 },
1166};
1167
1168static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1169 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1170 .set_rate = set_rate_mnd,
1171 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1172 .current_freq = &rcg_dummy_freq,
1173 .base = &virt_bases[GCC_BASE],
1174 .c = {
1175 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1176 .ops = &clk_ops_rcg_mnd,
1177 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1178 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1179 },
1180};
1181
1182static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1183 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1184 .set_rate = set_rate_mnd,
1185 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1186 .current_freq = &rcg_dummy_freq,
1187 .base = &virt_bases[GCC_BASE],
1188 .c = {
1189 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1190 .ops = &clk_ops_rcg_mnd,
1191 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1192 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1193 },
1194};
1195
1196static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1197 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1198 .set_rate = set_rate_mnd,
1199 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1200 .current_freq = &rcg_dummy_freq,
1201 .base = &virt_bases[GCC_BASE],
1202 .c = {
1203 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1204 .ops = &clk_ops_rcg_mnd,
1205 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1206 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1207 },
1208};
1209
1210static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1211 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1212 .set_rate = set_rate_mnd,
1213 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1214 .current_freq = &rcg_dummy_freq,
1215 .base = &virt_bases[GCC_BASE],
1216 .c = {
1217 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1218 .ops = &clk_ops_rcg_mnd,
1219 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1220 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1221 },
1222};
1223
1224static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1225 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1226 .set_rate = set_rate_mnd,
1227 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1228 .current_freq = &rcg_dummy_freq,
1229 .base = &virt_bases[GCC_BASE],
1230 .c = {
1231 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1232 .ops = &clk_ops_rcg_mnd,
1233 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1234 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1235 },
1236};
1237
1238static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1239 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1240 .set_rate = set_rate_mnd,
1241 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1242 .current_freq = &rcg_dummy_freq,
1243 .base = &virt_bases[GCC_BASE],
1244 .c = {
1245 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1246 .ops = &clk_ops_rcg_mnd,
1247 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1248 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1249 },
1250};
1251
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001252static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1253 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1254 .set_rate = set_rate_hid,
1255 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1256 .current_freq = &rcg_dummy_freq,
1257 .base = &virt_bases[GCC_BASE],
1258 .c = {
1259 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1260 .ops = &clk_ops_rcg,
1261 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1262 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1263 },
1264};
1265
1266static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1267 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1268 .set_rate = set_rate_hid,
1269 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1270 .current_freq = &rcg_dummy_freq,
1271 .base = &virt_bases[GCC_BASE],
1272 .c = {
1273 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1274 .ops = &clk_ops_rcg,
1275 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1276 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1277 },
1278};
1279
1280static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1281 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1282 .set_rate = set_rate_hid,
1283 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1284 .current_freq = &rcg_dummy_freq,
1285 .base = &virt_bases[GCC_BASE],
1286 .c = {
1287 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1288 .ops = &clk_ops_rcg,
1289 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1290 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1291 },
1292};
1293
1294static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1295 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1296 .set_rate = set_rate_hid,
1297 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1298 .current_freq = &rcg_dummy_freq,
1299 .base = &virt_bases[GCC_BASE],
1300 .c = {
1301 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1302 .ops = &clk_ops_rcg,
1303 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1304 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1305 },
1306};
1307
1308static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1309 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1310 .set_rate = set_rate_hid,
1311 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1312 .current_freq = &rcg_dummy_freq,
1313 .base = &virt_bases[GCC_BASE],
1314 .c = {
1315 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1316 .ops = &clk_ops_rcg,
1317 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1318 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1319 },
1320};
1321
1322static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1323 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1324 .set_rate = set_rate_hid,
1325 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1326 .current_freq = &rcg_dummy_freq,
1327 .base = &virt_bases[GCC_BASE],
1328 .c = {
1329 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1330 .ops = &clk_ops_rcg,
1331 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1332 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1333 },
1334};
1335
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001336static struct rcg_clk blsp2_uart1_apps_clk_src = {
1337 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1338 .set_rate = set_rate_mnd,
1339 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1340 .current_freq = &rcg_dummy_freq,
1341 .base = &virt_bases[GCC_BASE],
1342 .c = {
1343 .dbg_name = "blsp2_uart1_apps_clk_src",
1344 .ops = &clk_ops_rcg_mnd,
1345 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1346 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1347 },
1348};
1349
1350static struct rcg_clk blsp2_uart2_apps_clk_src = {
1351 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1352 .set_rate = set_rate_mnd,
1353 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1354 .current_freq = &rcg_dummy_freq,
1355 .base = &virt_bases[GCC_BASE],
1356 .c = {
1357 .dbg_name = "blsp2_uart2_apps_clk_src",
1358 .ops = &clk_ops_rcg_mnd,
1359 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1360 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1361 },
1362};
1363
1364static struct rcg_clk blsp2_uart3_apps_clk_src = {
1365 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1366 .set_rate = set_rate_mnd,
1367 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1368 .current_freq = &rcg_dummy_freq,
1369 .base = &virt_bases[GCC_BASE],
1370 .c = {
1371 .dbg_name = "blsp2_uart3_apps_clk_src",
1372 .ops = &clk_ops_rcg_mnd,
1373 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1374 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1375 },
1376};
1377
1378static struct rcg_clk blsp2_uart4_apps_clk_src = {
1379 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1380 .set_rate = set_rate_mnd,
1381 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1382 .current_freq = &rcg_dummy_freq,
1383 .base = &virt_bases[GCC_BASE],
1384 .c = {
1385 .dbg_name = "blsp2_uart4_apps_clk_src",
1386 .ops = &clk_ops_rcg_mnd,
1387 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1388 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1389 },
1390};
1391
1392static struct rcg_clk blsp2_uart5_apps_clk_src = {
1393 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1394 .set_rate = set_rate_mnd,
1395 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1396 .current_freq = &rcg_dummy_freq,
1397 .base = &virt_bases[GCC_BASE],
1398 .c = {
1399 .dbg_name = "blsp2_uart5_apps_clk_src",
1400 .ops = &clk_ops_rcg_mnd,
1401 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1402 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1403 },
1404};
1405
1406static struct rcg_clk blsp2_uart6_apps_clk_src = {
1407 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1408 .set_rate = set_rate_mnd,
1409 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1410 .current_freq = &rcg_dummy_freq,
1411 .base = &virt_bases[GCC_BASE],
1412 .c = {
1413 .dbg_name = "blsp2_uart6_apps_clk_src",
1414 .ops = &clk_ops_rcg_mnd,
1415 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1416 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1417 },
1418};
1419
1420static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1421 F( 50000000, gpll0, 12, 0, 0),
1422 F(100000000, gpll0, 6, 0, 0),
1423 F_END
1424};
1425
Junjie Wube6cea12013-06-20 10:34:09 -07001426static struct clk_freq_tbl ftbl_gcc_ce1_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07001427 F( 50000000, gpll0, 12, 0, 0),
1428 F( 75000000, gpll0, 8, 0, 0),
1429 F(100000000, gpll0, 6, 0, 0),
1430 F(150000000, gpll0, 4, 0, 0),
1431 F_END
1432};
1433
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001434static struct rcg_clk ce1_clk_src = {
1435 .cmd_rcgr_reg = CE1_CMD_RCGR,
1436 .set_rate = set_rate_hid,
1437 .freq_tbl = ftbl_gcc_ce1_clk,
1438 .current_freq = &rcg_dummy_freq,
1439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "ce1_clk_src",
1442 .ops = &clk_ops_rcg,
1443 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1444 CLK_INIT(ce1_clk_src.c),
1445 },
1446};
1447
1448static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1449 F( 50000000, gpll0, 12, 0, 0),
1450 F(100000000, gpll0, 6, 0, 0),
1451 F_END
1452};
1453
Junjie Wube6cea12013-06-20 10:34:09 -07001454static struct clk_freq_tbl ftbl_gcc_ce2_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07001455 F( 50000000, gpll0, 12, 0, 0),
1456 F( 75000000, gpll0, 8, 0, 0),
1457 F(100000000, gpll0, 6, 0, 0),
1458 F(150000000, gpll0, 4, 0, 0),
1459 F_END
1460};
1461
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001462static struct rcg_clk ce2_clk_src = {
1463 .cmd_rcgr_reg = CE2_CMD_RCGR,
1464 .set_rate = set_rate_hid,
1465 .freq_tbl = ftbl_gcc_ce2_clk,
1466 .current_freq = &rcg_dummy_freq,
1467 .base = &virt_bases[GCC_BASE],
1468 .c = {
1469 .dbg_name = "ce2_clk_src",
1470 .ops = &clk_ops_rcg,
1471 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1472 CLK_INIT(ce2_clk_src.c),
1473 },
1474};
1475
1476static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
Vikram Mulukutla2ee07052013-02-19 15:52:06 -08001477 F( 4800000, cxo, 4, 0, 0),
1478 F( 6000000, gpll0, 10, 1, 10),
1479 F( 6750000, gpll0, 1, 1, 89),
1480 F( 8000000, gpll0, 15, 1, 5),
1481 F( 9600000, cxo, 2, 0, 0),
1482 F(16000000, gpll0, 1, 2, 75),
1483 F(19200000, cxo, 1, 0, 0),
1484 F(24000000, gpll0, 5, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 F_END
1486};
1487
1488static struct rcg_clk gp1_clk_src = {
1489 .cmd_rcgr_reg = GP1_CMD_RCGR,
1490 .set_rate = set_rate_mnd,
1491 .freq_tbl = ftbl_gcc_gp_clk,
1492 .current_freq = &rcg_dummy_freq,
1493 .base = &virt_bases[GCC_BASE],
1494 .c = {
1495 .dbg_name = "gp1_clk_src",
1496 .ops = &clk_ops_rcg_mnd,
1497 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1498 CLK_INIT(gp1_clk_src.c),
1499 },
1500};
1501
1502static struct rcg_clk gp2_clk_src = {
1503 .cmd_rcgr_reg = GP2_CMD_RCGR,
1504 .set_rate = set_rate_mnd,
1505 .freq_tbl = ftbl_gcc_gp_clk,
1506 .current_freq = &rcg_dummy_freq,
1507 .base = &virt_bases[GCC_BASE],
1508 .c = {
1509 .dbg_name = "gp2_clk_src",
1510 .ops = &clk_ops_rcg_mnd,
1511 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1512 CLK_INIT(gp2_clk_src.c),
1513 },
1514};
1515
1516static struct rcg_clk gp3_clk_src = {
1517 .cmd_rcgr_reg = GP3_CMD_RCGR,
1518 .set_rate = set_rate_mnd,
1519 .freq_tbl = ftbl_gcc_gp_clk,
1520 .current_freq = &rcg_dummy_freq,
1521 .base = &virt_bases[GCC_BASE],
1522 .c = {
1523 .dbg_name = "gp3_clk_src",
1524 .ops = &clk_ops_rcg_mnd,
1525 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1526 CLK_INIT(gp3_clk_src.c),
1527 },
1528};
1529
1530static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1531 F(60000000, gpll0, 10, 0, 0),
1532 F_END
1533};
1534
1535static struct rcg_clk pdm2_clk_src = {
1536 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1537 .set_rate = set_rate_hid,
1538 .freq_tbl = ftbl_gcc_pdm2_clk,
1539 .current_freq = &rcg_dummy_freq,
1540 .base = &virt_bases[GCC_BASE],
1541 .c = {
1542 .dbg_name = "pdm2_clk_src",
1543 .ops = &clk_ops_rcg,
1544 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1545 CLK_INIT(pdm2_clk_src.c),
1546 },
1547};
1548
Junjie Wud72cc872014-02-10 11:41:16 -08001549/* For MSM8974Pro SDCC1 */
Junjie Wub5c045a2013-10-07 18:01:25 -07001550static struct clk_freq_tbl ftbl_gcc_sdcc1_apps_clk_ac[] = {
1551 F( 144000, cxo, 16, 3, 25),
1552 F( 400000, cxo, 12, 1, 4),
1553 F( 20000000, gpll0, 15, 1, 2),
1554 F( 25000000, gpll0, 12, 1, 2),
1555 F( 50000000, gpll0, 12, 0, 0),
1556 F(100000000, gpll0, 6, 0, 0),
1557 F(192000000, gpll4, 4, 0, 0),
1558 F(384000000, gpll4, 2, 0, 0),
1559 F_END
1560};
1561
Junjie Wud72cc872014-02-10 11:41:16 -08001562/* For SDCC1 on MSM8974 v2 and SDCC[2-4] on all MSM8974 */
Junjie Wu5e905ea2013-06-07 15:47:20 -07001563static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001564 F( 144000, cxo, 16, 3, 25),
1565 F( 400000, cxo, 12, 1, 4),
1566 F( 20000000, gpll0, 15, 1, 2),
1567 F( 25000000, gpll0, 12, 1, 2),
1568 F( 50000000, gpll0, 12, 0, 0),
1569 F(100000000, gpll0, 6, 0, 0),
1570 F(200000000, gpll0, 3, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001571 F_END
1572};
1573
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001574static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1575 F( 400000, cxo, 12, 1, 4),
1576 F( 19200000, cxo, 1, 0, 0),
1577 F_END
1578};
1579
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001580static struct rcg_clk sdcc1_apps_clk_src = {
1581 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1582 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001583 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .current_freq = &rcg_dummy_freq,
1585 .base = &virt_bases[GCC_BASE],
1586 .c = {
1587 .dbg_name = "sdcc1_apps_clk_src",
1588 .ops = &clk_ops_rcg_mnd,
1589 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1590 CLK_INIT(sdcc1_apps_clk_src.c),
1591 },
1592};
1593
1594static struct rcg_clk sdcc2_apps_clk_src = {
1595 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1596 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001597 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .current_freq = &rcg_dummy_freq,
1599 .base = &virt_bases[GCC_BASE],
1600 .c = {
1601 .dbg_name = "sdcc2_apps_clk_src",
1602 .ops = &clk_ops_rcg_mnd,
1603 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1604 CLK_INIT(sdcc2_apps_clk_src.c),
1605 },
1606};
1607
1608static struct rcg_clk sdcc3_apps_clk_src = {
1609 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1610 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001611 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001612 .current_freq = &rcg_dummy_freq,
1613 .base = &virt_bases[GCC_BASE],
1614 .c = {
1615 .dbg_name = "sdcc3_apps_clk_src",
1616 .ops = &clk_ops_rcg_mnd,
1617 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1618 CLK_INIT(sdcc3_apps_clk_src.c),
1619 },
1620};
1621
1622static struct rcg_clk sdcc4_apps_clk_src = {
1623 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1624 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001625 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001626 .current_freq = &rcg_dummy_freq,
1627 .base = &virt_bases[GCC_BASE],
1628 .c = {
1629 .dbg_name = "sdcc4_apps_clk_src",
1630 .ops = &clk_ops_rcg_mnd,
1631 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1632 CLK_INIT(sdcc4_apps_clk_src.c),
1633 },
1634};
1635
1636static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1637 F(105000, cxo, 2, 1, 91),
1638 F_END
1639};
1640
1641static struct rcg_clk tsif_ref_clk_src = {
1642 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1643 .set_rate = set_rate_mnd,
1644 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1645 .current_freq = &rcg_dummy_freq,
1646 .base = &virt_bases[GCC_BASE],
1647 .c = {
1648 .dbg_name = "tsif_ref_clk_src",
1649 .ops = &clk_ops_rcg_mnd,
1650 VDD_DIG_FMAX_MAP1(LOW, 105500),
1651 CLK_INIT(tsif_ref_clk_src.c),
1652 },
1653};
1654
1655static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1656 F(60000000, gpll0, 10, 0, 0),
1657 F_END
1658};
1659
1660static struct rcg_clk usb30_mock_utmi_clk_src = {
1661 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1662 .set_rate = set_rate_hid,
1663 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1664 .current_freq = &rcg_dummy_freq,
1665 .base = &virt_bases[GCC_BASE],
1666 .c = {
1667 .dbg_name = "usb30_mock_utmi_clk_src",
1668 .ops = &clk_ops_rcg,
1669 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1670 CLK_INIT(usb30_mock_utmi_clk_src.c),
1671 },
1672};
1673
1674static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1675 F(75000000, gpll0, 8, 0, 0),
1676 F_END
1677};
1678
1679static struct rcg_clk usb_hs_system_clk_src = {
1680 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1681 .set_rate = set_rate_hid,
1682 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1683 .current_freq = &rcg_dummy_freq,
1684 .base = &virt_bases[GCC_BASE],
1685 .c = {
1686 .dbg_name = "usb_hs_system_clk_src",
1687 .ops = &clk_ops_rcg,
1688 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1689 CLK_INIT(usb_hs_system_clk_src.c),
1690 },
1691};
1692
1693static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1694 F_HSIC(480000000, gpll1, 1, 0, 0),
1695 F_END
1696};
1697
1698static struct rcg_clk usb_hsic_clk_src = {
1699 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1700 .set_rate = set_rate_hid,
1701 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1702 .current_freq = &rcg_dummy_freq,
1703 .base = &virt_bases[GCC_BASE],
1704 .c = {
1705 .dbg_name = "usb_hsic_clk_src",
1706 .ops = &clk_ops_rcg,
1707 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1708 CLK_INIT(usb_hsic_clk_src.c),
1709 },
1710};
1711
1712static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1713 F(9600000, cxo, 2, 0, 0),
1714 F_END
1715};
1716
1717static struct rcg_clk usb_hsic_io_cal_clk_src = {
1718 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1719 .set_rate = set_rate_hid,
1720 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1721 .current_freq = &rcg_dummy_freq,
1722 .base = &virt_bases[GCC_BASE],
1723 .c = {
1724 .dbg_name = "usb_hsic_io_cal_clk_src",
1725 .ops = &clk_ops_rcg,
1726 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1727 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1728 },
1729};
1730
1731static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1732 F(75000000, gpll0, 8, 0, 0),
1733 F_END
1734};
1735
1736static struct rcg_clk usb_hsic_system_clk_src = {
1737 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1738 .set_rate = set_rate_hid,
1739 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1740 .current_freq = &rcg_dummy_freq,
1741 .base = &virt_bases[GCC_BASE],
1742 .c = {
1743 .dbg_name = "usb_hsic_system_clk_src",
1744 .ops = &clk_ops_rcg,
1745 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1746 CLK_INIT(usb_hsic_system_clk_src.c),
1747 },
1748};
1749
1750static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1751 .cbcr_reg = BAM_DMA_AHB_CBCR,
1752 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1753 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001754 .base = &virt_bases[GCC_BASE],
1755 .c = {
1756 .dbg_name = "gcc_bam_dma_ahb_clk",
1757 .ops = &clk_ops_vote,
1758 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1759 },
1760};
1761
1762static struct local_vote_clk gcc_blsp1_ahb_clk = {
1763 .cbcr_reg = BLSP1_AHB_CBCR,
1764 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1765 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp1_ahb_clk",
1769 .ops = &clk_ops_vote,
1770 CLK_INIT(gcc_blsp1_ahb_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1775 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001776 .base = &virt_bases[GCC_BASE],
1777 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001778 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001779 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1780 .ops = &clk_ops_branch,
1781 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1782 },
1783};
1784
1785static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1786 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001787 .base = &virt_bases[GCC_BASE],
1788 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001789 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001790 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1793 },
1794};
1795
1796static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1797 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001798 .base = &virt_bases[GCC_BASE],
1799 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001800 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001801 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1802 .ops = &clk_ops_branch,
1803 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1804 },
1805};
1806
1807static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1808 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001809 .base = &virt_bases[GCC_BASE],
1810 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001811 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1813 .ops = &clk_ops_branch,
1814 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1815 },
1816};
1817
1818static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1819 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001820 .base = &virt_bases[GCC_BASE],
1821 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001822 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001823 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1824 .ops = &clk_ops_branch,
1825 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1826 },
1827};
1828
1829static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1830 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001831 .base = &virt_bases[GCC_BASE],
1832 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001833 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001834 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1835 .ops = &clk_ops_branch,
1836 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1837 },
1838};
1839
1840static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1841 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001842 .base = &virt_bases[GCC_BASE],
1843 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001844 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001845 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1846 .ops = &clk_ops_branch,
1847 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1848 },
1849};
1850
1851static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1852 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001853 .base = &virt_bases[GCC_BASE],
1854 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001855 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001856 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1857 .ops = &clk_ops_branch,
1858 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1859 },
1860};
1861
1862static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1863 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001864 .base = &virt_bases[GCC_BASE],
1865 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001866 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001867 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1868 .ops = &clk_ops_branch,
1869 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1870 },
1871};
1872
1873static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1874 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001875 .base = &virt_bases[GCC_BASE],
1876 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001877 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001878 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1879 .ops = &clk_ops_branch,
1880 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1881 },
1882};
1883
1884static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1885 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001886 .base = &virt_bases[GCC_BASE],
1887 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001888 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001889 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1890 .ops = &clk_ops_branch,
1891 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1892 },
1893};
1894
1895static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1896 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001897 .base = &virt_bases[GCC_BASE],
1898 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001899 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001900 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1901 .ops = &clk_ops_branch,
1902 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1903 },
1904};
1905
1906static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1907 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001908 .base = &virt_bases[GCC_BASE],
1909 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001910 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001911 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1912 .ops = &clk_ops_branch,
1913 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1914 },
1915};
1916
1917static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1918 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .base = &virt_bases[GCC_BASE],
1920 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001921 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001922 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1923 .ops = &clk_ops_branch,
1924 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1925 },
1926};
1927
1928static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1929 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .base = &virt_bases[GCC_BASE],
1931 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001932 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001933 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1934 .ops = &clk_ops_branch,
1935 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1936 },
1937};
1938
1939static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1940 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001943 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001944 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1945 .ops = &clk_ops_branch,
1946 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1947 },
1948};
1949
1950static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1951 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001952 .base = &virt_bases[GCC_BASE],
1953 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001954 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001955 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1956 .ops = &clk_ops_branch,
1957 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1962 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001963 .base = &virt_bases[GCC_BASE],
1964 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001965 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001966 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1969 },
1970};
1971
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001972static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1973 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1974 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1975 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001976 .base = &virt_bases[GCC_BASE],
1977 .c = {
1978 .dbg_name = "gcc_boot_rom_ahb_clk",
1979 .ops = &clk_ops_vote,
1980 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1981 },
1982};
1983
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001984static struct local_vote_clk gcc_blsp2_ahb_clk = {
1985 .cbcr_reg = BLSP2_AHB_CBCR,
1986 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1987 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001988 .base = &virt_bases[GCC_BASE],
1989 .c = {
1990 .dbg_name = "gcc_blsp2_ahb_clk",
1991 .ops = &clk_ops_vote,
1992 CLK_INIT(gcc_blsp2_ahb_clk.c),
1993 },
1994};
1995
1996static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1997 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .base = &virt_bases[GCC_BASE],
1999 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002000 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002001 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
2002 .ops = &clk_ops_branch,
2003 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
2004 },
2005};
2006
2007static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
2008 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .base = &virt_bases[GCC_BASE],
2010 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002011 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002012 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
2013 .ops = &clk_ops_branch,
2014 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
2015 },
2016};
2017
2018static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
2019 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .base = &virt_bases[GCC_BASE],
2021 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002022 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002023 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
2024 .ops = &clk_ops_branch,
2025 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
2026 },
2027};
2028
2029static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
2030 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .base = &virt_bases[GCC_BASE],
2032 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002033 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002034 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
2035 .ops = &clk_ops_branch,
2036 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
2037 },
2038};
2039
2040static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
2041 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .base = &virt_bases[GCC_BASE],
2043 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002044 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002045 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
2046 .ops = &clk_ops_branch,
2047 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
2048 },
2049};
2050
2051static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
2052 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .base = &virt_bases[GCC_BASE],
2054 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002055 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002056 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
2059 },
2060};
2061
2062static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
2063 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002066 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002067 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
2068 .ops = &clk_ops_branch,
2069 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
2070 },
2071};
2072
2073static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2074 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002077 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002078 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2079 .ops = &clk_ops_branch,
2080 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2081 },
2082};
2083
2084static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2085 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002088 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002089 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2090 .ops = &clk_ops_branch,
2091 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2092 },
2093};
2094
2095static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2096 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002099 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002100 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2101 .ops = &clk_ops_branch,
2102 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2103 },
2104};
2105
2106static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2107 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002110 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002111 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2112 .ops = &clk_ops_branch,
2113 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2114 },
2115};
2116
2117static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2118 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .base = &virt_bases[GCC_BASE],
2120 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002121 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002122 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2123 .ops = &clk_ops_branch,
2124 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2125 },
2126};
2127
2128static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2129 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .base = &virt_bases[GCC_BASE],
2131 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002132 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002133 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2134 .ops = &clk_ops_branch,
2135 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2136 },
2137};
2138
2139static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2140 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002141 .base = &virt_bases[GCC_BASE],
2142 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002143 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002144 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2145 .ops = &clk_ops_branch,
2146 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2147 },
2148};
2149
2150static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2151 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002152 .base = &virt_bases[GCC_BASE],
2153 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002154 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2156 .ops = &clk_ops_branch,
2157 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2158 },
2159};
2160
2161static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2162 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002163 .base = &virt_bases[GCC_BASE],
2164 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002165 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2167 .ops = &clk_ops_branch,
2168 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2169 },
2170};
2171
2172static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2173 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .base = &virt_bases[GCC_BASE],
2175 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002176 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2178 .ops = &clk_ops_branch,
2179 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2180 },
2181};
2182
2183static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2184 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002185 .base = &virt_bases[GCC_BASE],
2186 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002187 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2189 .ops = &clk_ops_branch,
2190 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2191 },
2192};
2193
2194static struct local_vote_clk gcc_ce1_clk = {
2195 .cbcr_reg = CE1_CBCR,
2196 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2197 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002198 .base = &virt_bases[GCC_BASE],
2199 .c = {
Vikram Mulukutlaeb5ebca2013-11-01 18:36:13 -07002200 .parent = &ce1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .dbg_name = "gcc_ce1_clk",
2202 .ops = &clk_ops_vote,
2203 CLK_INIT(gcc_ce1_clk.c),
2204 },
2205};
2206
2207static struct local_vote_clk gcc_ce1_ahb_clk = {
2208 .cbcr_reg = CE1_AHB_CBCR,
2209 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2210 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002211 .base = &virt_bases[GCC_BASE],
2212 .c = {
2213 .dbg_name = "gcc_ce1_ahb_clk",
2214 .ops = &clk_ops_vote,
2215 CLK_INIT(gcc_ce1_ahb_clk.c),
2216 },
2217};
2218
2219static struct local_vote_clk gcc_ce1_axi_clk = {
2220 .cbcr_reg = CE1_AXI_CBCR,
2221 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2222 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002223 .base = &virt_bases[GCC_BASE],
2224 .c = {
2225 .dbg_name = "gcc_ce1_axi_clk",
2226 .ops = &clk_ops_vote,
2227 CLK_INIT(gcc_ce1_axi_clk.c),
2228 },
2229};
2230
2231static struct local_vote_clk gcc_ce2_clk = {
2232 .cbcr_reg = CE2_CBCR,
2233 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2234 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002235 .base = &virt_bases[GCC_BASE],
2236 .c = {
Vikram Mulukutlaeb5ebca2013-11-01 18:36:13 -07002237 .parent = &ce2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002238 .dbg_name = "gcc_ce2_clk",
2239 .ops = &clk_ops_vote,
2240 CLK_INIT(gcc_ce2_clk.c),
2241 },
2242};
2243
2244static struct local_vote_clk gcc_ce2_ahb_clk = {
2245 .cbcr_reg = CE2_AHB_CBCR,
2246 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2247 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002248 .base = &virt_bases[GCC_BASE],
2249 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002250 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002251 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002252 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253 },
2254};
2255
2256static struct local_vote_clk gcc_ce2_axi_clk = {
2257 .cbcr_reg = CE2_AXI_CBCR,
2258 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2259 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002260 .base = &virt_bases[GCC_BASE],
2261 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002262 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002263 .ops = &clk_ops_vote,
2264 CLK_INIT(gcc_ce2_axi_clk.c),
2265 },
2266};
2267
2268static struct branch_clk gcc_gp1_clk = {
2269 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002270 .base = &virt_bases[GCC_BASE],
2271 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002272 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002273 .dbg_name = "gcc_gp1_clk",
2274 .ops = &clk_ops_branch,
2275 CLK_INIT(gcc_gp1_clk.c),
2276 },
2277};
2278
2279static struct branch_clk gcc_gp2_clk = {
2280 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002281 .base = &virt_bases[GCC_BASE],
2282 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002283 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002284 .dbg_name = "gcc_gp2_clk",
2285 .ops = &clk_ops_branch,
2286 CLK_INIT(gcc_gp2_clk.c),
2287 },
2288};
2289
2290static struct branch_clk gcc_gp3_clk = {
2291 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002292 .base = &virt_bases[GCC_BASE],
2293 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002294 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002295 .dbg_name = "gcc_gp3_clk",
2296 .ops = &clk_ops_branch,
2297 CLK_INIT(gcc_gp3_clk.c),
2298 },
2299};
2300
2301static struct branch_clk gcc_pdm2_clk = {
2302 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002303 .base = &virt_bases[GCC_BASE],
2304 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002305 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002306 .dbg_name = "gcc_pdm2_clk",
2307 .ops = &clk_ops_branch,
2308 CLK_INIT(gcc_pdm2_clk.c),
2309 },
2310};
2311
2312static struct branch_clk gcc_pdm_ahb_clk = {
2313 .cbcr_reg = PDM_AHB_CBCR,
2314 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002315 .base = &virt_bases[GCC_BASE],
2316 .c = {
2317 .dbg_name = "gcc_pdm_ahb_clk",
2318 .ops = &clk_ops_branch,
2319 CLK_INIT(gcc_pdm_ahb_clk.c),
2320 },
2321};
2322
2323static struct local_vote_clk gcc_prng_ahb_clk = {
2324 .cbcr_reg = PRNG_AHB_CBCR,
2325 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2326 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002327 .base = &virt_bases[GCC_BASE],
2328 .c = {
2329 .dbg_name = "gcc_prng_ahb_clk",
2330 .ops = &clk_ops_vote,
2331 CLK_INIT(gcc_prng_ahb_clk.c),
2332 },
2333};
2334
2335static struct branch_clk gcc_sdcc1_ahb_clk = {
2336 .cbcr_reg = SDCC1_AHB_CBCR,
2337 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002338 .base = &virt_bases[GCC_BASE],
2339 .c = {
2340 .dbg_name = "gcc_sdcc1_ahb_clk",
2341 .ops = &clk_ops_branch,
2342 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2343 },
2344};
2345
2346static struct branch_clk gcc_sdcc1_apps_clk = {
2347 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002348 .base = &virt_bases[GCC_BASE],
2349 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002350 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002351 .dbg_name = "gcc_sdcc1_apps_clk",
2352 .ops = &clk_ops_branch,
2353 CLK_INIT(gcc_sdcc1_apps_clk.c),
2354 },
2355};
2356
Junjie Wu2d6fd552013-06-28 12:33:48 -07002357static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
2358 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
2359 .base = &virt_bases[GCC_BASE],
2360 .c = {
2361 .parent = &cxo_clk_src.c,
2362 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
2363 .ops = &clk_ops_branch,
2364 CLK_INIT(gcc_sdcc1_cdccal_ff_clk.c),
2365 },
2366};
2367
2368static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
2369 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
2370 .has_sibling = 1,
2371 .base = &virt_bases[GCC_BASE],
2372 .c = {
2373 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
2374 .ops = &clk_ops_branch,
2375 CLK_INIT(gcc_sdcc1_cdccal_sleep_clk.c),
2376 },
2377};
2378
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002379static struct branch_clk gcc_sdcc2_ahb_clk = {
2380 .cbcr_reg = SDCC2_AHB_CBCR,
2381 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002382 .base = &virt_bases[GCC_BASE],
2383 .c = {
2384 .dbg_name = "gcc_sdcc2_ahb_clk",
2385 .ops = &clk_ops_branch,
2386 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2387 },
2388};
2389
2390static struct branch_clk gcc_sdcc2_apps_clk = {
2391 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002392 .base = &virt_bases[GCC_BASE],
2393 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002394 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002395 .dbg_name = "gcc_sdcc2_apps_clk",
2396 .ops = &clk_ops_branch,
2397 CLK_INIT(gcc_sdcc2_apps_clk.c),
2398 },
2399};
2400
2401static struct branch_clk gcc_sdcc3_ahb_clk = {
2402 .cbcr_reg = SDCC3_AHB_CBCR,
2403 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002404 .base = &virt_bases[GCC_BASE],
2405 .c = {
2406 .dbg_name = "gcc_sdcc3_ahb_clk",
2407 .ops = &clk_ops_branch,
2408 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2409 },
2410};
2411
2412static struct branch_clk gcc_sdcc3_apps_clk = {
2413 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002414 .base = &virt_bases[GCC_BASE],
2415 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002416 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002417 .dbg_name = "gcc_sdcc3_apps_clk",
2418 .ops = &clk_ops_branch,
2419 CLK_INIT(gcc_sdcc3_apps_clk.c),
2420 },
2421};
2422
2423static struct branch_clk gcc_sdcc4_ahb_clk = {
2424 .cbcr_reg = SDCC4_AHB_CBCR,
2425 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002426 .base = &virt_bases[GCC_BASE],
2427 .c = {
2428 .dbg_name = "gcc_sdcc4_ahb_clk",
2429 .ops = &clk_ops_branch,
2430 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2431 },
2432};
2433
2434static struct branch_clk gcc_sdcc4_apps_clk = {
2435 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002436 .base = &virt_bases[GCC_BASE],
2437 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002438 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002439 .dbg_name = "gcc_sdcc4_apps_clk",
2440 .ops = &clk_ops_branch,
2441 CLK_INIT(gcc_sdcc4_apps_clk.c),
2442 },
2443};
2444
2445static struct branch_clk gcc_tsif_ahb_clk = {
2446 .cbcr_reg = TSIF_AHB_CBCR,
2447 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002448 .base = &virt_bases[GCC_BASE],
2449 .c = {
2450 .dbg_name = "gcc_tsif_ahb_clk",
2451 .ops = &clk_ops_branch,
2452 CLK_INIT(gcc_tsif_ahb_clk.c),
2453 },
2454};
2455
2456static struct branch_clk gcc_tsif_ref_clk = {
2457 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002458 .base = &virt_bases[GCC_BASE],
2459 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002460 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002461 .dbg_name = "gcc_tsif_ref_clk",
2462 .ops = &clk_ops_branch,
2463 CLK_INIT(gcc_tsif_ref_clk.c),
2464 },
2465};
2466
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002467struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2468 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002469 .has_sibling = 1,
2470 .base = &virt_bases[GCC_BASE],
2471 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002472 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002473 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2474 .ops = &clk_ops_branch,
2475 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2476 },
2477};
2478
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002479static struct branch_clk gcc_usb30_master_clk = {
2480 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002481 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002482 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002483 .base = &virt_bases[GCC_BASE],
2484 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002485 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002486 .dbg_name = "gcc_usb30_master_clk",
2487 .ops = &clk_ops_branch,
2488 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002489 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002490 },
2491};
2492
2493static struct branch_clk gcc_usb30_mock_utmi_clk = {
2494 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002495 .base = &virt_bases[GCC_BASE],
2496 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002497 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002498 .dbg_name = "gcc_usb30_mock_utmi_clk",
2499 .ops = &clk_ops_branch,
2500 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2501 },
2502};
2503
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002504struct branch_clk gcc_usb30_sleep_clk = {
2505 .cbcr_reg = USB30_SLEEP_CBCR,
2506 .has_sibling = 1,
2507 .base = &virt_bases[GCC_BASE],
2508 .c = {
2509 .dbg_name = "gcc_usb30_sleep_clk",
2510 .ops = &clk_ops_branch,
2511 CLK_INIT(gcc_usb30_sleep_clk.c),
2512 },
2513};
2514
2515struct branch_clk gcc_usb2a_phy_sleep_clk = {
2516 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2517 .has_sibling = 1,
2518 .base = &virt_bases[GCC_BASE],
2519 .c = {
2520 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2521 .ops = &clk_ops_branch,
2522 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2523 },
2524};
2525
2526struct branch_clk gcc_usb2b_phy_sleep_clk = {
2527 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2528 .has_sibling = 1,
2529 .base = &virt_bases[GCC_BASE],
2530 .c = {
2531 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2532 .ops = &clk_ops_branch,
2533 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2534 },
2535};
2536
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002537static struct branch_clk gcc_usb_hs_ahb_clk = {
2538 .cbcr_reg = USB_HS_AHB_CBCR,
2539 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002540 .base = &virt_bases[GCC_BASE],
2541 .c = {
2542 .dbg_name = "gcc_usb_hs_ahb_clk",
2543 .ops = &clk_ops_branch,
2544 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2545 },
2546};
2547
2548static struct branch_clk gcc_usb_hs_system_clk = {
2549 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002550 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002551 .base = &virt_bases[GCC_BASE],
2552 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002553 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002554 .dbg_name = "gcc_usb_hs_system_clk",
2555 .ops = &clk_ops_branch,
2556 CLK_INIT(gcc_usb_hs_system_clk.c),
2557 },
2558};
2559
2560static struct branch_clk gcc_usb_hsic_ahb_clk = {
2561 .cbcr_reg = USB_HSIC_AHB_CBCR,
2562 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002563 .base = &virt_bases[GCC_BASE],
2564 .c = {
2565 .dbg_name = "gcc_usb_hsic_ahb_clk",
2566 .ops = &clk_ops_branch,
2567 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2568 },
2569};
2570
2571static struct branch_clk gcc_usb_hsic_clk = {
2572 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002573 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002574 .base = &virt_bases[GCC_BASE],
2575 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002576 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002577 .dbg_name = "gcc_usb_hsic_clk",
2578 .ops = &clk_ops_branch,
2579 CLK_INIT(gcc_usb_hsic_clk.c),
2580 },
2581};
2582
2583static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2584 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002585 .base = &virt_bases[GCC_BASE],
2586 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002587 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002588 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2589 .ops = &clk_ops_branch,
2590 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2591 },
2592};
2593
2594static struct branch_clk gcc_usb_hsic_system_clk = {
2595 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002596 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002597 .base = &virt_bases[GCC_BASE],
2598 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002599 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002600 .dbg_name = "gcc_usb_hsic_system_clk",
2601 .ops = &clk_ops_branch,
2602 CLK_INIT(gcc_usb_hsic_system_clk.c),
2603 },
2604};
2605
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002606struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2607 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2608 .has_sibling = 1,
2609 .base = &virt_bases[GCC_BASE],
2610 .c = {
2611 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2612 .ops = &clk_ops_branch,
2613 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2614 },
2615};
2616
2617struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2618 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2619 .has_sibling = 1,
2620 .base = &virt_bases[GCC_BASE],
2621 .c = {
2622 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2623 .ops = &clk_ops_branch,
2624 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2625 },
2626};
2627
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002628static struct branch_clk gcc_mss_cfg_ahb_clk = {
2629 .cbcr_reg = MSS_CFG_AHB_CBCR,
2630 .has_sibling = 1,
2631 .base = &virt_bases[GCC_BASE],
2632 .c = {
2633 .dbg_name = "gcc_mss_cfg_ahb_clk",
2634 .ops = &clk_ops_branch,
2635 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2636 },
2637};
2638
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002639static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2640 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2641 .has_sibling = 1,
2642 .base = &virt_bases[GCC_BASE],
2643 .c = {
2644 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2645 .ops = &clk_ops_branch,
2646 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2647 },
2648};
2649
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002650static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002651 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002652 F_MM( 37500000, gpll0, 16, 0, 0),
2653 F_MM( 50000000, gpll0, 12, 0, 0),
2654 F_MM( 75000000, gpll0, 8, 0, 0),
2655 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002656 F_MM(150000000, gpll0, 4, 0, 0),
2657 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002658 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002659 F_END
2660};
2661
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002662static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2663 F_MM( 19200000, cxo, 1, 0, 0),
2664 F_MM( 37500000, gpll0, 16, 0, 0),
2665 F_MM( 50000000, gpll0, 12, 0, 0),
2666 F_MM( 75000000, gpll0, 8, 0, 0),
2667 F_MM(100000000, gpll0, 6, 0, 0),
2668 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002669 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002670 F_MM(400000000, mmpll0, 2, 0, 0),
2671 F_MM(466800000, mmpll1, 2.5, 0, 0),
2672 F_END
2673};
2674
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002675static struct rcg_clk axi_clk_src = {
2676 .cmd_rcgr_reg = 0x5040,
2677 .set_rate = set_rate_hid,
2678 .freq_tbl = ftbl_mmss_axi_clk,
2679 .current_freq = &rcg_dummy_freq,
2680 .base = &virt_bases[MMSS_BASE],
2681 .c = {
2682 .dbg_name = "axi_clk_src",
2683 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002684 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002685 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002686 CLK_INIT(axi_clk_src.c),
2687 },
2688};
2689
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002690static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2691 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002692 F_MM( 37500000, gpll0, 16, 0, 0),
2693 F_MM( 50000000, gpll0, 12, 0, 0),
2694 F_MM( 75000000, gpll0, 8, 0, 0),
2695 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002696 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002697 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002698 F_MM(400000000, mmpll0, 2, 0, 0),
2699 F_END
2700};
2701
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002702static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2703 F_MM( 19200000, cxo, 1, 0, 0),
2704 F_MM( 37500000, gpll0, 16, 0, 0),
2705 F_MM( 50000000, gpll0, 12, 0, 0),
2706 F_MM( 75000000, gpll0, 8, 0, 0),
2707 F_MM(100000000, gpll0, 6, 0, 0),
2708 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002709 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002710 F_MM(400000000, mmpll0, 2, 0, 0),
2711 F_END
2712};
2713
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002714struct rcg_clk ocmemnoc_clk_src = {
2715 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2716 .set_rate = set_rate_hid,
2717 .freq_tbl = ftbl_ocmemnoc_clk,
2718 .current_freq = &rcg_dummy_freq,
2719 .base = &virt_bases[MMSS_BASE],
2720 .c = {
2721 .dbg_name = "ocmemnoc_clk_src",
2722 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002723 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002724 HIGH, 400000000),
2725 CLK_INIT(ocmemnoc_clk_src.c),
2726 },
2727};
2728
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002729static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2730 F_MM(100000000, gpll0, 6, 0, 0),
2731 F_MM(200000000, mmpll0, 4, 0, 0),
2732 F_END
2733};
2734
2735static struct rcg_clk csi0_clk_src = {
2736 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2737 .set_rate = set_rate_hid,
2738 .freq_tbl = ftbl_camss_csi0_3_clk,
2739 .current_freq = &rcg_dummy_freq,
2740 .base = &virt_bases[MMSS_BASE],
2741 .c = {
2742 .dbg_name = "csi0_clk_src",
2743 .ops = &clk_ops_rcg,
2744 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2745 CLK_INIT(csi0_clk_src.c),
2746 },
2747};
2748
2749static struct rcg_clk csi1_clk_src = {
2750 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2751 .set_rate = set_rate_hid,
2752 .freq_tbl = ftbl_camss_csi0_3_clk,
2753 .current_freq = &rcg_dummy_freq,
2754 .base = &virt_bases[MMSS_BASE],
2755 .c = {
2756 .dbg_name = "csi1_clk_src",
2757 .ops = &clk_ops_rcg,
2758 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2759 CLK_INIT(csi1_clk_src.c),
2760 },
2761};
2762
2763static struct rcg_clk csi2_clk_src = {
2764 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2765 .set_rate = set_rate_hid,
2766 .freq_tbl = ftbl_camss_csi0_3_clk,
2767 .current_freq = &rcg_dummy_freq,
2768 .base = &virt_bases[MMSS_BASE],
2769 .c = {
2770 .dbg_name = "csi2_clk_src",
2771 .ops = &clk_ops_rcg,
2772 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2773 CLK_INIT(csi2_clk_src.c),
2774 },
2775};
2776
2777static struct rcg_clk csi3_clk_src = {
2778 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2779 .set_rate = set_rate_hid,
2780 .freq_tbl = ftbl_camss_csi0_3_clk,
2781 .current_freq = &rcg_dummy_freq,
2782 .base = &virt_bases[MMSS_BASE],
2783 .c = {
2784 .dbg_name = "csi3_clk_src",
2785 .ops = &clk_ops_rcg,
2786 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2787 CLK_INIT(csi3_clk_src.c),
2788 },
2789};
2790
2791static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2792 F_MM( 37500000, gpll0, 16, 0, 0),
2793 F_MM( 50000000, gpll0, 12, 0, 0),
2794 F_MM( 60000000, gpll0, 10, 0, 0),
2795 F_MM( 80000000, gpll0, 7.5, 0, 0),
2796 F_MM(100000000, gpll0, 6, 0, 0),
2797 F_MM(109090000, gpll0, 5.5, 0, 0),
2798 F_MM(150000000, gpll0, 4, 0, 0),
2799 F_MM(200000000, gpll0, 3, 0, 0),
2800 F_MM(228570000, mmpll0, 3.5, 0, 0),
2801 F_MM(266670000, mmpll0, 3, 0, 0),
2802 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07002803 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002804 F_END
2805};
2806
2807static struct rcg_clk vfe0_clk_src = {
2808 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2809 .set_rate = set_rate_hid,
2810 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2811 .current_freq = &rcg_dummy_freq,
2812 .base = &virt_bases[MMSS_BASE],
2813 .c = {
2814 .dbg_name = "vfe0_clk_src",
2815 .ops = &clk_ops_rcg,
2816 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2817 HIGH, 320000000),
2818 CLK_INIT(vfe0_clk_src.c),
2819 },
2820};
2821
2822static struct rcg_clk vfe1_clk_src = {
2823 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2824 .set_rate = set_rate_hid,
2825 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2826 .current_freq = &rcg_dummy_freq,
2827 .base = &virt_bases[MMSS_BASE],
2828 .c = {
2829 .dbg_name = "vfe1_clk_src",
2830 .ops = &clk_ops_rcg,
2831 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2832 HIGH, 320000000),
2833 CLK_INIT(vfe1_clk_src.c),
2834 },
2835};
2836
2837static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2838 F_MM( 37500000, gpll0, 16, 0, 0),
2839 F_MM( 60000000, gpll0, 10, 0, 0),
2840 F_MM( 75000000, gpll0, 8, 0, 0),
2841 F_MM( 85710000, gpll0, 7, 0, 0),
2842 F_MM(100000000, gpll0, 6, 0, 0),
2843 F_MM(133330000, mmpll0, 6, 0, 0),
2844 F_MM(160000000, mmpll0, 5, 0, 0),
2845 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002846 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002847 F_MM(266670000, mmpll0, 3, 0, 0),
2848 F_MM(320000000, mmpll0, 2.5, 0, 0),
2849 F_END
2850};
2851
2852static struct rcg_clk mdp_clk_src = {
2853 .cmd_rcgr_reg = MDP_CMD_RCGR,
2854 .set_rate = set_rate_hid,
2855 .freq_tbl = ftbl_mdss_mdp_clk,
2856 .current_freq = &rcg_dummy_freq,
2857 .base = &virt_bases[MMSS_BASE],
2858 .c = {
2859 .dbg_name = "mdp_clk_src",
2860 .ops = &clk_ops_rcg,
2861 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2862 HIGH, 320000000),
2863 CLK_INIT(mdp_clk_src.c),
2864 },
2865};
2866
2867static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2868 F_MM(19200000, cxo, 1, 0, 0),
2869 F_END
2870};
2871
2872static struct rcg_clk cci_clk_src = {
2873 .cmd_rcgr_reg = CCI_CMD_RCGR,
2874 .set_rate = set_rate_hid,
2875 .freq_tbl = ftbl_camss_cci_cci_clk,
2876 .current_freq = &rcg_dummy_freq,
2877 .base = &virt_bases[MMSS_BASE],
2878 .c = {
2879 .dbg_name = "cci_clk_src",
2880 .ops = &clk_ops_rcg,
2881 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2882 CLK_INIT(cci_clk_src.c),
2883 },
2884};
2885
2886static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2887 F_MM( 10000, cxo, 16, 1, 120),
2888 F_MM( 20000, cxo, 16, 1, 50),
2889 F_MM( 6000000, gpll0, 10, 1, 10),
2890 F_MM(12000000, gpll0, 10, 1, 5),
2891 F_MM(13000000, gpll0, 10, 13, 60),
2892 F_MM(24000000, gpll0, 5, 1, 5),
2893 F_END
2894};
2895
2896static struct rcg_clk mmss_gp0_clk_src = {
2897 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2898 .set_rate = set_rate_mnd,
2899 .freq_tbl = ftbl_camss_gp0_1_clk,
2900 .current_freq = &rcg_dummy_freq,
2901 .base = &virt_bases[MMSS_BASE],
2902 .c = {
2903 .dbg_name = "mmss_gp0_clk_src",
2904 .ops = &clk_ops_rcg_mnd,
2905 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2906 CLK_INIT(mmss_gp0_clk_src.c),
2907 },
2908};
2909
2910static struct rcg_clk mmss_gp1_clk_src = {
2911 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2912 .set_rate = set_rate_mnd,
2913 .freq_tbl = ftbl_camss_gp0_1_clk,
2914 .current_freq = &rcg_dummy_freq,
2915 .base = &virt_bases[MMSS_BASE],
2916 .c = {
2917 .dbg_name = "mmss_gp1_clk_src",
2918 .ops = &clk_ops_rcg_mnd,
2919 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2920 CLK_INIT(mmss_gp1_clk_src.c),
2921 },
2922};
2923
2924static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2925 F_MM( 75000000, gpll0, 8, 0, 0),
2926 F_MM(150000000, gpll0, 4, 0, 0),
2927 F_MM(200000000, gpll0, 3, 0, 0),
2928 F_MM(228570000, mmpll0, 3.5, 0, 0),
2929 F_MM(266670000, mmpll0, 3, 0, 0),
2930 F_MM(320000000, mmpll0, 2.5, 0, 0),
2931 F_END
2932};
2933
2934static struct rcg_clk jpeg0_clk_src = {
2935 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2936 .set_rate = set_rate_hid,
2937 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2938 .current_freq = &rcg_dummy_freq,
2939 .base = &virt_bases[MMSS_BASE],
2940 .c = {
2941 .dbg_name = "jpeg0_clk_src",
2942 .ops = &clk_ops_rcg,
2943 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2944 HIGH, 320000000),
2945 CLK_INIT(jpeg0_clk_src.c),
2946 },
2947};
2948
2949static struct rcg_clk jpeg1_clk_src = {
2950 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2951 .set_rate = set_rate_hid,
2952 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2953 .current_freq = &rcg_dummy_freq,
2954 .base = &virt_bases[MMSS_BASE],
2955 .c = {
2956 .dbg_name = "jpeg1_clk_src",
2957 .ops = &clk_ops_rcg,
2958 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2959 HIGH, 320000000),
2960 CLK_INIT(jpeg1_clk_src.c),
2961 },
2962};
2963
2964static struct rcg_clk jpeg2_clk_src = {
2965 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2966 .set_rate = set_rate_hid,
2967 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2968 .current_freq = &rcg_dummy_freq,
2969 .base = &virt_bases[MMSS_BASE],
2970 .c = {
2971 .dbg_name = "jpeg2_clk_src",
2972 .ops = &clk_ops_rcg,
2973 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2974 HIGH, 320000000),
2975 CLK_INIT(jpeg2_clk_src.c),
2976 },
2977};
2978
2979static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002980 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002981 F_MM(66670000, gpll0, 9, 0, 0),
2982 F_END
2983};
2984
Junjie Wube6cea12013-06-20 10:34:09 -07002985static struct clk_freq_tbl ftbl_camss_mclk0_3_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07002986 F_MM( 4800000, cxo, 4, 0, 0),
2987 F_MM( 6000000, gpll0, 10, 1, 10),
2988 F_MM( 8000000, gpll0, 15, 1, 5),
2989 F_MM( 9600000, cxo, 2, 0, 0),
Junjie Wube6cea12013-06-20 10:34:09 -07002990 F_MM(16000000, gpll0, 12.5, 1, 3),
Junjie Wu5e905ea2013-06-07 15:47:20 -07002991 F_MM(19200000, cxo, 1, 0, 0),
2992 F_MM(24000000, gpll0, 5, 1, 5),
2993 F_MM(32000000, mmpll0, 5, 1, 5),
2994 F_MM(48000000, gpll0, 12.5, 0, 0),
2995 F_MM(64000000, mmpll0, 12.5, 0, 0),
2996 F_MM(66670000, gpll0, 9, 0, 0),
2997 F_END
2998};
2999
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003000static struct rcg_clk mclk0_clk_src = {
3001 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
3002 .set_rate = set_rate_hid,
3003 .freq_tbl = ftbl_camss_mclk0_3_clk,
3004 .current_freq = &rcg_dummy_freq,
3005 .base = &virt_bases[MMSS_BASE],
3006 .c = {
3007 .dbg_name = "mclk0_clk_src",
3008 .ops = &clk_ops_rcg,
3009 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3010 CLK_INIT(mclk0_clk_src.c),
3011 },
3012};
3013
3014static struct rcg_clk mclk1_clk_src = {
3015 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
3016 .set_rate = set_rate_hid,
3017 .freq_tbl = ftbl_camss_mclk0_3_clk,
3018 .current_freq = &rcg_dummy_freq,
3019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "mclk1_clk_src",
3022 .ops = &clk_ops_rcg,
3023 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3024 CLK_INIT(mclk1_clk_src.c),
3025 },
3026};
3027
3028static struct rcg_clk mclk2_clk_src = {
3029 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
3030 .set_rate = set_rate_hid,
3031 .freq_tbl = ftbl_camss_mclk0_3_clk,
3032 .current_freq = &rcg_dummy_freq,
3033 .base = &virt_bases[MMSS_BASE],
3034 .c = {
3035 .dbg_name = "mclk2_clk_src",
3036 .ops = &clk_ops_rcg,
3037 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3038 CLK_INIT(mclk2_clk_src.c),
3039 },
3040};
3041
3042static struct rcg_clk mclk3_clk_src = {
3043 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
3044 .set_rate = set_rate_hid,
3045 .freq_tbl = ftbl_camss_mclk0_3_clk,
3046 .current_freq = &rcg_dummy_freq,
3047 .base = &virt_bases[MMSS_BASE],
3048 .c = {
3049 .dbg_name = "mclk3_clk_src",
3050 .ops = &clk_ops_rcg,
3051 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3052 CLK_INIT(mclk3_clk_src.c),
3053 },
3054};
3055
3056static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
3057 F_MM(100000000, gpll0, 6, 0, 0),
3058 F_MM(200000000, mmpll0, 4, 0, 0),
3059 F_END
3060};
3061
3062static struct rcg_clk csi0phytimer_clk_src = {
3063 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
3064 .set_rate = set_rate_hid,
3065 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3066 .current_freq = &rcg_dummy_freq,
3067 .base = &virt_bases[MMSS_BASE],
3068 .c = {
3069 .dbg_name = "csi0phytimer_clk_src",
3070 .ops = &clk_ops_rcg,
3071 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3072 CLK_INIT(csi0phytimer_clk_src.c),
3073 },
3074};
3075
3076static struct rcg_clk csi1phytimer_clk_src = {
3077 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
3078 .set_rate = set_rate_hid,
3079 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3080 .current_freq = &rcg_dummy_freq,
3081 .base = &virt_bases[MMSS_BASE],
3082 .c = {
3083 .dbg_name = "csi1phytimer_clk_src",
3084 .ops = &clk_ops_rcg,
3085 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3086 CLK_INIT(csi1phytimer_clk_src.c),
3087 },
3088};
3089
3090static struct rcg_clk csi2phytimer_clk_src = {
3091 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
3092 .set_rate = set_rate_hid,
3093 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3094 .current_freq = &rcg_dummy_freq,
3095 .base = &virt_bases[MMSS_BASE],
3096 .c = {
3097 .dbg_name = "csi2phytimer_clk_src",
3098 .ops = &clk_ops_rcg,
3099 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3100 CLK_INIT(csi2phytimer_clk_src.c),
3101 },
3102};
3103
3104static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
3105 F_MM(150000000, gpll0, 4, 0, 0),
3106 F_MM(266670000, mmpll0, 3, 0, 0),
3107 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07003108 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003109 F_END
3110};
3111
3112static struct rcg_clk cpp_clk_src = {
3113 .cmd_rcgr_reg = CPP_CMD_RCGR,
3114 .set_rate = set_rate_hid,
3115 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3116 .current_freq = &rcg_dummy_freq,
3117 .base = &virt_bases[MMSS_BASE],
3118 .c = {
3119 .dbg_name = "cpp_clk_src",
3120 .ops = &clk_ops_rcg,
3121 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3122 HIGH, 320000000),
3123 CLK_INIT(cpp_clk_src.c),
3124 },
3125};
3126
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003127static struct clk_freq_tbl byte_freq_tbl[] = {
3128 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003129 .src_clk = &byte_clk_src_8974.c,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003130 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3131 },
3132 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003133};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003134
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003135static struct rcg_clk byte0_clk_src = {
3136 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003137 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003138 .base = &virt_bases[MMSS_BASE],
3139 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003140 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003141 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003142 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003143 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3144 HIGH, 188000000),
3145 CLK_INIT(byte0_clk_src.c),
3146 },
3147};
3148
3149static struct rcg_clk byte1_clk_src = {
3150 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003151 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003152 .base = &virt_bases[MMSS_BASE],
3153 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003154 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003155 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003156 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003157 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3158 HIGH, 188000000),
3159 CLK_INIT(byte1_clk_src.c),
3160 },
3161};
3162
3163static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3164 F_MM(19200000, cxo, 1, 0, 0),
3165 F_END
3166};
3167
3168static struct rcg_clk edpaux_clk_src = {
3169 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3170 .set_rate = set_rate_hid,
3171 .freq_tbl = ftbl_mdss_edpaux_clk,
3172 .current_freq = &rcg_dummy_freq,
3173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "edpaux_clk_src",
3176 .ops = &clk_ops_rcg,
3177 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3178 CLK_INIT(edpaux_clk_src.c),
3179 },
3180};
3181
3182static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003183 F_EDP(162000000, edp_mainlink, 1, 0, 0),
3184 F_EDP(270000000, edp_mainlink, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 F_END
3186};
3187
3188static struct rcg_clk edplink_clk_src = {
3189 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003190 .freq_tbl = ftbl_mdss_edplink_clk,
3191 .current_freq = &rcg_dummy_freq,
3192 .base = &virt_bases[MMSS_BASE],
3193 .c = {
3194 .dbg_name = "edplink_clk_src",
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003195 .ops = &clk_ops_rcg_edp,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3197 CLK_INIT(edplink_clk_src.c),
3198 },
3199};
3200
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003201static struct clk_freq_tbl edp_pixel_freq_tbl[] = {
3202 {
3203 .src_clk = &edp_pixel_clk_src.c,
3204 .div_src_val = BVAL(10, 8, edp_pixel_mm_source_val)
3205 | BVAL(4, 0, 0),
3206 },
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003207 F_END
3208};
3209
3210static struct rcg_clk edppixel_clk_src = {
3211 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3212 .set_rate = set_rate_mnd,
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003213 .current_freq = edp_pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003214 .base = &virt_bases[MMSS_BASE],
3215 .c = {
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003216 .parent = &edp_pixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003217 .dbg_name = "edppixel_clk_src",
Kuogee Hsieha20087c2013-08-05 17:53:12 -07003218 .ops = &clk_ops_edppixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003219 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3220 CLK_INIT(edppixel_clk_src.c),
3221 },
3222};
3223
3224static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3225 F_MM(19200000, cxo, 1, 0, 0),
3226 F_END
3227};
3228
3229static struct rcg_clk esc0_clk_src = {
3230 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3231 .set_rate = set_rate_hid,
3232 .freq_tbl = ftbl_mdss_esc0_1_clk,
3233 .current_freq = &rcg_dummy_freq,
3234 .base = &virt_bases[MMSS_BASE],
3235 .c = {
3236 .dbg_name = "esc0_clk_src",
3237 .ops = &clk_ops_rcg,
3238 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3239 CLK_INIT(esc0_clk_src.c),
3240 },
3241};
3242
3243static struct rcg_clk esc1_clk_src = {
3244 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3245 .set_rate = set_rate_hid,
3246 .freq_tbl = ftbl_mdss_esc0_1_clk,
3247 .current_freq = &rcg_dummy_freq,
3248 .base = &virt_bases[MMSS_BASE],
3249 .c = {
3250 .dbg_name = "esc1_clk_src",
3251 .ops = &clk_ops_rcg,
3252 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3253 CLK_INIT(esc1_clk_src.c),
3254 },
3255};
3256
3257static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Ajay Singh Parmarc4d53dc2013-09-03 17:19:16 -07003258 F_MM(148500000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003259 F_END
3260};
3261
3262static struct rcg_clk extpclk_clk_src = {
3263 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003264 .freq_tbl = ftbl_mdss_extpclk_clk,
Ajay Singh Parmarc4d53dc2013-09-03 17:19:16 -07003265 .current_freq = ftbl_mdss_extpclk_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003266 .base = &virt_bases[MMSS_BASE],
3267 .c = {
3268 .dbg_name = "extpclk_clk_src",
Ajay Singh Parmarc4d53dc2013-09-03 17:19:16 -07003269 .parent = &hdmipll_clk_src.c,
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003270 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003271 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3272 CLK_INIT(extpclk_clk_src.c),
3273 },
3274};
3275
3276static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3277 F_MDSS(19200000, cxo, 1, 0, 0),
3278 F_END
3279};
3280
3281static struct rcg_clk hdmi_clk_src = {
3282 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3283 .set_rate = set_rate_hid,
3284 .freq_tbl = ftbl_mdss_hdmi_clk,
3285 .current_freq = &rcg_dummy_freq,
3286 .base = &virt_bases[MMSS_BASE],
3287 .c = {
3288 .dbg_name = "hdmi_clk_src",
3289 .ops = &clk_ops_rcg,
3290 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3291 CLK_INIT(hdmi_clk_src.c),
3292 },
3293};
3294
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003295struct clk_ops clk_ops_pixel_clock;
3296
3297static long round_rate_pixel(struct clk *clk, unsigned long rate)
3298{
3299 int frac_num[] = {3, 2, 4, 1};
3300 int frac_den[] = {8, 9, 9, 1};
3301 int delta = 100000;
3302 int i;
3303
3304 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3305 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3306 unsigned long src_rate;
3307
3308 src_rate = clk_round_rate(clk->parent, request);
3309 if ((src_rate < (request - delta)) ||
3310 (src_rate > (request + delta)))
3311 continue;
3312
3313 return (src_rate * frac_num[i]) / frac_den[i];
3314 }
3315
3316 return -EINVAL;
3317}
3318
3319
3320static int set_rate_pixel(struct clk *clk, unsigned long rate)
3321{
3322 struct rcg_clk *rcg = to_rcg_clk(clk);
3323 struct clk_freq_tbl *pixel_freq = rcg->current_freq;
3324 int frac_num[] = {3, 2, 4, 1};
3325 int frac_den[] = {8, 9, 9, 1};
3326 int delta = 100000;
3327 int i, rc;
3328
3329 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3330 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3331 unsigned long src_rate;
3332
3333 src_rate = clk_round_rate(clk->parent, request);
3334 if ((src_rate < (request - delta)) ||
3335 (src_rate > (request + delta)))
3336 continue;
3337
3338 rc = clk_set_rate(clk->parent, src_rate);
3339 if (rc)
3340 return rc;
3341
3342 pixel_freq->div_src_val &= ~BM(4, 0);
3343 if (frac_den[i] == frac_num[i]) {
3344 pixel_freq->m_val = 0;
3345 pixel_freq->n_val = 0;
3346 } else {
3347 pixel_freq->m_val = frac_num[i];
3348 pixel_freq->n_val = ~(frac_den[i] - frac_num[i]);
3349 pixel_freq->d_val = ~frac_den[i];
3350 }
3351 set_rate_mnd(rcg, pixel_freq);
3352 return 0;
3353 }
3354 return -EINVAL;
3355}
3356
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003357static struct clk_freq_tbl pixel_freq_tbl[] = {
3358 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003359 .src_clk = &pixel_clk_src_8974.c,
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003360 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val)
3361 | BVAL(4, 0, 0),
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003362 },
3363 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003364};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003365
3366static struct rcg_clk pclk0_clk_src = {
3367 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003368 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003369 .base = &virt_bases[MMSS_BASE],
3370 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003371 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003372 .dbg_name = "pclk0_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003373 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3375 CLK_INIT(pclk0_clk_src.c),
3376 },
3377};
3378
3379static struct rcg_clk pclk1_clk_src = {
3380 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003381 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003382 .base = &virt_bases[MMSS_BASE],
3383 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003384 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .dbg_name = "pclk1_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003386 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3388 CLK_INIT(pclk1_clk_src.c),
3389 },
3390};
3391
3392static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3393 F_MDSS(19200000, cxo, 1, 0, 0),
3394 F_END
3395};
3396
3397static struct rcg_clk vsync_clk_src = {
3398 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3399 .set_rate = set_rate_hid,
3400 .freq_tbl = ftbl_mdss_vsync_clk,
3401 .current_freq = &rcg_dummy_freq,
3402 .base = &virt_bases[MMSS_BASE],
3403 .c = {
3404 .dbg_name = "vsync_clk_src",
3405 .ops = &clk_ops_rcg,
3406 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3407 CLK_INIT(vsync_clk_src.c),
3408 },
3409};
3410
3411static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3412 F_MM( 50000000, gpll0, 12, 0, 0),
3413 F_MM(100000000, gpll0, 6, 0, 0),
3414 F_MM(133330000, mmpll0, 6, 0, 0),
3415 F_MM(200000000, mmpll0, 4, 0, 0),
3416 F_MM(266670000, mmpll0, 3, 0, 0),
3417 F_MM(410000000, mmpll3, 2, 0, 0),
3418 F_END
3419};
3420
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003421static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3422 F_MM( 50000000, gpll0, 12, 0, 0),
3423 F_MM(100000000, gpll0, 6, 0, 0),
3424 F_MM(133330000, mmpll0, 6, 0, 0),
3425 F_MM(200000000, mmpll0, 4, 0, 0),
3426 F_MM(266670000, mmpll0, 3, 0, 0),
3427 F_MM(465000000, mmpll3, 2, 0, 0),
3428 F_END
3429};
3430
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003431static struct rcg_clk vcodec0_clk_src = {
3432 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3433 .set_rate = set_rate_mnd,
3434 .freq_tbl = ftbl_venus0_vcodec0_clk,
3435 .current_freq = &rcg_dummy_freq,
3436 .base = &virt_bases[MMSS_BASE],
3437 .c = {
3438 .dbg_name = "vcodec0_clk_src",
3439 .ops = &clk_ops_rcg_mnd,
3440 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3441 HIGH, 410000000),
3442 CLK_INIT(vcodec0_clk_src.c),
3443 },
3444};
3445
3446static struct branch_clk camss_cci_cci_ahb_clk = {
3447 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003448 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .base = &virt_bases[MMSS_BASE],
3450 .c = {
3451 .dbg_name = "camss_cci_cci_ahb_clk",
3452 .ops = &clk_ops_branch,
3453 CLK_INIT(camss_cci_cci_ahb_clk.c),
3454 },
3455};
3456
3457static struct branch_clk camss_cci_cci_clk = {
3458 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003459 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .base = &virt_bases[MMSS_BASE],
3461 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003462 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003463 .dbg_name = "camss_cci_cci_clk",
3464 .ops = &clk_ops_branch,
3465 CLK_INIT(camss_cci_cci_clk.c),
3466 },
3467};
3468
3469static struct branch_clk camss_csi0_ahb_clk = {
3470 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003471 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003472 .base = &virt_bases[MMSS_BASE],
3473 .c = {
3474 .dbg_name = "camss_csi0_ahb_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_csi0_ahb_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_csi0_clk = {
3481 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .base = &virt_bases[MMSS_BASE],
3484 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003485 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003486 .dbg_name = "camss_csi0_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_csi0_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_csi0phy_clk = {
3493 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003495 .base = &virt_bases[MMSS_BASE],
3496 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003497 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003498 .dbg_name = "camss_csi0phy_clk",
3499 .ops = &clk_ops_branch,
3500 CLK_INIT(camss_csi0phy_clk.c),
3501 },
3502};
3503
3504static struct branch_clk camss_csi0pix_clk = {
3505 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .base = &virt_bases[MMSS_BASE],
3508 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003509 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003510 .dbg_name = "camss_csi0pix_clk",
3511 .ops = &clk_ops_branch,
3512 CLK_INIT(camss_csi0pix_clk.c),
3513 },
3514};
3515
3516static struct branch_clk camss_csi0rdi_clk = {
3517 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003519 .base = &virt_bases[MMSS_BASE],
3520 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003521 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003522 .dbg_name = "camss_csi0rdi_clk",
3523 .ops = &clk_ops_branch,
3524 CLK_INIT(camss_csi0rdi_clk.c),
3525 },
3526};
3527
3528static struct branch_clk camss_csi1_ahb_clk = {
3529 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003531 .base = &virt_bases[MMSS_BASE],
3532 .c = {
3533 .dbg_name = "camss_csi1_ahb_clk",
3534 .ops = &clk_ops_branch,
3535 CLK_INIT(camss_csi1_ahb_clk.c),
3536 },
3537};
3538
3539static struct branch_clk camss_csi1_clk = {
3540 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003544 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .dbg_name = "camss_csi1_clk",
3546 .ops = &clk_ops_branch,
3547 CLK_INIT(camss_csi1_clk.c),
3548 },
3549};
3550
3551static struct branch_clk camss_csi1phy_clk = {
3552 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003556 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .dbg_name = "camss_csi1phy_clk",
3558 .ops = &clk_ops_branch,
3559 CLK_INIT(camss_csi1phy_clk.c),
3560 },
3561};
3562
3563static struct branch_clk camss_csi1pix_clk = {
3564 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003565 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .base = &virt_bases[MMSS_BASE],
3567 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003568 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003569 .dbg_name = "camss_csi1pix_clk",
3570 .ops = &clk_ops_branch,
3571 CLK_INIT(camss_csi1pix_clk.c),
3572 },
3573};
3574
3575static struct branch_clk camss_csi1rdi_clk = {
3576 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003577 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003578 .base = &virt_bases[MMSS_BASE],
3579 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003580 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003581 .dbg_name = "camss_csi1rdi_clk",
3582 .ops = &clk_ops_branch,
3583 CLK_INIT(camss_csi1rdi_clk.c),
3584 },
3585};
3586
3587static struct branch_clk camss_csi2_ahb_clk = {
3588 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003589 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003590 .base = &virt_bases[MMSS_BASE],
3591 .c = {
3592 .dbg_name = "camss_csi2_ahb_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(camss_csi2_ahb_clk.c),
3595 },
3596};
3597
3598static struct branch_clk camss_csi2_clk = {
3599 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003601 .base = &virt_bases[MMSS_BASE],
3602 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003603 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003604 .dbg_name = "camss_csi2_clk",
3605 .ops = &clk_ops_branch,
3606 CLK_INIT(camss_csi2_clk.c),
3607 },
3608};
3609
3610static struct branch_clk camss_csi2phy_clk = {
3611 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .base = &virt_bases[MMSS_BASE],
3614 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003615 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003616 .dbg_name = "camss_csi2phy_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(camss_csi2phy_clk.c),
3619 },
3620};
3621
3622static struct branch_clk camss_csi2pix_clk = {
3623 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003625 .base = &virt_bases[MMSS_BASE],
3626 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003627 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003628 .dbg_name = "camss_csi2pix_clk",
3629 .ops = &clk_ops_branch,
3630 CLK_INIT(camss_csi2pix_clk.c),
3631 },
3632};
3633
3634static struct branch_clk camss_csi2rdi_clk = {
3635 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003637 .base = &virt_bases[MMSS_BASE],
3638 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003639 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003640 .dbg_name = "camss_csi2rdi_clk",
3641 .ops = &clk_ops_branch,
3642 CLK_INIT(camss_csi2rdi_clk.c),
3643 },
3644};
3645
3646static struct branch_clk camss_csi3_ahb_clk = {
3647 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003649 .base = &virt_bases[MMSS_BASE],
3650 .c = {
3651 .dbg_name = "camss_csi3_ahb_clk",
3652 .ops = &clk_ops_branch,
3653 CLK_INIT(camss_csi3_ahb_clk.c),
3654 },
3655};
3656
3657static struct branch_clk camss_csi3_clk = {
3658 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003660 .base = &virt_bases[MMSS_BASE],
3661 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003662 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .dbg_name = "camss_csi3_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(camss_csi3_clk.c),
3666 },
3667};
3668
3669static struct branch_clk camss_csi3phy_clk = {
3670 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003672 .base = &virt_bases[MMSS_BASE],
3673 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003674 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003675 .dbg_name = "camss_csi3phy_clk",
3676 .ops = &clk_ops_branch,
3677 CLK_INIT(camss_csi3phy_clk.c),
3678 },
3679};
3680
3681static struct branch_clk camss_csi3pix_clk = {
3682 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003684 .base = &virt_bases[MMSS_BASE],
3685 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003686 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003687 .dbg_name = "camss_csi3pix_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(camss_csi3pix_clk.c),
3690 },
3691};
3692
3693static struct branch_clk camss_csi3rdi_clk = {
3694 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003695 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003696 .base = &virt_bases[MMSS_BASE],
3697 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003698 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003699 .dbg_name = "camss_csi3rdi_clk",
3700 .ops = &clk_ops_branch,
3701 CLK_INIT(camss_csi3rdi_clk.c),
3702 },
3703};
3704
3705static struct branch_clk camss_csi_vfe0_clk = {
3706 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003707 .bcr_reg = CAMSS_CSI_VFE0_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003708 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003709 .base = &virt_bases[MMSS_BASE],
3710 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003711 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003712 .dbg_name = "camss_csi_vfe0_clk",
3713 .ops = &clk_ops_branch,
3714 CLK_INIT(camss_csi_vfe0_clk.c),
3715 },
3716};
3717
3718static struct branch_clk camss_csi_vfe1_clk = {
3719 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003720 .bcr_reg = CAMSS_CSI_VFE1_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .base = &virt_bases[MMSS_BASE],
3723 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003724 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003725 .dbg_name = "camss_csi_vfe1_clk",
3726 .ops = &clk_ops_branch,
3727 CLK_INIT(camss_csi_vfe1_clk.c),
3728 },
3729};
3730
3731static struct branch_clk camss_gp0_clk = {
3732 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .base = &virt_bases[MMSS_BASE],
3735 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003736 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003737 .dbg_name = "camss_gp0_clk",
3738 .ops = &clk_ops_branch,
3739 CLK_INIT(camss_gp0_clk.c),
3740 },
3741};
3742
3743static struct branch_clk camss_gp1_clk = {
3744 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003748 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003749 .dbg_name = "camss_gp1_clk",
3750 .ops = &clk_ops_branch,
3751 CLK_INIT(camss_gp1_clk.c),
3752 },
3753};
3754
3755static struct branch_clk camss_ispif_ahb_clk = {
3756 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003758 .base = &virt_bases[MMSS_BASE],
3759 .c = {
3760 .dbg_name = "camss_ispif_ahb_clk",
3761 .ops = &clk_ops_branch,
3762 CLK_INIT(camss_ispif_ahb_clk.c),
3763 },
3764};
3765
3766static struct branch_clk camss_jpeg_jpeg0_clk = {
3767 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003768 .bcr_reg = CAMSS_JPEG_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770 .base = &virt_bases[MMSS_BASE],
3771 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003772 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003773 .dbg_name = "camss_jpeg_jpeg0_clk",
3774 .ops = &clk_ops_branch,
3775 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3776 },
3777};
3778
3779static struct branch_clk camss_jpeg_jpeg1_clk = {
3780 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003782 .base = &virt_bases[MMSS_BASE],
3783 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003784 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .dbg_name = "camss_jpeg_jpeg1_clk",
3786 .ops = &clk_ops_branch,
3787 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3788 },
3789};
3790
3791static struct branch_clk camss_jpeg_jpeg2_clk = {
3792 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003794 .base = &virt_bases[MMSS_BASE],
3795 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003796 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003797 .dbg_name = "camss_jpeg_jpeg2_clk",
3798 .ops = &clk_ops_branch,
3799 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3800 },
3801};
3802
3803static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3804 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003805 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003806 .base = &virt_bases[MMSS_BASE],
3807 .c = {
3808 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3809 .ops = &clk_ops_branch,
3810 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3811 },
3812};
3813
3814static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3815 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .base = &virt_bases[MMSS_BASE],
3818 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003819 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3821 .ops = &clk_ops_branch,
3822 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3823 },
3824};
3825
3826static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3827 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3828 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003829 .base = &virt_bases[MMSS_BASE],
3830 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003831 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003832 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3833 .ops = &clk_ops_branch,
3834 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3835 },
3836};
3837
3838static struct branch_clk camss_mclk0_clk = {
3839 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003840 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003841 .base = &virt_bases[MMSS_BASE],
3842 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003843 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003844 .dbg_name = "camss_mclk0_clk",
3845 .ops = &clk_ops_branch,
3846 CLK_INIT(camss_mclk0_clk.c),
3847 },
3848};
3849
3850static struct branch_clk camss_mclk1_clk = {
3851 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003852 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003853 .base = &virt_bases[MMSS_BASE],
3854 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003855 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003856 .dbg_name = "camss_mclk1_clk",
3857 .ops = &clk_ops_branch,
3858 CLK_INIT(camss_mclk1_clk.c),
3859 },
3860};
3861
3862static struct branch_clk camss_mclk2_clk = {
3863 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003864 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003865 .base = &virt_bases[MMSS_BASE],
3866 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003867 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003868 .dbg_name = "camss_mclk2_clk",
3869 .ops = &clk_ops_branch,
3870 CLK_INIT(camss_mclk2_clk.c),
3871 },
3872};
3873
3874static struct branch_clk camss_mclk3_clk = {
3875 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003877 .base = &virt_bases[MMSS_BASE],
3878 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003879 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003880 .dbg_name = "camss_mclk3_clk",
3881 .ops = &clk_ops_branch,
3882 CLK_INIT(camss_mclk3_clk.c),
3883 },
3884};
3885
3886static struct branch_clk camss_micro_ahb_clk = {
3887 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .has_sibling = 1,
Rajakumar Govindaram4c2482b2013-09-05 19:45:01 -07003889 .bcr_reg = CAMSS_MICRO_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003890 .base = &virt_bases[MMSS_BASE],
3891 .c = {
3892 .dbg_name = "camss_micro_ahb_clk",
3893 .ops = &clk_ops_branch,
3894 CLK_INIT(camss_micro_ahb_clk.c),
3895 },
3896};
3897
3898static struct branch_clk camss_phy0_csi0phytimer_clk = {
3899 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003900 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003901 .base = &virt_bases[MMSS_BASE],
3902 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003903 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003904 .dbg_name = "camss_phy0_csi0phytimer_clk",
3905 .ops = &clk_ops_branch,
3906 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3907 },
3908};
3909
3910static struct branch_clk camss_phy1_csi1phytimer_clk = {
3911 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003912 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003913 .base = &virt_bases[MMSS_BASE],
3914 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003915 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003916 .dbg_name = "camss_phy1_csi1phytimer_clk",
3917 .ops = &clk_ops_branch,
3918 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3919 },
3920};
3921
3922static struct branch_clk camss_phy2_csi2phytimer_clk = {
3923 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003924 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003925 .base = &virt_bases[MMSS_BASE],
3926 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003927 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003928 .dbg_name = "camss_phy2_csi2phytimer_clk",
3929 .ops = &clk_ops_branch,
3930 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3931 },
3932};
3933
3934static struct branch_clk camss_top_ahb_clk = {
3935 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003936 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003937 .base = &virt_bases[MMSS_BASE],
3938 .c = {
3939 .dbg_name = "camss_top_ahb_clk",
3940 .ops = &clk_ops_branch,
3941 CLK_INIT(camss_top_ahb_clk.c),
3942 },
3943};
3944
3945static struct branch_clk camss_vfe_cpp_ahb_clk = {
3946 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003947 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003948 .base = &virt_bases[MMSS_BASE],
3949 .c = {
3950 .dbg_name = "camss_vfe_cpp_ahb_clk",
3951 .ops = &clk_ops_branch,
3952 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3953 },
3954};
3955
3956static struct branch_clk camss_vfe_cpp_clk = {
3957 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003958 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003959 .base = &virt_bases[MMSS_BASE],
3960 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003961 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003962 .dbg_name = "camss_vfe_cpp_clk",
3963 .ops = &clk_ops_branch,
3964 CLK_INIT(camss_vfe_cpp_clk.c),
3965 },
3966};
3967
3968static struct branch_clk camss_vfe_vfe0_clk = {
3969 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003970 .bcr_reg = CAMSS_VFE_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003971 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003972 .base = &virt_bases[MMSS_BASE],
3973 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003974 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003975 .dbg_name = "camss_vfe_vfe0_clk",
3976 .ops = &clk_ops_branch,
3977 CLK_INIT(camss_vfe_vfe0_clk.c),
3978 },
3979};
3980
3981static struct branch_clk camss_vfe_vfe1_clk = {
3982 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003983 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003984 .base = &virt_bases[MMSS_BASE],
3985 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003986 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003987 .dbg_name = "camss_vfe_vfe1_clk",
3988 .ops = &clk_ops_branch,
3989 CLK_INIT(camss_vfe_vfe1_clk.c),
3990 },
3991};
3992
3993static struct branch_clk camss_vfe_vfe_ahb_clk = {
3994 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003995 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003996 .base = &virt_bases[MMSS_BASE],
3997 .c = {
3998 .dbg_name = "camss_vfe_vfe_ahb_clk",
3999 .ops = &clk_ops_branch,
4000 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
4001 },
4002};
4003
4004static struct branch_clk camss_vfe_vfe_axi_clk = {
4005 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004007 .base = &virt_bases[MMSS_BASE],
4008 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004009 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004010 .dbg_name = "camss_vfe_vfe_axi_clk",
4011 .ops = &clk_ops_branch,
4012 CLK_INIT(camss_vfe_vfe_axi_clk.c),
4013 },
4014};
4015
4016static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
4017 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
4018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004019 .base = &virt_bases[MMSS_BASE],
4020 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004021 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004022 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
4023 .ops = &clk_ops_branch,
4024 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
4025 },
4026};
4027
4028static struct branch_clk mdss_ahb_clk = {
4029 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004031 .base = &virt_bases[MMSS_BASE],
4032 .c = {
4033 .dbg_name = "mdss_ahb_clk",
4034 .ops = &clk_ops_branch,
4035 CLK_INIT(mdss_ahb_clk.c),
4036 },
4037};
4038
4039static struct branch_clk mdss_axi_clk = {
4040 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004042 .base = &virt_bases[MMSS_BASE],
4043 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004044 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004045 .dbg_name = "mdss_axi_clk",
4046 .ops = &clk_ops_branch,
4047 CLK_INIT(mdss_axi_clk.c),
4048 },
4049};
4050
4051static struct branch_clk mdss_byte0_clk = {
4052 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004053 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004054 .base = &virt_bases[MMSS_BASE],
4055 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004056 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004057 .dbg_name = "mdss_byte0_clk",
4058 .ops = &clk_ops_branch,
4059 CLK_INIT(mdss_byte0_clk.c),
4060 },
4061};
4062
4063static struct branch_clk mdss_byte1_clk = {
4064 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004066 .base = &virt_bases[MMSS_BASE],
4067 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004068 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004069 .dbg_name = "mdss_byte1_clk",
4070 .ops = &clk_ops_branch,
4071 CLK_INIT(mdss_byte1_clk.c),
4072 },
4073};
4074
4075static struct branch_clk mdss_edpaux_clk = {
4076 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004077 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004078 .base = &virt_bases[MMSS_BASE],
4079 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004080 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081 .dbg_name = "mdss_edpaux_clk",
4082 .ops = &clk_ops_branch,
4083 CLK_INIT(mdss_edpaux_clk.c),
4084 },
4085};
4086
4087static struct branch_clk mdss_edplink_clk = {
4088 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004089 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004090 .base = &virt_bases[MMSS_BASE],
4091 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004092 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004093 .dbg_name = "mdss_edplink_clk",
4094 .ops = &clk_ops_branch,
4095 CLK_INIT(mdss_edplink_clk.c),
4096 },
4097};
4098
4099static struct branch_clk mdss_edppixel_clk = {
4100 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004101 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004102 .base = &virt_bases[MMSS_BASE],
4103 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004104 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004105 .dbg_name = "mdss_edppixel_clk",
4106 .ops = &clk_ops_branch,
4107 CLK_INIT(mdss_edppixel_clk.c),
4108 },
4109};
4110
4111static struct branch_clk mdss_esc0_clk = {
4112 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004113 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 .base = &virt_bases[MMSS_BASE],
4115 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004116 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004117 .dbg_name = "mdss_esc0_clk",
4118 .ops = &clk_ops_branch,
4119 CLK_INIT(mdss_esc0_clk.c),
4120 },
4121};
4122
4123static struct branch_clk mdss_esc1_clk = {
4124 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004125 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004126 .base = &virt_bases[MMSS_BASE],
4127 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004128 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004129 .dbg_name = "mdss_esc1_clk",
4130 .ops = &clk_ops_branch,
4131 CLK_INIT(mdss_esc1_clk.c),
4132 },
4133};
4134
4135static struct branch_clk mdss_extpclk_clk = {
4136 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004137 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004138 .base = &virt_bases[MMSS_BASE],
4139 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004140 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004141 .dbg_name = "mdss_extpclk_clk",
4142 .ops = &clk_ops_branch,
4143 CLK_INIT(mdss_extpclk_clk.c),
4144 },
4145};
4146
4147static struct branch_clk mdss_hdmi_ahb_clk = {
4148 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004149 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004150 .base = &virt_bases[MMSS_BASE],
4151 .c = {
4152 .dbg_name = "mdss_hdmi_ahb_clk",
4153 .ops = &clk_ops_branch,
4154 CLK_INIT(mdss_hdmi_ahb_clk.c),
4155 },
4156};
4157
4158static struct branch_clk mdss_hdmi_clk = {
4159 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004160 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004161 .base = &virt_bases[MMSS_BASE],
4162 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004163 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004164 .dbg_name = "mdss_hdmi_clk",
4165 .ops = &clk_ops_branch,
4166 CLK_INIT(mdss_hdmi_clk.c),
4167 },
4168};
4169
4170static struct branch_clk mdss_mdp_clk = {
4171 .cbcr_reg = MDSS_MDP_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07004172 .bcr_reg = MDSS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004173 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004174 .base = &virt_bases[MMSS_BASE],
4175 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004176 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004177 .dbg_name = "mdss_mdp_clk",
4178 .ops = &clk_ops_branch,
4179 CLK_INIT(mdss_mdp_clk.c),
4180 },
4181};
4182
4183static struct branch_clk mdss_mdp_lut_clk = {
4184 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004185 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004186 .base = &virt_bases[MMSS_BASE],
4187 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004188 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004189 .dbg_name = "mdss_mdp_lut_clk",
4190 .ops = &clk_ops_branch,
4191 CLK_INIT(mdss_mdp_lut_clk.c),
4192 },
4193};
4194
4195static struct branch_clk mdss_pclk0_clk = {
4196 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004197 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004198 .base = &virt_bases[MMSS_BASE],
4199 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004200 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004201 .dbg_name = "mdss_pclk0_clk",
4202 .ops = &clk_ops_branch,
4203 CLK_INIT(mdss_pclk0_clk.c),
4204 },
4205};
4206
4207static struct branch_clk mdss_pclk1_clk = {
4208 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004209 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004210 .base = &virt_bases[MMSS_BASE],
4211 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004212 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004213 .dbg_name = "mdss_pclk1_clk",
4214 .ops = &clk_ops_branch,
4215 CLK_INIT(mdss_pclk1_clk.c),
4216 },
4217};
4218
4219static struct branch_clk mdss_vsync_clk = {
4220 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004221 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004222 .base = &virt_bases[MMSS_BASE],
4223 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004224 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004225 .dbg_name = "mdss_vsync_clk",
4226 .ops = &clk_ops_branch,
4227 CLK_INIT(mdss_vsync_clk.c),
4228 },
4229};
4230
4231static struct branch_clk mmss_misc_ahb_clk = {
4232 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004233 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004234 .base = &virt_bases[MMSS_BASE],
4235 .c = {
4236 .dbg_name = "mmss_misc_ahb_clk",
4237 .ops = &clk_ops_branch,
4238 CLK_INIT(mmss_misc_ahb_clk.c),
4239 },
4240};
4241
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004242static struct branch_clk mmss_mmssnoc_axi_clk = {
4243 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004244 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004245 .base = &virt_bases[MMSS_BASE],
4246 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004247 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004248 .dbg_name = "mmss_mmssnoc_axi_clk",
4249 .ops = &clk_ops_branch,
4250 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4251 },
4252};
4253
4254static struct branch_clk mmss_s0_axi_clk = {
4255 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004256 /* The bus driver needs set_rate to go through to the parent */
4257 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004258 .base = &virt_bases[MMSS_BASE],
4259 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004260 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004261 .dbg_name = "mmss_s0_axi_clk",
4262 .ops = &clk_ops_branch,
4263 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004264 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004265 },
4266};
4267
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004268struct branch_clk ocmemnoc_clk = {
4269 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004270 .has_sibling = 0,
4271 .bcr_reg = 0x50b0,
4272 .base = &virt_bases[MMSS_BASE],
4273 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004274 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004275 .dbg_name = "ocmemnoc_clk",
4276 .ops = &clk_ops_branch,
4277 CLK_INIT(ocmemnoc_clk.c),
4278 },
4279};
4280
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004281struct branch_clk ocmemcx_ocmemnoc_clk = {
4282 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004283 .has_sibling = 1,
4284 .base = &virt_bases[MMSS_BASE],
4285 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004286 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004287 .dbg_name = "ocmemcx_ocmemnoc_clk",
4288 .ops = &clk_ops_branch,
4289 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4290 },
4291};
4292
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004293static struct branch_clk venus0_ahb_clk = {
4294 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004295 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004296 .base = &virt_bases[MMSS_BASE],
4297 .c = {
4298 .dbg_name = "venus0_ahb_clk",
4299 .ops = &clk_ops_branch,
4300 CLK_INIT(venus0_ahb_clk.c),
4301 },
4302};
4303
4304static struct branch_clk venus0_axi_clk = {
4305 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004306 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004307 .base = &virt_bases[MMSS_BASE],
4308 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004309 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004310 .dbg_name = "venus0_axi_clk",
4311 .ops = &clk_ops_branch,
4312 CLK_INIT(venus0_axi_clk.c),
4313 },
4314};
4315
4316static struct branch_clk venus0_ocmemnoc_clk = {
4317 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4318 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004319 .base = &virt_bases[MMSS_BASE],
4320 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004321 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004322 .dbg_name = "venus0_ocmemnoc_clk",
4323 .ops = &clk_ops_branch,
4324 CLK_INIT(venus0_ocmemnoc_clk.c),
4325 },
4326};
4327
4328static struct branch_clk venus0_vcodec0_clk = {
4329 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Matt Wagantallfe4f6982013-05-20 13:36:20 -07004330 .bcr_reg = VENUS0_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004331 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004332 .base = &virt_bases[MMSS_BASE],
4333 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004334 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004335 .dbg_name = "venus0_vcodec0_clk",
4336 .ops = &clk_ops_branch,
4337 CLK_INIT(venus0_vcodec0_clk.c),
4338 },
4339};
4340
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004341static struct branch_clk oxilicx_axi_clk = {
4342 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004343 .has_sibling = 1,
4344 .base = &virt_bases[MMSS_BASE],
4345 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004346 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004347 .dbg_name = "oxilicx_axi_clk",
4348 .ops = &clk_ops_branch,
4349 CLK_INIT(oxilicx_axi_clk.c),
4350 },
4351};
4352
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004353static struct branch_clk oxili_gfx3d_clk = {
4354 .cbcr_reg = OXILI_GFX3D_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07004355 .bcr_reg = OXILI_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004356 .base = &virt_bases[MMSS_BASE],
4357 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004358 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004359 .dbg_name = "oxili_gfx3d_clk",
4360 .ops = &clk_ops_branch,
4361 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004362 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004363 },
4364};
4365
4366static struct branch_clk oxilicx_ahb_clk = {
4367 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004368 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004369 .base = &virt_bases[MMSS_BASE],
4370 .c = {
4371 .dbg_name = "oxilicx_ahb_clk",
4372 .ops = &clk_ops_branch,
4373 CLK_INIT(oxilicx_ahb_clk.c),
4374 },
4375};
4376
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004377static struct branch_clk q6ss_ahb_lfabif_clk = {
4378 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4379 .has_sibling = 1,
4380 .base = &virt_bases[LPASS_BASE],
4381 .c = {
4382 .dbg_name = "q6ss_ahb_lfabif_clk",
4383 .ops = &clk_ops_branch,
4384 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4385 },
4386};
4387
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004388
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004389static struct branch_clk gcc_lpass_q6_axi_clk = {
4390 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4391 .has_sibling = 1,
4392 .base = &virt_bases[GCC_BASE],
4393 .c = {
4394 .dbg_name = "gcc_lpass_q6_axi_clk",
4395 .ops = &clk_ops_branch,
4396 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4397 },
4398};
4399
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004400static struct branch_clk q6ss_xo_clk = {
4401 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4402 .bcr_reg = LPASS_Q6SS_BCR,
4403 .has_sibling = 1,
4404 .base = &virt_bases[LPASS_BASE],
4405 .c = {
4406 .dbg_name = "q6ss_xo_clk",
4407 .ops = &clk_ops_branch,
4408 CLK_INIT(q6ss_xo_clk.c),
4409 },
4410};
4411
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004412static struct branch_clk q6ss_ahbm_clk = {
4413 .cbcr_reg = Q6SS_AHBM_CBCR,
4414 .has_sibling = 1,
4415 .base = &virt_bases[LPASS_BASE],
4416 .c = {
4417 .dbg_name = "q6ss_ahbm_clk",
4418 .ops = &clk_ops_branch,
4419 CLK_INIT(q6ss_ahbm_clk.c),
4420 },
4421};
4422
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004423static DEFINE_CLK_MEASURE(l2_m_clk);
4424static DEFINE_CLK_MEASURE(krait0_m_clk);
4425static DEFINE_CLK_MEASURE(krait1_m_clk);
4426static DEFINE_CLK_MEASURE(krait2_m_clk);
4427static DEFINE_CLK_MEASURE(krait3_m_clk);
Vikram Mulukutlafb9ee8c2013-12-20 15:38:08 -08004428static DEFINE_CLK_MEASURE(wcnss_m_clk);
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004429
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004430#ifdef CONFIG_DEBUG_FS
4431
4432struct measure_mux_entry {
4433 struct clk *c;
4434 int base;
4435 u32 debug_mux;
4436};
4437
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004438enum {
4439 M_ACPU0 = 0,
4440 M_ACPU1,
4441 M_ACPU2,
4442 M_ACPU3,
4443 M_L2,
4444};
4445
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004446struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004447 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4448 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4449 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4450 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004451 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004452 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4453 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
Junjie Wu2d6fd552013-06-28 12:33:48 -07004454 {&gcc_sdcc1_cdccal_sleep_clk.c, GCC_BASE, 0x006a},
4455 {&gcc_sdcc1_cdccal_ff_clk.c, GCC_BASE, 0x006b},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004456 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4457 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4458 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4459 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4460 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4461 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4462 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4463 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4464 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4465 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4466 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4467 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4468 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4469 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4470 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4471 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4472 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4473 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4474 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4475 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4476 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4477 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4478 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4479 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4480 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4481 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4482 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4483 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4484 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4485 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4486 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004487 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004488 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4489 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4490 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4491 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4492 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4493 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4494 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4495 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4496 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4497 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4498 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4499 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4500 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4501 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4502 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4503 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4504 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4505 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4506 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4507 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4508 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4509 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4510 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4511 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4512 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4513 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4514 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4515 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4516 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004517 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4518 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4519 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4520 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004521 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4522 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004523 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004524 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004525 {&cnoc_clk.c, GCC_BASE, 0x0008},
4526 {&pnoc_clk.c, GCC_BASE, 0x0010},
4527 {&snoc_clk.c, GCC_BASE, 0x0000},
4528 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlafb9ee8c2013-12-20 15:38:08 -08004529 {&wcnss_m_clk, GCC_BASE, 0x0198},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004530 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004531 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004532 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004533 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4534 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4535 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4536 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4537 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4538 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4539 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4540 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4541 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4542 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4543 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4544 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4545 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4546 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4547 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4548 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4549 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4550 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4551 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4552 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4553 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4554 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4555 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4556 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4557 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4558 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4559 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4560 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4561 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4562 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4563 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4564 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4565 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4566 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4567 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4568 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4569 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4570 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4571 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4572 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4573 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4574 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4575 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4576 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4577 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4578 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4579 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4580 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4581 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004582 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4583 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4584 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4585 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4586 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4587 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4588 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4589 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4590 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4591 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004592 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4593 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4594 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4595 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4596 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4597 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4598 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4599 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4600 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4601 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4602 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4603 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4604 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4605 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4606 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4607 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4608 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004609 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4610 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004611 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004612
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004613 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4614 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4615 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4616 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4617 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004618
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004619 {&dummy_clk, N_BASES, 0x0000},
4620};
4621
4622static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4623{
4624 struct measure_clk *clk = to_measure_clk(c);
4625 unsigned long flags;
4626 u32 regval, clk_sel, i;
4627
4628 if (!parent)
4629 return -EINVAL;
4630
4631 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4632 if (measure_mux[i].c == parent)
4633 break;
4634
4635 if (measure_mux[i].c == &dummy_clk)
4636 return -EINVAL;
4637
4638 spin_lock_irqsave(&local_clock_reg_lock, flags);
4639 /*
4640 * Program the test vector, measurement period (sample_ticks)
4641 * and scaling multiplier.
4642 */
4643 clk->sample_ticks = 0x10000;
4644 clk->multiplier = 1;
4645
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004646 switch (measure_mux[i].base) {
4647
4648 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004649 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 clk_sel = measure_mux[i].debug_mux;
4651 break;
4652
4653 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004654 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004655 clk_sel = 0x02C;
4656 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4657 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4658
4659 /* Activate debug clock output */
4660 regval |= BIT(16);
4661 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4662 break;
4663
4664 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004665 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004666 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004667 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4668 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4669
4670 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004671 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004672 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4673 break;
4674
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004675 case APCS_BASE:
4676 clk->multiplier = 4;
4677 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004678
Junjie Wube6cea12013-06-20 10:34:09 -07004679 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1 &&
4680 cpu_is_msm8974()) {
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004681 if (measure_mux[i].debug_mux == M_L2)
4682 regval = BIT(7)|BIT(0);
4683 else
4684 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4685 } else {
4686 if (measure_mux[i].debug_mux == M_L2)
4687 regval = BIT(12);
4688 else
4689 regval = measure_mux[i].debug_mux << 8;
4690 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4691 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004692 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4693 break;
4694
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004695 default:
4696 return -EINVAL;
4697 }
4698
4699 /* Set debug mux clock index */
4700 regval = BVAL(8, 0, clk_sel);
4701 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4702
4703 /* Activate debug clock output */
4704 regval |= BIT(16);
4705 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4706
4707 /* Make sure test vector is set before starting measurements. */
4708 mb();
4709 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4710
4711 return 0;
4712}
4713
4714/* Sample clock for 'ticks' reference clock ticks. */
4715static u32 run_measurement(unsigned ticks)
4716{
4717 /* Stop counters and set the XO4 counter start value. */
4718 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4719
4720 /* Wait for timer to become ready. */
4721 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4722 BIT(25)) != 0)
4723 cpu_relax();
4724
4725 /* Run measurement and wait for completion. */
4726 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4727 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4728 BIT(25)) == 0)
4729 cpu_relax();
4730
4731 /* Return measured ticks. */
4732 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4733 BM(24, 0);
4734}
4735
4736/*
4737 * Perform a hardware rate measurement for a given clock.
4738 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4739 */
4740static unsigned long measure_clk_get_rate(struct clk *c)
4741{
4742 unsigned long flags;
4743 u32 gcc_xo4_reg_backup;
4744 u64 raw_count_short, raw_count_full;
4745 struct measure_clk *clk = to_measure_clk(c);
4746 unsigned ret;
4747
4748 ret = clk_prepare_enable(&cxo_clk_src.c);
4749 if (ret) {
4750 pr_warning("CXO clock failed to enable. Can't measure\n");
4751 return 0;
4752 }
4753
4754 spin_lock_irqsave(&local_clock_reg_lock, flags);
4755
4756 /* Enable CXO/4 and RINGOSC branch. */
4757 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4758 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4759
4760 /*
4761 * The ring oscillator counter will not reset if the measured clock
4762 * is not running. To detect this, run a short measurement before
4763 * the full measurement. If the raw results of the two are the same
4764 * then the clock must be off.
4765 */
4766
4767 /* Run a short measurement. (~1 ms) */
4768 raw_count_short = run_measurement(0x1000);
4769 /* Run a full measurement. (~14 ms) */
4770 raw_count_full = run_measurement(clk->sample_ticks);
4771
4772 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4773
4774 /* Return 0 if the clock is off. */
4775 if (raw_count_full == raw_count_short) {
4776 ret = 0;
4777 } else {
4778 /* Compute rate in Hz. */
4779 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4780 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4781 ret = (raw_count_full * clk->multiplier);
4782 }
4783
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004784 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004785 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4786
4787 clk_disable_unprepare(&cxo_clk_src.c);
4788
4789 return ret;
4790}
4791#else /* !CONFIG_DEBUG_FS */
4792static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4793{
4794 return -EINVAL;
4795}
4796
4797static unsigned long measure_clk_get_rate(struct clk *clk)
4798{
4799 return 0;
4800}
4801#endif /* CONFIG_DEBUG_FS */
4802
Matt Wagantallae053222012-05-14 19:42:07 -07004803static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004804 .set_parent = measure_clk_set_parent,
4805 .get_rate = measure_clk_get_rate,
4806};
4807
4808static struct measure_clk measure_clk = {
4809 .c = {
4810 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004811 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004812 CLK_INIT(measure_clk.c),
4813 },
4814 .multiplier = 1,
4815};
4816
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004817
4818static struct clk_lookup msm_clocks_8974_rumi[] = {
4819 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4820 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004821 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4822 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004823 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4824 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004825 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4826 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004827 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004828 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004829 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4830 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004831 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4832 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4833 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4834 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4835 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4836 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4837 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4838 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4839 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4840 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4841 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4842 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4843 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4844 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4845 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4846 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4847 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4848 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4849 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4850 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4851 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4852 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004853 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4854 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4855 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4856 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4857 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4858 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4859 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4860 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4861 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4862 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4863 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4864 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4865 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4866 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004867};
4868
Xu Han921570e2013-09-23 11:40:45 -07004869static struct clk_lookup msm_clocks_8974pro_only[] __initdata = {
Junjie Wua043bb22013-06-17 11:14:23 -07004870 CLK_LOOKUP("gpll4", gpll4_clk_src.c, ""),
Junjie Wu2584f442013-07-01 09:47:22 -07004871 CLK_LOOKUP("sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c, "msm_sdcc.1"),
4872 CLK_LOOKUP("cal_clk", gcc_sdcc1_cdccal_ff_clk.c, "msm_sdcc.1"),
Xu Han921570e2013-09-23 11:40:45 -07004873 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "6e.qcom,camera"),
4874 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "20.qcom,camera"),
4875 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "6c.qcom,camera"),
4876 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "90.qcom,camera"),
4877 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "6e.qcom,camera"),
4878 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "20.qcom,camera"),
4879 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "6c.qcom,camera"),
4880 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "90.qcom,camera"),
Evgeniy Borisov11d85b02013-09-16 16:52:36 +03004881 CLK_LOOKUP("cam_src_clk", mclk0_clk_src.c, "0.qcom,camera"),
Evgeniy Borisovc3c26ea2013-10-17 09:46:19 +03004882 CLK_LOOKUP("cam_src_clk", mclk1_clk_src.c, "1.qcom,camera"),
4883 CLK_LOOKUP("cam_src_clk", mclk2_clk_src.c, "2.qcom,camera"),
Evgeniy Borisov11d85b02013-09-16 16:52:36 +03004884 CLK_LOOKUP("cam_clk", camss_mclk0_clk.c, "0.qcom,camera"),
Evgeniy Borisovc3c26ea2013-10-17 09:46:19 +03004885 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, "1.qcom,camera"),
4886 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, "2.qcom,camera"),
Xu Han921570e2013-09-23 11:40:45 -07004887};
4888
4889static struct clk_lookup msm_clocks_8974_only[] __initdata = {
4890 CLK_LOOKUP("cam_src_clk", mmss_gp0_clk_src.c, "6e.qcom,camera"),
4891 CLK_LOOKUP("cam_src_clk", mmss_gp0_clk_src.c, "20.qcom,camera"),
4892 CLK_LOOKUP("cam_src_clk", gp1_clk_src.c, "6c.qcom,camera"),
4893 CLK_LOOKUP("cam_src_clk", mmss_gp1_clk_src.c, "90.qcom,camera"),
4894 CLK_LOOKUP("cam_clk", camss_gp0_clk.c, "6e.qcom,camera"),
4895 CLK_LOOKUP("cam_clk", camss_gp0_clk.c, "20.qcom,camera"),
4896 CLK_LOOKUP("cam_clk", gcc_gp1_clk.c, "6c.qcom,camera"),
4897 CLK_LOOKUP("cam_clk", camss_gp1_clk.c, "90.qcom,camera"),
Evgeniy Borisov11d85b02013-09-16 16:52:36 +03004898 CLK_LOOKUP("cam_src_clk", mmss_gp0_clk_src.c, "0.qcom,camera"),
4899 CLK_LOOKUP("cam_src_clk", gp1_clk_src.c, "2.qcom,camera"),
4900 CLK_LOOKUP("cam_src_clk", mmss_gp1_clk_src.c, "1.qcom,camera"),
4901 CLK_LOOKUP("cam_clk", camss_gp0_clk.c, "0.qcom,camera"),
4902 CLK_LOOKUP("cam_clk", gcc_gp1_clk.c, "2.qcom,camera"),
4903 CLK_LOOKUP("cam_clk", camss_gp1_clk.c, "1.qcom,camera"),
Junjie Wua043bb22013-06-17 11:14:23 -07004904};
4905
4906static struct clk_lookup msm_clocks_8974_common[] __initdata = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004907 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4908 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4909 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4910 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004911 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004912 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304913 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304914 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -07004915 CLK_LOOKUP("xo", cxo_lpm_clk.c, "fc4281d0.qcom,mpm"),
Houston Hoffman7214bd02013-12-02 20:18:35 -08004916 CLK_LOOKUP("ref_clk", cxo_d1_a_pin.c, "3-000e"),
4917 CLK_LOOKUP("ref_clk_rf", cxo_a2_a_pin.c, "3-000e"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004918 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4919
Saravana Kannanfd3ac302013-05-06 17:45:49 -07004920 CLK_LOOKUP("hfpll_src", cxo_a_clk_src.c, "f9016000.qcom,clock-krait"),
4921 CLK_LOOKUP("aux_clk", gpll0_ao_clk_src.c,
4922 "f9016000.qcom,clock-krait"),
Vikram Mulukutlaff4df612013-06-25 17:29:56 -07004923 CLK_LOOKUP("gpll0", gpll0_clk_src.c, ""),
Vikram Mulukutlaff4df612013-06-25 17:29:56 -07004924
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004925 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004926 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004927 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004928 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Asaf Penso2b1a6242013-04-09 17:25:56 -07004929 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, "f9923000.i2c"),
4930 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.i2c"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004931 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4932 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004933 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4934 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004935 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4938 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4939 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4940 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
Houston Hoffman7214bd02013-12-02 20:18:35 -08004941
4942 /* I2C Clocks nfc */
4943 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9928000.i2c"),
4944 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, "f9928000.i2c"),
4945
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004946 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4947 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004948 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004949 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004950 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4951 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4952 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4953
Sagar Dharia8a73da92012-08-11 16:41:25 -06004954 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004955 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004956 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304957 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004958 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4959 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4960 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4961 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004962 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004963 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004964 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004965 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004966 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004967 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4968 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4969 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304970 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004971 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004972 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4973 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4974 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4975 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4976
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004977 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004978 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4979 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4980 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4981 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4982 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4983 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4984
Mona Hossainb43e94b2012-05-07 08:52:06 -07004985 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4986 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4987 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4988 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4989
4990 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4991 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4992 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4993 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4994
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004995 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4996 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4997 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4998 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4999
Mona Hossainc92629e2013-04-01 13:37:46 -07005000 CLK_LOOKUP("ce_drv_core_clk", gcc_ce2_clk.c, "qseecom"),
5001 CLK_LOOKUP("ce_drv_iface_clk", gcc_ce2_ahb_clk.c, "qseecom"),
5002 CLK_LOOKUP("ce_drv_bus_clk", gcc_ce2_axi_clk.c, "qseecom"),
5003 CLK_LOOKUP("ce_drv_core_clk_src", ce2_clk_src.c, "qseecom"),
5004
Hariprasad Dhalinarasimha005f0a52013-05-20 17:19:08 -07005005 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "mcd"),
5006 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "mcd"),
5007 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "mcd"),
5008 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "mcd"),
5009
Patrick Daly1dbfa292013-03-13 14:47:33 -07005010 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
5011 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
5012 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
5013 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
5014
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005015 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5016 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5017 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5018
5019 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5020 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5021 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5022
5023 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5024 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
5025 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5026 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
5027 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5028 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
5029 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5030 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
5031
Liron Kuch59339922013-01-01 18:29:47 +02005032 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
5033 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005034
Manu Gautam1fd82ac2012-08-22 10:27:36 -07005035 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
5036 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05305037 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5038 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005039 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06005040 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005041 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
5042 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
5043 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07005044 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05305045 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5046 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5047 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5048 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5049 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5050 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07005051 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08005052 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05305053 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
5054 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
5055 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08005056 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005057
Vikram Mulukutlafb9ee8c2013-12-20 15:38:08 -08005058 CLK_LOOKUP("measure", measure_clk.c, "fb000000.qcom,wcnss-wlan"),
5059 CLK_LOOKUP("wcnss_debug", wcnss_m_clk, "fb000000.qcom,wcnss-wlan"),
5060
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005061 /* Multimedia clocks */
5062 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005063 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08005064 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005065 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
5066 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
5067 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Kuogee Hsieh82aa32d2013-08-08 11:11:11 -07005068 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005069 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005070 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005071 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005072 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Aravind Venkateswaran6b6d9c42013-05-06 16:10:03 -07005073 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922800.qcom,mdss_dsi"),
5074 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922e00.qcom,mdss_dsi"),
5075 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922800.qcom,mdss_dsi"),
5076 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005077 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005078 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Kuogee Hsieh29ccc042013-07-26 13:23:23 -07005079 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922800.qcom,mdss_dsi"),
5080 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922e00.qcom,mdss_dsi"),
Aravind Venkateswaranbad560c2013-12-25 00:36:16 -08005081 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c,
5082 "fd922800.qcom,mdss_dsi"),
5083 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c,
5084 "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07005085 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
5086 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
5087 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005088 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patelb89a77e2013-05-03 08:34:03 -07005089 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005090 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005091 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5092 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5093 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5094 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005095
Xu Han921570e2013-09-23 11:40:45 -07005096 /* MM sensor clocks placeholder */
5097 CLK_LOOKUP("", camss_mclk0_clk.c, ""),
5098 CLK_LOOKUP("", camss_mclk1_clk.c, ""),
5099 CLK_LOOKUP("", camss_mclk2_clk.c, ""),
5100 CLK_LOOKUP("", camss_mclk3_clk.c, ""),
5101 CLK_LOOKUP("", mmss_gp0_clk_src.c, ""),
5102 CLK_LOOKUP("", mmss_gp1_clk_src.c, ""),
5103 CLK_LOOKUP("", camss_gp0_clk.c, ""),
5104 CLK_LOOKUP("", camss_gp1_clk.c, ""),
5105
Kevin Chanb4b5f862012-08-23 14:34:33 -07005106 /* CCI clocks */
5107 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5108 "fda0c000.qcom,cci"),
5109 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
5110 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
5111 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
5112 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005113 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5114 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005115 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5116 "fda0ac00.qcom,csiphy"),
5117 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
5118 "fda0ac00.qcom,csiphy"),
5119 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
5120 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005121 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5122 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005123 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5124 "fda0b000.qcom,csiphy"),
5125 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
5126 "fda0b000.qcom,csiphy"),
5127 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
5128 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005129 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5130 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005131 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5132 "fda0b400.qcom,csiphy"),
5133 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
5134 "fda0b400.qcom,csiphy"),
5135 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
5136 "fda0b400.qcom,csiphy"),
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005137
Kevin Chanb4b5f862012-08-23 14:34:33 -07005138 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005139 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005140 "fda08000.qcom,csid"),
5141 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5142 "fda08000.qcom,csid"),
5143 CLK_LOOKUP("csi_ahb_clk", camss_csi0_ahb_clk.c,
5144 "fda08000.qcom,csid"),
5145 CLK_LOOKUP("csi_src_clk", csi0_clk_src.c,
5146 "fda08000.qcom,csid"),
5147 CLK_LOOKUP("csi_phy_clk", camss_csi0phy_clk.c,
5148 "fda08000.qcom,csid"),
5149 CLK_LOOKUP("csi_clk", camss_csi0_clk.c,
5150 "fda08000.qcom,csid"),
5151 CLK_LOOKUP("csi_pix_clk", camss_csi0pix_clk.c,
5152 "fda08000.qcom,csid"),
5153 CLK_LOOKUP("csi_rdi_clk", camss_csi0rdi_clk.c,
5154 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005155
Shuzhen Wang65765c22013-01-08 14:37:15 -08005156 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005157 "fda08400.qcom,csid"),
5158 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5159 "fda08400.qcom,csid"),
5160 CLK_LOOKUP("csi_ahb_clk", camss_csi1_ahb_clk.c,
5161 "fda08400.qcom,csid"),
5162 CLK_LOOKUP("csi_src_clk", csi1_clk_src.c,
5163 "fda08400.qcom,csid"),
5164 CLK_LOOKUP("csi_phy_clk", camss_csi1phy_clk.c,
5165 "fda08400.qcom,csid"),
5166 CLK_LOOKUP("csi_clk", camss_csi1_clk.c,
5167 "fda08400.qcom,csid"),
5168 CLK_LOOKUP("csi_pix_clk", camss_csi1pix_clk.c,
5169 "fda08400.qcom,csid"),
5170 CLK_LOOKUP("csi_rdi_clk", camss_csi1rdi_clk.c,
5171 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005172
Shuzhen Wang65765c22013-01-08 14:37:15 -08005173 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005174 "fda08800.qcom,csid"),
5175 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5176 "fda08800.qcom,csid"),
5177 CLK_LOOKUP("csi_ahb_clk", camss_csi2_ahb_clk.c,
5178 "fda08800.qcom,csid"),
5179 CLK_LOOKUP("csi_src_clk", csi2_clk_src.c,
5180 "fda08800.qcom,csid"),
5181 CLK_LOOKUP("csi_phy_clk", camss_csi2phy_clk.c,
5182 "fda08800.qcom,csid"),
5183 CLK_LOOKUP("csi_clk", camss_csi2_clk.c,
5184 "fda08800.qcom,csid"),
5185 CLK_LOOKUP("csi_pix_clk", camss_csi2pix_clk.c,
5186 "fda08800.qcom,csid"),
5187 CLK_LOOKUP("csi_rdi_clk", camss_csi2rdi_clk.c,
5188 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005189
Shuzhen Wang65765c22013-01-08 14:37:15 -08005190 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005191 "fda08c00.qcom,csid"),
5192 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5193 "fda08c00.qcom,csid"),
5194 CLK_LOOKUP("csi_ahb_clk", camss_csi3_ahb_clk.c,
5195 "fda08c00.qcom,csid"),
5196 CLK_LOOKUP("csi_src_clk", csi3_clk_src.c,
5197 "fda08c00.qcom,csid"),
5198 CLK_LOOKUP("csi_phy_clk", camss_csi3phy_clk.c,
5199 "fda08c00.qcom,csid"),
5200 CLK_LOOKUP("csi_clk", camss_csi3_clk.c,
5201 "fda08c00.qcom,csid"),
5202 CLK_LOOKUP("csi_pix_clk", camss_csi3pix_clk.c,
5203 "fda08c00.qcom,csid"),
5204 CLK_LOOKUP("csi_rdi_clk", camss_csi3rdi_clk.c,
5205 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005206
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005207 /* ISPIF clocks */
Vladislav Hristovb5820152013-04-09 13:37:53 -07005208 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005209 "fda0a000.qcom,ispif"),
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005210
Sagar Gore36f59a02013-09-06 15:24:14 -07005211 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c,
5212 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005213 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005214 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005215 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005216 "fda0a000.qcom,ispif"),
5217 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c,
5218 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005219 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005220 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005221 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005222 "fda0a000.qcom,ispif"),
5223
Petar Sivenov457edcb2013-07-11 13:00:43 -07005224 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005225 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005226 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005227 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005228 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005229 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005230 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c,
Sagar Gore36f59a02013-09-06 15:24:14 -07005231 "fda0a000.qcom,ispif"),
5232
5233 CLK_LOOKUP("csi1_src_clk", csi1_clk_src.c,
5234 "fda0a000.qcom,ispif"),
5235 CLK_LOOKUP("csi1_clk", camss_csi1_clk.c,
5236 "fda0a000.qcom,ispif"),
5237 CLK_LOOKUP("csi1_pix_clk", camss_csi1pix_clk.c,
5238 "fda0a000.qcom,ispif"),
5239 CLK_LOOKUP("csi1_rdi_clk", camss_csi1rdi_clk.c,
5240 "fda0a000.qcom,ispif"),
5241
5242 CLK_LOOKUP("csi2_src_clk", csi2_clk_src.c,
5243 "fda0a000.qcom,ispif"),
5244 CLK_LOOKUP("csi2_clk", camss_csi2_clk.c,
5245 "fda0a000.qcom,ispif"),
5246 CLK_LOOKUP("csi2_pix_clk", camss_csi2pix_clk.c,
5247 "fda0a000.qcom,ispif"),
5248 CLK_LOOKUP("csi2_rdi_clk", camss_csi2rdi_clk.c,
5249 "fda0a000.qcom,ispif"),
5250
5251 CLK_LOOKUP("csi3_src_clk", csi3_clk_src.c,
5252 "fda0a000.qcom,ispif"),
5253 CLK_LOOKUP("csi3_clk", camss_csi3_clk.c,
5254 "fda0a000.qcom,ispif"),
5255 CLK_LOOKUP("csi3_pix_clk", camss_csi3pix_clk.c,
5256 "fda0a000.qcom,ispif"),
5257 CLK_LOOKUP("csi3_rdi_clk", camss_csi3rdi_clk.c,
5258 "fda0a000.qcom,ispif"),
Petar Sivenov457edcb2013-07-11 13:00:43 -07005259
Kevin Chanb4b5f862012-08-23 14:34:33 -07005260 /*VFE clocks*/
5261 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5262 "fda10000.qcom,vfe"),
5263 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5264 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5265 "fda10000.qcom,vfe"),
5266 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5267 "fda10000.qcom,vfe"),
5268 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5269 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5270 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5271 "fda10000.qcom,vfe"),
5272 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5273 "fda14000.qcom,vfe"),
5274 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5275 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5276 "fda14000.qcom,vfe"),
5277 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5278 "fda14000.qcom,vfe"),
5279 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5280 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5281 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5282 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005283 /*Jpeg Clocks*/
5284 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5285 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5286 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5287 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5288 "fda1c000.qcom,jpeg"),
5289 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5290 "fda20000.qcom,jpeg"),
5291 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5292 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005293 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5294 "fda64000.qcom,iommu"),
5295 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5296 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005297 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005298 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5299 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5300 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5301 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5302 "fda1c000.qcom,jpeg"),
5303 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5304 "fda20000.qcom,jpeg"),
5305 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5306 "fda24000.qcom,jpeg"),
5307 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5308 "fda1c000.qcom,jpeg"),
5309 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5310 "fda20000.qcom,jpeg"),
5311 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5312 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005313 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5314 "fda04000.qcom,cpp"),
5315 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5316 "fda04000.qcom,cpp"),
5317 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5318 "fda04000.qcom,cpp"),
5319 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5320 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5321 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5322 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5323 "fda04000.qcom,cpp"),
5324 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5325
5326
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005327 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005328 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5329 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5330 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005331 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005332 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005333 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5334 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005335 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005336 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5337 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005338 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5339 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005340 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5341 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005342 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005343 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5344 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005345 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005346 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005347 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5348 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005349 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5350 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5351 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5352 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5353 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005354 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5355 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5356 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5357 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005358
Matt Wagantall5900b7b2013-04-11 15:45:17 -07005359 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fd8c1024.qcom,gdsc"),
5360 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "fd8c2304.qcom,gdsc"),
5361 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "fd8c2304.qcom,gdsc"),
5362 CLK_LOOKUP("core0_clk", camss_jpeg_jpeg0_clk.c, "fd8c35a4.qcom,gdsc"),
5363 CLK_LOOKUP("core1_clk", camss_jpeg_jpeg1_clk.c, "fd8c35a4.qcom,gdsc"),
5364 CLK_LOOKUP("core2_clk", camss_jpeg_jpeg2_clk.c, "fd8c35a4.qcom,gdsc"),
5365 CLK_LOOKUP("core0_clk", camss_vfe_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5366 CLK_LOOKUP("core1_clk", camss_vfe_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5367 CLK_LOOKUP("csi0_clk", camss_csi_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5368 CLK_LOOKUP("csi1_clk", camss_csi_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5369 CLK_LOOKUP("cpp_clk", camss_vfe_cpp_clk.c, "fd8c36a4.qcom,gdsc"),
Matt Wagantall3ef52422013-04-10 20:29:19 -07005370 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fd8c4024.qcom,gdsc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005371
5372 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005373 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5374 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5375 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005376
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005377 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5378 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5379 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5380 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005381 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005382
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005383 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005384 CLK_LOOKUP("bus_clk", pnoc_keepalive_a_clk.c, ""),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005385
5386 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5387 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5388 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5389 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5390 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5391 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5392 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5393 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5394 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5395 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5396
5397 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5398 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5399 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5400 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5401 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5402 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5403 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5404 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5405 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5406 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5407 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5408 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5409 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005410 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5411 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005412 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5413 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005414
Pratik Pateld8204a12013-02-07 18:36:55 -08005415 /* CoreSight clocks */
5416 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5417 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5418 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5419 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5420 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5421 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5422 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5423 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5424 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5425 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5426 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5427 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5428 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5429 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005430 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5431 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5432 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5433 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5434 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5435 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5436 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5437 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5438 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5439 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5440 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5441 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5442 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5443 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Pratik Pateld6c3cd62013-10-04 16:09:59 -07005444 CLK_LOOKUP("core_clk", qdss_clk.c, "fc348000.cti"),
5445 CLK_LOOKUP("core_clk", qdss_clk.c, "fc34d000.cti"),
5446 CLK_LOOKUP("core_clk", qdss_clk.c, "fc350000.cti"),
5447 CLK_LOOKUP("core_clk", qdss_clk.c, "fc354000.cti"),
5448 CLK_LOOKUP("core_clk", qdss_clk.c, "fc358000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005449 CLK_LOOKUP("core_clk", qdss_clk.c, "fdf30018.hwevent"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005450
Pratik Pateld8204a12013-02-07 18:36:55 -08005451 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5452 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5453 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5454 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5455 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5456 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5457 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5458 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5459 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5460 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5461 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5462 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5463 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5464 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005465 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5466 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5467 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5468 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5469 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5470 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5471 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5472 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5473 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5474 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5475 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5476 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5477 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5478 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Pratik Pateld6c3cd62013-10-04 16:09:59 -07005479 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc348000.cti"),
5480 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc34d000.cti"),
5481 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc350000.cti"),
5482 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc354000.cti"),
5483 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc358000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005484 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fdf30018.hwevent"),
5485
5486 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c, "fdf30018.hwevent"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005487
5488 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5489 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5490 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5491 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5492 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005493
5494 /* DSI PLL clocks */
5495 CLK_LOOKUP("", dsi_vco_clk_8974.c, ""),
5496 CLK_LOOKUP("", analog_postdiv_clk_8974.c, ""),
5497 CLK_LOOKUP("", indirect_path_div2_clk_8974.c, ""),
5498 CLK_LOOKUP("", pixel_clk_src_8974.c, ""),
5499 CLK_LOOKUP("", byte_mux_8974.c, ""),
5500 CLK_LOOKUP("", byte_clk_src_8974.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005501};
5502
Junjie Wua043bb22013-06-17 11:14:23 -07005503static struct clk_lookup msm_clocks_8974[ARRAY_SIZE(msm_clocks_8974_common)
Xu Han921570e2013-09-23 11:40:45 -07005504 + ARRAY_SIZE(msm_clocks_8974_only)
5505 + ARRAY_SIZE(msm_clocks_8974pro_only)];
Junjie Wua043bb22013-06-17 11:14:23 -07005506
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005507static struct pll_config_regs mmpll0_regs __initdata = {
5508 .l_reg = (void __iomem *)MMPLL0_L_REG,
5509 .m_reg = (void __iomem *)MMPLL0_M_REG,
5510 .n_reg = (void __iomem *)MMPLL0_N_REG,
5511 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5512 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5513 .base = &virt_bases[MMSS_BASE],
5514};
5515
5516/* MMPLL0 at 800 MHz, main output enabled. */
5517static struct pll_config mmpll0_config __initdata = {
5518 .l = 0x29,
5519 .m = 0x2,
5520 .n = 0x3,
5521 .vco_val = 0x0,
5522 .vco_mask = BM(21, 20),
5523 .pre_div_val = 0x0,
5524 .pre_div_mask = BM(14, 12),
5525 .post_div_val = 0x0,
5526 .post_div_mask = BM(9, 8),
5527 .mn_ena_val = BIT(24),
5528 .mn_ena_mask = BIT(24),
5529 .main_output_val = BIT(0),
5530 .main_output_mask = BIT(0),
5531};
5532
5533static struct pll_config_regs mmpll1_regs __initdata = {
5534 .l_reg = (void __iomem *)MMPLL1_L_REG,
5535 .m_reg = (void __iomem *)MMPLL1_M_REG,
5536 .n_reg = (void __iomem *)MMPLL1_N_REG,
5537 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5538 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5539 .base = &virt_bases[MMSS_BASE],
5540};
5541
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005542/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005543static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005544 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005545 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005546 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005547 .vco_val = 0x0,
5548 .vco_mask = BM(21, 20),
5549 .pre_div_val = 0x0,
5550 .pre_div_mask = BM(14, 12),
5551 .post_div_val = 0x0,
5552 .post_div_mask = BM(9, 8),
5553 .mn_ena_val = BIT(24),
5554 .mn_ena_mask = BIT(24),
5555 .main_output_val = BIT(0),
5556 .main_output_mask = BIT(0),
5557};
5558
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005559/* MMPLL1 at 1167 MHz, main output enabled. */
5560static struct pll_config mmpll1_v2_config __initdata = {
5561 .l = 60,
5562 .m = 25,
5563 .n = 32,
5564 .vco_val = 0x0,
5565 .vco_mask = BM(21, 20),
5566 .pre_div_val = 0x0,
5567 .pre_div_mask = BM(14, 12),
5568 .post_div_val = 0x0,
5569 .post_div_mask = BM(9, 8),
5570 .mn_ena_val = BIT(24),
5571 .mn_ena_mask = BIT(24),
5572 .main_output_val = BIT(0),
5573 .main_output_mask = BIT(0),
5574};
5575
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005576static struct pll_config_regs mmpll3_regs __initdata = {
5577 .l_reg = (void __iomem *)MMPLL3_L_REG,
5578 .m_reg = (void __iomem *)MMPLL3_M_REG,
5579 .n_reg = (void __iomem *)MMPLL3_N_REG,
5580 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5581 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5582 .base = &virt_bases[MMSS_BASE],
5583};
5584
5585/* MMPLL3 at 820 MHz, main output enabled. */
5586static struct pll_config mmpll3_config __initdata = {
5587 .l = 0x2A,
5588 .m = 0x11,
5589 .n = 0x18,
5590 .vco_val = 0x0,
5591 .vco_mask = BM(21, 20),
5592 .pre_div_val = 0x0,
5593 .pre_div_mask = BM(14, 12),
5594 .post_div_val = 0x0,
5595 .post_div_mask = BM(9, 8),
5596 .mn_ena_val = BIT(24),
5597 .mn_ena_mask = BIT(24),
5598 .main_output_val = BIT(0),
5599 .main_output_mask = BIT(0),
5600};
5601
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005602/* MMPLL3 at 930 MHz, main output enabled. */
5603static struct pll_config mmpll3_v2_config __initdata = {
5604 .l = 48,
5605 .m = 7,
5606 .n = 16,
5607 .vco_val = 0x0,
5608 .vco_mask = BM(21, 20),
5609 .pre_div_val = 0x0,
5610 .pre_div_mask = BM(14, 12),
5611 .post_div_val = 0x0,
5612 .post_div_mask = BM(9, 8),
5613 .mn_ena_val = BIT(24),
5614 .mn_ena_mask = BIT(24),
5615 .main_output_val = BIT(0),
5616 .main_output_mask = BIT(0),
Junjie Wube6cea12013-06-20 10:34:09 -07005617 .aux_output_val = BIT(1),
5618 .aux_output_mask = BIT(1),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005619};
5620
Junjie Wube6cea12013-06-20 10:34:09 -07005621#define cpu_is_msm8974pro() (cpu_is_msm8974pro_aa() || cpu_is_msm8974pro_ab() \
5622 || cpu_is_msm8974pro_ac())
5623
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005624static void __init reg_init(void)
5625{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005626 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005627
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005628 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005629
Junjie Wube6cea12013-06-20 10:34:09 -07005630 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5631 || cpu_is_msm8974pro()) {
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005632 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5633 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5634 } else {
5635 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5636 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5637 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005638
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005639 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5640 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5641 regval |= BIT(0);
5642 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5643
5644 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005645 * V2 requires additional votes to allow the LPASS and MMSS
5646 * controllers to use GPLL0.
5647 */
Junjie Wube6cea12013-06-20 10:34:09 -07005648 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5649 || cpu_is_msm8974pro()) {
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005650 regval = readl_relaxed(
5651 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5652 writel_relaxed(regval | BIT(26) | BIT(25),
5653 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5654 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005655}
5656
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005657static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005658{
Junjie Wube6cea12013-06-20 10:34:09 -07005659 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5660 || cpu_is_msm8974pro()) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005661 clk_set_rate(&axi_clk_src.c, 291750000);
5662 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005663 } else {
5664 clk_set_rate(&axi_clk_src.c, 282000000);
5665 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5666 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005667
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005668 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005669 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5670 * source. Sleep set vote is 0.
5671 */
5672 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5673 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5674
5675 /*
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005676 * Hold an active set vote for the PNOC AHB source. Sleep set vote is 0.
5677 */
5678 clk_set_rate(&pnoc_keepalive_a_clk.c, 19200000);
5679 clk_prepare_enable(&pnoc_keepalive_a_clk.c);
5680
5681 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005682 * Hold an active set vote for CXO; this is because CXO is expected
5683 * to remain on whenever CPUs aren't power collapsed.
5684 */
5685 clk_prepare_enable(&cxo_a_clk_src.c);
5686
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005687 /*
5688 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5689 * the bus driver is ready.
5690 */
5691 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5692 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5693
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005694 /* Set rates for single-rate clocks. */
5695 clk_set_rate(&usb30_master_clk_src.c,
5696 usb30_master_clk_src.freq_tbl[0].freq_hz);
5697 clk_set_rate(&tsif_ref_clk_src.c,
5698 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5699 clk_set_rate(&usb_hs_system_clk_src.c,
5700 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5701 clk_set_rate(&usb_hsic_clk_src.c,
5702 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5703 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5704 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5705 clk_set_rate(&usb_hsic_system_clk_src.c,
5706 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5707 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5708 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5709 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5710 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5711 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5712 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5713 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5714 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5715 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5716 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5717 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5718 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005719}
5720
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005721#define GCC_CC_PHYS 0xFC400000
5722#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005723
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005724#define MMSS_CC_PHYS 0xFD8C0000
5725#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005726
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005727#define LPASS_CC_PHYS 0xFE000000
5728#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005729
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005730#define APCS_GCC_CC_PHYS 0xF9011000
5731#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005732
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005733static struct clk *qup_i2c_clks[][2] __initdata = {
5734 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5735 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5736 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5737 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5738 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5739 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5740 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5741 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5742 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5743 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5744 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5745 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5746};
5747
Junjie Wu5e905ea2013-06-07 15:47:20 -07005748/* v1 to v2 clock changes */
5749static void __init msm8974_v2_clock_override(void)
5750{
5751 int i;
5752
5753 mmpll3_clk_src.c.rate = 930000000;
5754 mmpll1_clk_src.c.rate = 1167000000;
5755 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5756
5757 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
5758 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5759
5760 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
5761 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5762 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5763
5764 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5765 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5766
5767 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
5768
5769 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5770 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5771 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
5772}
5773
Junjie Wube6cea12013-06-20 10:34:09 -07005774/* v2 to pro clock changes */
5775static void __init msm8974_pro_clock_override(void)
Junjie Wu5e905ea2013-06-07 15:47:20 -07005776{
5777 ce1_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5778 ce1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005779 ce1_clk_src.freq_tbl = ftbl_gcc_ce1_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005780 ce2_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5781 ce2_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005782 ce2_clk_src.freq_tbl = ftbl_gcc_ce2_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005783
Junjie Wud72cc872014-02-10 11:41:16 -08005784 sdcc1_apps_clk_src.c.fmax[VDD_DIG_LOW] = 200000000;
5785 sdcc1_apps_clk_src.c.fmax[VDD_DIG_NOMINAL] = 400000000;
5786 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_ac;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005787
5788 vfe0_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5789 vfe0_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005790 vfe1_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5791 vfe1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005792 cpp_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5793 cpp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005794
5795 if (cpu_is_msm8974pro_ab() || cpu_is_msm8974pro_ac()) {
5796 vfe0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5797 vfe1_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5798 cpp_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5799 } else if (cpu_is_msm8974pro_aa()) {
5800 vfe0_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5801 vfe1_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5802 cpp_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5803 }
Junjie Wu5e905ea2013-06-07 15:47:20 -07005804
5805 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 266670000;
5806
Junjie Wube6cea12013-06-20 10:34:09 -07005807 mclk0_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5808 mclk1_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5809 mclk2_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5810 mclk3_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005811 mclk0_clk_src.set_rate = set_rate_mnd;
5812 mclk1_clk_src.set_rate = set_rate_mnd;
5813 mclk2_clk_src.set_rate = set_rate_mnd;
5814 mclk3_clk_src.set_rate = set_rate_mnd;
Junjie Wua043bb22013-06-17 11:14:23 -07005815 mclk0_clk_src.c.ops = &clk_ops_rcg_mnd;
5816 mclk1_clk_src.c.ops = &clk_ops_rcg_mnd;
5817 mclk2_clk_src.c.ops = &clk_ops_rcg_mnd;
5818 mclk3_clk_src.c.ops = &clk_ops_rcg_mnd;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005819}
5820
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005821static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005822{
5823 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5824 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005825 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005826
5827 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5828 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005829 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005830
5831 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5832 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005833 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005834
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005835 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5836 if (!virt_bases[APCS_BASE])
5837 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5838
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005839 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005840
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005841 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5842 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005843 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005844
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005845 enable_rpm_scaling();
5846
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005847 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005848
Junjie Wua043bb22013-06-17 11:14:23 -07005849 memcpy(msm_clocks_8974, msm_clocks_8974_common,
5850 sizeof(msm_clocks_8974_common));
Junjie Wua043bb22013-06-17 11:14:23 -07005851
Xu Han921570e2013-09-23 11:40:45 -07005852 /* version specific clock changes */
Junjie Wube6cea12013-06-20 10:34:09 -07005853 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 2
5854 || cpu_is_msm8974pro())
Junjie Wu5e905ea2013-06-07 15:47:20 -07005855 msm8974_v2_clock_override();
Xu Han921570e2013-09-23 11:40:45 -07005856 if (cpu_is_msm8974pro())
Junjie Wube6cea12013-06-20 10:34:09 -07005857 msm8974_pro_clock_override();
Xu Han921570e2013-09-23 11:40:45 -07005858
5859 /* version specific lookup table changes */
5860 if (cpu_is_msm8974()) {
Junjie Wua043bb22013-06-17 11:14:23 -07005861 memcpy(msm_clocks_8974 + ARRAY_SIZE(msm_clocks_8974_common),
Xu Han921570e2013-09-23 11:40:45 -07005862 msm_clocks_8974_only, sizeof(msm_clocks_8974_only));
Junjie Wua043bb22013-06-17 11:14:23 -07005863 msm8974_clock_init_data.size +=
Xu Han921570e2013-09-23 11:40:45 -07005864 ARRAY_SIZE(msm_clocks_8974_only);
5865 } else if (cpu_is_msm8974pro()) {
5866 memcpy(msm_clocks_8974 + ARRAY_SIZE(msm_clocks_8974_common),
5867 msm_clocks_8974pro_only,
5868 sizeof(msm_clocks_8974pro_only));
5869 msm8974_clock_init_data.size +=
5870 ARRAY_SIZE(msm_clocks_8974pro_only);
Junjie Wua043bb22013-06-17 11:14:23 -07005871 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005872
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005873 clk_ops_pixel_clock = clk_ops_pixel;
5874 clk_ops_pixel_clock.set_rate = set_rate_pixel;
5875 clk_ops_pixel_clock.round_rate = round_rate_pixel;
5876
Patrick Dalyadeeb472013-03-06 21:22:32 -08005877 /*
5878 * MDSS needs the ahb clock and needs to init before we register the
5879 * lookup table.
5880 */
5881 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005882}
5883
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005884static void __init msm8974_rumi_clock_pre_init(void)
5885{
5886 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5887 if (!virt_bases[GCC_BASE])
5888 panic("clock-8974: Unable to ioremap GCC memory!");
5889
5890 /* SDCC clocks are partially emulated in the RUMI */
5891 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5892 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5893 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5894 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5895
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005896 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5897 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005898 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005899}
5900
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005901struct clock_init_data msm8974_clock_init_data __initdata = {
5902 .table = msm_clocks_8974,
Xu Han921570e2013-09-23 11:40:45 -07005903 .size = ARRAY_SIZE(msm_clocks_8974_common),
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005904 .pre_init = msm8974_clock_pre_init,
5905 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005906};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005907
5908struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5909 .table = msm_clocks_8974_rumi,
5910 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5911 .pre_init = msm8974_rumi_clock_pre_init,
5912};