blob: 403f7d70c223133e07b70ccb1c5f448b715a739c [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2007-2008 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10#include <linux/delay.h>
Herbert Xuda3bc072009-01-18 21:50:16 -080011#include <linux/rtnetlink.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010012#include <linux/seq_file.h>
13#include "efx.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010014#include "mdio_10g.h"
15#include "falcon.h"
16#include "phy.h"
17#include "falcon_hwdefs.h"
18#include "boards.h"
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080019#include "workarounds.h"
20#include "selftest.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010021
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080022/* We expect these MMDs to be in the package. SFT9001 also has a
23 * clause 22 extension MMD, but since it doesn't have all the generic
24 * MMD registers it is pointless to include it here.
25 */
Ben Hutchings68e7f452009-04-29 08:05:08 +000026#define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
27 MDIO_DEVS_PCS | \
28 MDIO_DEVS_PHYXS | \
29 MDIO_DEVS_AN)
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080031#define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
32 (1 << LOOPBACK_PCS) | \
33 (1 << LOOPBACK_PMAPMD) | \
34 (1 << LOOPBACK_NETWORK))
35
36#define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
37 (1 << LOOPBACK_PHYXS) | \
38 (1 << LOOPBACK_PCS) | \
39 (1 << LOOPBACK_PMAPMD) | \
40 (1 << LOOPBACK_NETWORK))
Ben Hutchings3273c2e2008-05-07 13:36:19 +010041
Ben Hutchings8ceee662008-04-27 12:55:59 +010042/* We complain if we fail to see the link partner as 10G capable this many
43 * times in a row (must be > 1 as sampling the autoneg. registers is racy)
44 */
45#define MAX_BAD_LP_TRIES (5)
46
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080047/* LASI Control */
48#define PMA_PMD_LASI_CTRL 36866
49#define PMA_PMD_LASI_STATUS 36869
50#define PMA_PMD_LS_ALARM_LBN 0
51#define PMA_PMD_LS_ALARM_WIDTH 1
52#define PMA_PMD_TX_ALARM_LBN 1
53#define PMA_PMD_TX_ALARM_WIDTH 1
54#define PMA_PMD_RX_ALARM_LBN 2
55#define PMA_PMD_RX_ALARM_WIDTH 1
56#define PMA_PMD_AN_ALARM_LBN 3
57#define PMA_PMD_AN_ALARM_WIDTH 1
58
Ben Hutchings8ceee662008-04-27 12:55:59 +010059/* Extended control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080060#define PMA_PMD_XCONTROL_REG 49152
61#define PMA_PMD_EXT_GMII_EN_LBN 1
62#define PMA_PMD_EXT_GMII_EN_WIDTH 1
63#define PMA_PMD_EXT_CLK_OUT_LBN 2
64#define PMA_PMD_EXT_CLK_OUT_WIDTH 1
65#define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
66#define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
67#define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
68#define PMA_PMD_EXT_CLK312_WIDTH 1
69#define PMA_PMD_EXT_LPOWER_LBN 12
70#define PMA_PMD_EXT_LPOWER_WIDTH 1
Steve Hodgson869b5b32009-01-29 17:48:10 +000071#define PMA_PMD_EXT_ROBUST_LBN 14
72#define PMA_PMD_EXT_ROBUST_WIDTH 1
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080073#define PMA_PMD_EXT_SSR_LBN 15
74#define PMA_PMD_EXT_SSR_WIDTH 1
Ben Hutchings8ceee662008-04-27 12:55:59 +010075
76/* extended status register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080077#define PMA_PMD_XSTATUS_REG 49153
Ben Hutchings8ceee662008-04-27 12:55:59 +010078#define PMA_PMD_XSTAT_FLP_LBN (12)
79
80/* LED control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080081#define PMA_PMD_LED_CTRL_REG 49159
Ben Hutchings8ceee662008-04-27 12:55:59 +010082#define PMA_PMA_LED_ACTIVITY_LBN (3)
83
84/* LED function override register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080085#define PMA_PMD_LED_OVERR_REG 49161
Ben Hutchings8ceee662008-04-27 12:55:59 +010086/* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
87#define PMA_PMD_LED_LINK_LBN (0)
88#define PMA_PMD_LED_SPEED_LBN (2)
89#define PMA_PMD_LED_TX_LBN (4)
90#define PMA_PMD_LED_RX_LBN (6)
91/* Override settings */
92#define PMA_PMD_LED_AUTO (0) /* H/W control */
93#define PMA_PMD_LED_ON (1)
94#define PMA_PMD_LED_OFF (2)
95#define PMA_PMD_LED_FLASH (3)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080096#define PMA_PMD_LED_MASK 3
Ben Hutchings8ceee662008-04-27 12:55:59 +010097/* All LEDs under hardware control */
98#define PMA_PMD_LED_FULL_AUTO (0)
99/* Green and Amber under hardware control, Red off */
100#define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
101
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800102#define PMA_PMD_SPEED_ENABLE_REG 49192
103#define PMA_PMD_100TX_ADV_LBN 1
104#define PMA_PMD_100TX_ADV_WIDTH 1
105#define PMA_PMD_1000T_ADV_LBN 2
106#define PMA_PMD_1000T_ADV_WIDTH 1
107#define PMA_PMD_10000T_ADV_LBN 3
108#define PMA_PMD_10000T_ADV_WIDTH 1
109#define PMA_PMD_SPEED_LBN 4
110#define PMA_PMD_SPEED_WIDTH 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111
Ben Hutchings307505e2008-12-26 13:48:00 -0800112/* Cable diagnostics - SFT9001 only */
113#define PMA_PMD_CDIAG_CTRL_REG 49213
114#define CDIAG_CTRL_IMMED_LBN 15
115#define CDIAG_CTRL_BRK_LINK_LBN 12
116#define CDIAG_CTRL_IN_PROG_LBN 11
117#define CDIAG_CTRL_LEN_UNIT_LBN 10
118#define CDIAG_CTRL_LEN_METRES 1
119#define PMA_PMD_CDIAG_RES_REG 49174
120#define CDIAG_RES_A_LBN 12
121#define CDIAG_RES_B_LBN 8
122#define CDIAG_RES_C_LBN 4
123#define CDIAG_RES_D_LBN 0
124#define CDIAG_RES_WIDTH 4
125#define CDIAG_RES_OPEN 2
126#define CDIAG_RES_OK 1
127#define CDIAG_RES_INVALID 0
128/* Set of 4 registers for pairs A-D */
129#define PMA_PMD_CDIAG_LEN_REG 49175
130
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800131/* Serdes control registers - SFT9001 only */
132#define PMA_PMD_CSERDES_CTRL_REG 64258
133/* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
134#define PMA_PMD_CSERDES_DEFAULT 0x000f
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100135
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800136/* Misc register defines - SFX7101 only */
137#define PCS_CLOCK_CTRL_REG 55297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138#define PLL312_RST_N_LBN 2
139
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800140#define PCS_SOFT_RST2_REG 55302
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141#define SERDES_RST_N_LBN 13
142#define XGXS_RST_N_LBN 12
143
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800144#define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145#define CLK312_EN_LBN 3
146
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100147/* PHYXS registers */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800148#define PHYXS_XCONTROL_REG 49152
149#define PHYXS_RESET_LBN 15
150#define PHYXS_RESET_WIDTH 1
151
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100152#define PHYXS_TEST1 (49162)
153#define LOOPBACK_NEAR_LBN (8)
154#define LOOPBACK_NEAR_WIDTH (1)
155
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156/* Boot status register */
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000157#define PCS_BOOT_STATUS_REG 53248
158#define PCS_BOOT_FATAL_ERROR_LBN 0
159#define PCS_BOOT_PROGRESS_LBN 1
160#define PCS_BOOT_PROGRESS_WIDTH 2
161#define PCS_BOOT_PROGRESS_INIT 0
162#define PCS_BOOT_PROGRESS_WAIT_MDIO 1
163#define PCS_BOOT_PROGRESS_CHECKSUM 2
164#define PCS_BOOT_PROGRESS_JUMP 3
165#define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
166#define PCS_BOOT_CODE_STARTED_LBN 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100167
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800168/* 100M/1G PHY registers */
169#define GPHY_XCONTROL_REG 49152
170#define GPHY_ISOLATE_LBN 10
171#define GPHY_ISOLATE_WIDTH 1
172#define GPHY_DUPLEX_LBN 8
173#define GPHY_DUPLEX_WIDTH 1
174#define GPHY_LOOPBACK_NEAR_LBN 14
175#define GPHY_LOOPBACK_NEAR_WIDTH 1
176
177#define C22EXT_STATUS_REG 49153
178#define C22EXT_STATUS_LINK_LBN 2
179#define C22EXT_STATUS_LINK_WIDTH 1
180
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000181#define C22EXT_MSTSLV_CTRL 49161
182#define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
183#define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
184
185#define C22EXT_MSTSLV_STATUS 49162
186#define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
187#define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800188
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189/* Time to wait between powering down the LNPGA and turning off the power
190 * rails */
191#define LNPGA_PDOWN_WAIT (HZ / 5)
192
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193struct tenxpress_phy_data {
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100194 enum efx_loopback_mode loopback_mode;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100195 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196 int bad_lp_tries;
197};
198
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800199static ssize_t show_phy_short_reach(struct device *dev,
200 struct device_attribute *attr, char *buf)
201{
202 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
203 int reg;
204
Ben Hutchings68e7f452009-04-29 08:05:08 +0000205 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR);
206 return sprintf(buf, "%d\n", !!(reg & MDIO_PMA_10GBT_TXPWR_SHORT));
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800207}
208
209static ssize_t set_phy_short_reach(struct device *dev,
210 struct device_attribute *attr,
211 const char *buf, size_t count)
212{
213 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
214
215 rtnl_lock();
Ben Hutchings68e7f452009-04-29 08:05:08 +0000216 efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR,
217 MDIO_PMA_10GBT_TXPWR_SHORT,
218 count != 0 && *buf != '0');
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800219 efx_reconfigure_port(efx);
220 rtnl_unlock();
221
222 return count;
223}
224
225static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
226 set_phy_short_reach);
227
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000228int sft9001_wait_boot(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100229{
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000230 unsigned long timeout = jiffies + HZ + 1;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100231 int boot_stat;
232
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000233 for (;;) {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000234 boot_stat = efx_mdio_read(efx, MDIO_MMD_PCS,
235 PCS_BOOT_STATUS_REG);
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000236 if (boot_stat >= 0) {
237 EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
238 switch (boot_stat &
239 ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
240 (3 << PCS_BOOT_PROGRESS_LBN) |
241 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
242 (1 << PCS_BOOT_CODE_STARTED_LBN))) {
243 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
244 (PCS_BOOT_PROGRESS_CHECKSUM <<
245 PCS_BOOT_PROGRESS_LBN)):
246 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
247 (PCS_BOOT_PROGRESS_INIT <<
248 PCS_BOOT_PROGRESS_LBN) |
249 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
250 return -EINVAL;
251 case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
252 PCS_BOOT_PROGRESS_LBN) |
253 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
254 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
255 0 : -EIO;
256 case ((PCS_BOOT_PROGRESS_JUMP <<
257 PCS_BOOT_PROGRESS_LBN) |
258 (1 << PCS_BOOT_CODE_STARTED_LBN)):
259 case ((PCS_BOOT_PROGRESS_JUMP <<
260 PCS_BOOT_PROGRESS_LBN) |
261 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
262 (1 << PCS_BOOT_CODE_STARTED_LBN)):
263 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
264 -EIO : 0;
265 default:
266 if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
267 return -EIO;
268 break;
269 }
270 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100271
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000272 if (time_after_eq(jiffies, timeout))
273 return -ETIMEDOUT;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000275 msleep(50);
276 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100277}
278
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279static int tenxpress_init(struct efx_nic *efx)
280{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800281 int reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800283 if (efx->phy_type == PHY_TYPE_SFX7101) {
284 /* Enable 312.5 MHz clock */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000285 efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
286 1 << CLK312_EN_LBN);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800287 } else {
288 /* Enable 312.5 MHz clock and GMII */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000289 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800290 reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
291 (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
Steve Hodgson869b5b32009-01-29 17:48:10 +0000292 (1 << PMA_PMD_EXT_CLK312_LBN) |
293 (1 << PMA_PMD_EXT_ROBUST_LBN));
294
Ben Hutchings68e7f452009-04-29 08:05:08 +0000295 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
296 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT,
297 GPHY_XCONTROL_REG, 1 << GPHY_ISOLATE_LBN,
298 false);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800299 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300
Ben Hutchings8ceee662008-04-27 12:55:59 +0100301 /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800302 if (efx->phy_type == PHY_TYPE_SFX7101) {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000303 efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
304 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
305 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
306 PMA_PMD_LED_DEFAULT);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800307 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100308
Ben Hutchings190dbcf2009-02-27 13:06:45 +0000309 return 0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100310}
311
312static int tenxpress_phy_init(struct efx_nic *efx)
313{
314 struct tenxpress_phy_data *phy_data;
315 int rc = 0;
316
317 phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
Ben Hutchings9b7bfc42008-05-16 21:20:20 +0100318 if (!phy_data)
319 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320 efx->phy_data = phy_data;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100321 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800323 if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
324 if (efx->phy_type == PHY_TYPE_SFT9001A) {
325 int reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000326 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
327 PMA_PMD_XCONTROL_REG);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800328 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000329 efx_mdio_write(efx, MDIO_MMD_PMAPMD,
330 PMA_PMD_XCONTROL_REG, reg);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800331 mdelay(200);
332 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333
Ben Hutchings68e7f452009-04-29 08:05:08 +0000334 rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800335 if (rc < 0)
336 goto fail;
337
Ben Hutchings68e7f452009-04-29 08:05:08 +0000338 rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800339 if (rc < 0)
340 goto fail;
341 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342
343 rc = tenxpress_init(efx);
344 if (rc < 0)
345 goto fail;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000346 efx_mdio_set_pause(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100347
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800348 if (efx->phy_type == PHY_TYPE_SFT9001B) {
349 rc = device_create_file(&efx->pci_dev->dev,
350 &dev_attr_phy_short_reach);
351 if (rc)
352 goto fail;
353 }
354
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
356
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800357 /* Let XGXS and SerDes out of reset */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 falcon_reset_xaui(efx);
359
360 return 0;
361
362 fail:
363 kfree(efx->phy_data);
364 efx->phy_data = NULL;
365 return rc;
366}
367
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800368/* Perform a "special software reset" on the PHY. The caller is
369 * responsible for saving and restoring the PHY hardware registers
370 * properly, and masking/unmasking LASI */
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100371static int tenxpress_special_reset(struct efx_nic *efx)
372{
373 int rc, reg;
374
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100375 /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
376 * a special software reset can glitch the XGMAC sufficiently for stats
Ben Hutchings1974cc22009-01-29 18:00:07 +0000377 * requests to fail. */
378 efx_stats_disable(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100379
380 /* Initiate reset */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000381 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100382 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000383 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100384
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100385 mdelay(200);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100386
387 /* Wait for the blocks to come out of reset */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000388 rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100389 if (rc < 0)
Ben Hutchings1974cc22009-01-29 18:00:07 +0000390 goto out;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100391
392 /* Try and reconfigure the device */
393 rc = tenxpress_init(efx);
394 if (rc < 0)
Ben Hutchings1974cc22009-01-29 18:00:07 +0000395 goto out;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100396
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800397 /* Wait for the XGXS state machine to churn */
398 mdelay(10);
Ben Hutchings1974cc22009-01-29 18:00:07 +0000399out:
400 efx_stats_enable(efx);
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100401 return rc;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100402}
403
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800404static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100405{
406 struct tenxpress_phy_data *pd = efx->phy_data;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800407 bool bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100408 int reg;
409
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800410 if (link_ok) {
411 bad_lp = false;
412 } else {
413 /* Check that AN has started but not completed. */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000414 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
415 if (!(reg & MDIO_AN_STAT1_LPABLE))
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800416 return; /* LP status is unknown */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000417 bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800418 if (bad_lp)
419 pd->bad_lp_tries++;
420 }
421
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422 /* Nothing to do if all is well and was previously so. */
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800423 if (!pd->bad_lp_tries)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424 return;
425
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800426 /* Use the RX (red) LED as an error indicator once we've seen AN
427 * failure several times in a row, and also log a message. */
428 if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000429 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
430 PMA_PMD_LED_OVERR_REG);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800431 reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
432 if (!bad_lp) {
433 reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
434 } else {
435 reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
436 EFX_ERR(efx, "appears to be plugged into a port"
437 " that is not 10GBASE-T capable. The PHY"
438 " supports 10GBASE-T ONLY, so no link can"
439 " be established\n");
440 }
Ben Hutchings68e7f452009-04-29 08:05:08 +0000441 efx_mdio_write(efx, MDIO_MMD_PMAPMD,
442 PMA_PMD_LED_OVERR_REG, reg);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800443 pd->bad_lp_tries = bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100444 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100445}
446
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800447static bool sfx7101_link_ok(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100448{
Ben Hutchings68e7f452009-04-29 08:05:08 +0000449 return efx_mdio_links_ok(efx,
450 MDIO_DEVS_PMAPMD |
451 MDIO_DEVS_PCS |
452 MDIO_DEVS_PHYXS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800453}
454
455static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
456{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800457 u32 reg;
458
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800459 if (efx_phy_mode_disabled(efx->phy_mode))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800460 return false;
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800461 else if (efx->loopback_mode == LOOPBACK_GPHY)
462 return true;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800463 else if (efx->loopback_mode)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000464 return efx_mdio_links_ok(efx,
465 MDIO_DEVS_PMAPMD |
466 MDIO_DEVS_PHYXS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800467
468 /* We must use the same definition of link state as LASI,
469 * otherwise we can miss a link state transition
470 */
471 if (ecmd->speed == 10000) {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000472 reg = efx_mdio_read(efx, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
473 return reg & MDIO_PCS_10GBRT_STAT1_BLKLK;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800474 } else {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000475 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_STATUS_REG);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800476 return reg & (1 << C22EXT_STATUS_LINK_LBN);
477 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100478}
479
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800480static void tenxpress_ext_loopback(struct efx_nic *efx)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100481{
Ben Hutchings68e7f452009-04-29 08:05:08 +0000482 efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
483 1 << LOOPBACK_NEAR_LBN,
484 efx->loopback_mode == LOOPBACK_PHYXS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800485 if (efx->phy_type != PHY_TYPE_SFX7101)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000486 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, GPHY_XCONTROL_REG,
487 1 << GPHY_LOOPBACK_NEAR_LBN,
488 efx->loopback_mode == LOOPBACK_GPHY);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800489}
490
491static void tenxpress_low_power(struct efx_nic *efx)
492{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800493 if (efx->phy_type == PHY_TYPE_SFX7101)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000494 efx_mdio_set_mmds_lpower(
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800495 efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
496 TENXPRESS_REQUIRED_DEVS);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100497 else
Ben Hutchings68e7f452009-04-29 08:05:08 +0000498 efx_mdio_set_flag(
499 efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG,
500 1 << PMA_PMD_EXT_LPOWER_LBN,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800501 !!(efx->phy_mode & PHY_MODE_LOW_POWER));
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100502}
503
Ben Hutchings8ceee662008-04-27 12:55:59 +0100504static void tenxpress_phy_reconfigure(struct efx_nic *efx)
505{
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100506 struct tenxpress_phy_data *phy_data = efx->phy_data;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800507 struct ethtool_cmd ecmd;
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000508 bool phy_mode_change, loop_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100509
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800510 if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100511 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100512 return;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100513 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100514
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800515 tenxpress_low_power(efx);
516
517 phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
518 phy_data->phy_mode != PHY_MODE_NORMAL);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800519 loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
520 LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
521
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000522 if (loop_reset || phy_mode_change) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800523 int rc;
524
525 efx->phy_op->get_settings(efx, &ecmd);
526
527 if (loop_reset || phy_mode_change) {
528 tenxpress_special_reset(efx);
529
530 /* Reset XAUI if we were in 10G, and are staying
531 * in 10G. If we're moving into and out of 10G
532 * then xaui will be reset anyway */
533 if (EFX_IS10G(efx))
534 falcon_reset_xaui(efx);
535 }
536
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800537 rc = efx->phy_op->set_settings(efx, &ecmd);
538 WARN_ON(rc);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100539 }
540
Ben Hutchings68e7f452009-04-29 08:05:08 +0000541 efx_mdio_transmit_disable(efx);
542 efx_mdio_phy_reconfigure(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800543 tenxpress_ext_loopback(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100544
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100545 phy_data->loopback_mode = efx->loopback_mode;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100546 phy_data->phy_mode = efx->phy_mode;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800547
548 if (efx->phy_type == PHY_TYPE_SFX7101) {
549 efx->link_speed = 10000;
550 efx->link_fd = true;
551 efx->link_up = sfx7101_link_ok(efx);
552 } else {
553 efx->phy_op->get_settings(efx, &ecmd);
554 efx->link_speed = ecmd.speed;
555 efx->link_fd = ecmd.duplex == DUPLEX_FULL;
556 efx->link_up = sft9001_link_ok(efx, &ecmd);
557 }
Ben Hutchings68e7f452009-04-29 08:05:08 +0000558 efx->link_fc = efx_mdio_get_pause(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559}
560
Ben Hutchings8ceee662008-04-27 12:55:59 +0100561/* Poll PHY for interrupt */
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800562static void tenxpress_phy_poll(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100563{
564 struct tenxpress_phy_data *phy_data = efx->phy_data;
Hannes Eder37d37692009-02-14 11:41:03 +0000565 bool change = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100566
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800567 if (efx->phy_type == PHY_TYPE_SFX7101) {
Hannes Eder37d37692009-02-14 11:41:03 +0000568 bool link_ok = sfx7101_link_ok(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800569 if (link_ok != efx->link_up) {
570 change = true;
571 } else {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000572 unsigned int link_fc = efx_mdio_get_pause(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800573 if (link_fc != efx->link_fc)
574 change = true;
575 }
576 sfx7101_check_bad_lp(efx, link_ok);
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800577 } else if (efx->loopback_mode) {
578 bool link_ok = sft9001_link_ok(efx, NULL);
579 if (link_ok != efx->link_up)
580 change = true;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800581 } else {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000582 int status = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
583 PMA_PMD_LASI_STATUS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800584 if (status & (1 << PMA_PMD_LS_ALARM_LBN))
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800585 change = true;
586 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100587
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800588 if (change)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800589 falcon_sim_phy_event(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100590
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100591 if (phy_data->phy_mode != PHY_MODE_NORMAL)
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800592 return;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100593}
594
595static void tenxpress_phy_fini(struct efx_nic *efx)
596{
597 int reg;
598
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800599 if (efx->phy_type == PHY_TYPE_SFT9001B)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800600 device_remove_file(&efx->pci_dev->dev,
601 &dev_attr_phy_short_reach);
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800602
603 if (efx->phy_type == PHY_TYPE_SFX7101) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800604 /* Power down the LNPGA */
605 reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000606 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100607
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800608 /* Waiting here ensures that the board fini, which can turn
609 * off the power to the PHY, won't get run until the LNPGA
610 * powerdown has been given long enough to complete. */
611 schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
612 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100613
614 kfree(efx->phy_data);
615 efx->phy_data = NULL;
616}
617
618
619/* Set the RX and TX LEDs and Link LED flashing. The other LEDs
620 * (which probably aren't wired anyway) are left in AUTO mode */
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100621void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100622{
623 int reg;
624
625 if (blink)
626 reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
627 (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
628 (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
629 else
630 reg = PMA_PMD_LED_DEFAULT;
631
Ben Hutchings68e7f452009-04-29 08:05:08 +0000632 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633}
634
Ben Hutchings307505e2008-12-26 13:48:00 -0800635static const char *const sfx7101_test_names[] = {
Ben Hutchings17967212008-12-26 13:47:25 -0800636 "bist"
637};
638
639static int
Ben Hutchings307505e2008-12-26 13:48:00 -0800640sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100641{
Ben Hutchings17967212008-12-26 13:47:25 -0800642 int rc;
643
644 if (!(flags & ETH_TEST_FL_OFFLINE))
645 return 0;
646
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100647 /* BIST is automatically run after a special software reset */
Ben Hutchings17967212008-12-26 13:47:25 -0800648 rc = tenxpress_special_reset(efx);
649 results[0] = rc ? -1 : 1;
650 return rc;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100651}
652
Ben Hutchings307505e2008-12-26 13:48:00 -0800653static const char *const sft9001_test_names[] = {
654 "bist",
655 "cable.pairA.status",
656 "cable.pairB.status",
657 "cable.pairC.status",
658 "cable.pairD.status",
659 "cable.pairA.length",
660 "cable.pairB.length",
661 "cable.pairC.length",
662 "cable.pairD.length",
663};
664
665static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
666{
667 struct ethtool_cmd ecmd;
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000668 int rc = 0, rc2, i, ctrl_reg, res_reg;
Ben Hutchings307505e2008-12-26 13:48:00 -0800669
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000670 if (flags & ETH_TEST_FL_OFFLINE)
671 efx->phy_op->get_settings(efx, &ecmd);
Ben Hutchings307505e2008-12-26 13:48:00 -0800672
673 /* Initialise cable diagnostic results to unknown failure */
674 for (i = 1; i < 9; ++i)
675 results[i] = -1;
676
677 /* Run cable diagnostics; wait up to 5 seconds for them to complete.
678 * A cable fault is not a self-test failure, but a timeout is. */
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000679 ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
680 (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
681 if (flags & ETH_TEST_FL_OFFLINE) {
682 /* Break the link in order to run full diagnostics. We
683 * must reset the PHY to resume normal service. */
684 ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
685 }
Ben Hutchings68e7f452009-04-29 08:05:08 +0000686 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG,
687 ctrl_reg);
Ben Hutchings307505e2008-12-26 13:48:00 -0800688 i = 0;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000689 while (efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG) &
Ben Hutchings307505e2008-12-26 13:48:00 -0800690 (1 << CDIAG_CTRL_IN_PROG_LBN)) {
691 if (++i == 50) {
692 rc = -ETIMEDOUT;
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000693 goto out;
Ben Hutchings307505e2008-12-26 13:48:00 -0800694 }
695 msleep(100);
696 }
Ben Hutchings68e7f452009-04-29 08:05:08 +0000697 res_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_RES_REG);
Ben Hutchings307505e2008-12-26 13:48:00 -0800698 for (i = 0; i < 4; i++) {
699 int pair_res =
700 (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
701 & ((1 << CDIAG_RES_WIDTH) - 1);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000702 int len_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
703 PMA_PMD_CDIAG_LEN_REG + i);
Ben Hutchings307505e2008-12-26 13:48:00 -0800704 if (pair_res == CDIAG_RES_OK)
705 results[1 + i] = 1;
706 else if (pair_res == CDIAG_RES_INVALID)
707 results[1 + i] = -1;
708 else
709 results[1 + i] = -pair_res;
710 if (pair_res != CDIAG_RES_INVALID &&
711 pair_res != CDIAG_RES_OPEN &&
712 len_reg != 0xffff)
713 results[5 + i] = len_reg;
714 }
715
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000716out:
717 if (flags & ETH_TEST_FL_OFFLINE) {
718 /* Reset, running the BIST and then resuming normal service. */
719 rc2 = tenxpress_special_reset(efx);
720 results[0] = rc2 ? -1 : 1;
721 if (!rc)
722 rc = rc2;
Ben Hutchings307505e2008-12-26 13:48:00 -0800723
Ben Hutchings22ef02c2009-02-27 13:04:07 +0000724 rc2 = efx->phy_op->set_settings(efx, &ecmd);
725 if (!rc)
726 rc = rc2;
727 }
Ben Hutchings307505e2008-12-26 13:48:00 -0800728
729 return rc;
730}
731
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000732static void
733tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800734{
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000735 u32 adv = 0, lpa = 0;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800736 int reg;
737
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800738 if (efx->phy_type != PHY_TYPE_SFX7101) {
Ben Hutchings68e7f452009-04-29 08:05:08 +0000739 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000740 if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
741 adv |= ADVERTISED_1000baseT_Full;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000742 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_STATUS);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000743 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800744 lpa |= ADVERTISED_1000baseT_Half;
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000745 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800746 lpa |= ADVERTISED_1000baseT_Full;
747 }
Ben Hutchings68e7f452009-04-29 08:05:08 +0000748 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
749 if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000750 adv |= ADVERTISED_10000baseT_Full;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000751 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
752 if (reg & MDIO_AN_10GBT_STAT_LP10G)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800753 lpa |= ADVERTISED_10000baseT_Full;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800754
Ben Hutchings68e7f452009-04-29 08:05:08 +0000755 mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800756
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000757 if (efx->phy_type != PHY_TYPE_SFX7101)
758 ecmd->supported |= (SUPPORTED_100baseT_Full |
759 SUPPORTED_1000baseT_Full);
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000760
761 /* In loopback, the PHY automatically brings up the correct interface,
762 * but doesn't advertise the correct speed. So override it */
763 if (efx->loopback_mode == LOOPBACK_GPHY)
764 ecmd->speed = SPEED_1000;
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000765 else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
Steve Hodgson8b9dc8d2009-01-29 17:49:09 +0000766 ecmd->speed = SPEED_10000;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767}
768
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000769static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770{
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000771 if (!ecmd->autoneg)
772 return -EINVAL;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800773
Ben Hutchings68e7f452009-04-29 08:05:08 +0000774 return efx_mdio_set_settings(efx, ecmd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100775}
776
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000777static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800778{
Ben Hutchings68e7f452009-04-29 08:05:08 +0000779 efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
780 MDIO_AN_10GBT_CTRL_ADV10G,
781 advertising & ADVERTISED_10000baseT_Full);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000782}
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800783
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000784static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800785{
Ben Hutchings68e7f452009-04-29 08:05:08 +0000786 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL,
787 1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
788 advertising & ADVERTISED_1000baseT_Full);
789 efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
790 MDIO_AN_10GBT_CTRL_ADV10G,
791 advertising & ADVERTISED_10000baseT_Full);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800792}
793
794struct efx_phy_operations falcon_sfx7101_phy_ops = {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800795 .macs = EFX_XMAC,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796 .init = tenxpress_phy_init,
797 .reconfigure = tenxpress_phy_reconfigure,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800798 .poll = tenxpress_phy_poll,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100799 .fini = tenxpress_phy_fini,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800800 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000801 .get_settings = tenxpress_get_settings,
802 .set_settings = tenxpress_set_settings,
803 .set_npage_adv = sfx7101_set_npage_adv,
Ben Hutchings307505e2008-12-26 13:48:00 -0800804 .num_tests = ARRAY_SIZE(sfx7101_test_names),
805 .test_names = sfx7101_test_names,
806 .run_tests = sfx7101_run_tests,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100807 .mmds = TENXPRESS_REQUIRED_DEVS,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800808 .loopbacks = SFX7101_LOOPBACKS,
809};
810
811struct efx_phy_operations falcon_sft9001_phy_ops = {
812 .macs = EFX_GMAC | EFX_XMAC,
813 .init = tenxpress_phy_init,
814 .reconfigure = tenxpress_phy_reconfigure,
815 .poll = tenxpress_phy_poll,
816 .fini = tenxpress_phy_fini,
817 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000818 .get_settings = tenxpress_get_settings,
819 .set_settings = tenxpress_set_settings,
820 .set_npage_adv = sft9001_set_npage_adv,
Ben Hutchings307505e2008-12-26 13:48:00 -0800821 .num_tests = ARRAY_SIZE(sft9001_test_names),
822 .test_names = sft9001_test_names,
823 .run_tests = sft9001_run_tests,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800824 .mmds = TENXPRESS_REQUIRED_DEVS,
825 .loopbacks = SFT9001_LOOPBACKS,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100826};