blob: 34e313cf3e255af4ac534a5d148f256eb07def06 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Michael Chane2513062009-10-10 13:46:58 +000014struct license_key {
15 u32 reserved[6];
16
17#if defined(__BIG_ENDIAN)
18 u16 max_iscsi_init_conn;
19 u16 max_iscsi_trgt_conn;
20#elif defined(__LITTLE_ENDIAN)
21 u16 max_iscsi_trgt_conn;
22 u16 max_iscsi_init_conn;
23#endif
24
25 u32 reserved_a[6];
26};
27
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028
Eliezer Tamirf1410642008-02-28 11:51:50 -080029#define PORT_0 0
30#define PORT_1 1
31#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020032
33/****************************************************************************
34 * Shared HW configuration *
35 ****************************************************************************/
36struct shared_hw_cfg { /* NVRAM Offset */
37 /* Up to 16 bytes of NULL-terminated string */
38 u8 part_num[16]; /* 0x104 */
39
40 u32 config; /* 0x114 */
41#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
42#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
43#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
44#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
45#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
46
47#define SHARED_HW_CFG_PORT_SWAP 0x00000004
48
49#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
50
51#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
52#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
53 /* Whatever MFW found in NVM
54 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
55#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
56#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
57#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
58#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
59 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
60 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
61#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
62 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
63 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
64#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
65 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
66 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
67#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
68
69#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
70#define SHARED_HW_CFG_LED_MODE_SHIFT 16
71#define SHARED_HW_CFG_LED_MAC1 0x00000000
72#define SHARED_HW_CFG_LED_PHY1 0x00010000
73#define SHARED_HW_CFG_LED_PHY2 0x00020000
74#define SHARED_HW_CFG_LED_PHY3 0x00030000
75#define SHARED_HW_CFG_LED_MAC2 0x00040000
76#define SHARED_HW_CFG_LED_PHY4 0x00050000
77#define SHARED_HW_CFG_LED_PHY5 0x00060000
78#define SHARED_HW_CFG_LED_PHY6 0x00070000
79#define SHARED_HW_CFG_LED_MAC3 0x00080000
80#define SHARED_HW_CFG_LED_PHY7 0x00090000
81#define SHARED_HW_CFG_LED_PHY9 0x000a0000
82#define SHARED_HW_CFG_LED_PHY11 0x000b0000
83#define SHARED_HW_CFG_LED_MAC4 0x000c0000
84#define SHARED_HW_CFG_LED_PHY8 0x000d0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000085#define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
86
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087
88#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
89#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
90#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
91#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
92#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
93#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
94#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
95#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
96
97 u32 config2; /* 0x118 */
98 /* one time auto detect grace period (in sec) */
99#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
100#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
101
102#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
103
104 /* The default value for the core clock is 250MHz and it is
105 achieved by setting the clock change to 4 */
106#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
107#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
108
109#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
110#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
111
Eliezer Tamirf1410642008-02-28 11:51:50 -0800112#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000114 /* The fan failure mechanism is usually related to the PHY type
115 since the power consumption of the board is determined by the PHY.
116 Currently, fan is required for most designs with SFX7101, BCM8727
117 and BCM8481. If a fan is not required for a board which uses one
118 of those PHYs, this field should be set to "Disabled". If a fan is
119 required for a different PHY type, this option should be set to
120 "Enabled".
121 The fan failure indication is expected on
122 SPIO5 */
123#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
124#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
125#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
126#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
127#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
128
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000129 /* Set the MDC/MDIO access for the first external phy */
130#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
131#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
132#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
133#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
134#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
135#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
136#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
137
138 /* Set the MDC/MDIO access for the second external phy */
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
140#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
141#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
142#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
143#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
144#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
145#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 u32 power_dissipated; /* 0x11c */
147#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
148#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
149
150#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
151#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
152#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
153#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
154#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
155#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
156
157 u32 ump_nc_si_config; /* 0x120 */
158#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
159#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
160#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
161#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
162#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
163#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
164
165#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
166#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
167
168#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
169#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
170#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
171#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
172
173 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000174#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
176
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000177#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
178#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
179
180#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
181#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 u32 reserved; /* 0x128 */
184
185};
186
Eliezer Tamirf1410642008-02-28 11:51:50 -0800187
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200188/****************************************************************************
189 * Port HW configuration *
190 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800191struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200192
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200193 u32 pci_id;
194#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
195#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
196
197 u32 pci_sub_id;
198#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
199#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
200
201 u32 power_dissipated;
202#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
203#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
204#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
205#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
206#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
207#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
208#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
209#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
210
211 u32 power_consumed;
212#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
213#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
214#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
215#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
216#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
217#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
218#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
219#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
220
221 u32 mac_upper;
222#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
223#define PORT_HW_CFG_UPPERMAC_SHIFT 0
224 u32 mac_lower;
225
226 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
227 u32 iscsi_mac_lower;
228
229 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
230 u32 rdma_mac_lower;
231
232 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000233#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
234#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200235
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000236#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
237#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200239
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000240 u32 Reserved0[3]; /* 0x158 */
241 /* Controls the TX laser of the SFP+ module */
242 u32 sfp_ctrl; /* 0x164 */
243#define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
244#define PORT_HW_CFG_TX_LASER_SHIFT 0
245#define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
246#define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
247#define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
248#define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
249#define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200250
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000251 /* Controls the fault module LED of the SFP+ */
252#define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
253#define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
254#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
255#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
256#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
257#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
258#define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
259 u32 Reserved01[12]; /* 0x158 */
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000260 /* for external PHY, or forced mode or during AN */
261 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200262
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000263 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200264
Yaniv Rosner121839b2010-11-01 05:32:38 +0000265 u32 Reserved1[56]; /* 0x1A8 */
266 u32 default_cfg; /* 0x288 */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000267#define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
268#define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
269#define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
270#define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
271#define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
272#define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
273
274#define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
275#define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
276#define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
277#define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
278#define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
279#define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
280
281#define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
282#define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
283#define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
284#define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
285#define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
286#define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
287
288#define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
289#define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
290#define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
291#define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
292#define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
293#define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
294
295 /*
296 * When KR link is required to be set to force which is not
297 * KR-compliant, this parameter determine what is the trigger for it.
298 * When GPIO is selected, low input will force the speed. Currently
299 * default speed is 1G. In the future, it may be widen to select the
300 * forced speed in with another parameter. Note when force-1G is
301 * enabled, it override option 56: Link Speed option.
302 */
303#define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
304#define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
305#define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
306#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
307#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
308#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
309#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
310#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
311#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
312#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
313#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
314#define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
315 /* Enable to determine with which GPIO to reset the external phy */
316#define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
317#define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
318#define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
319#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
320#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
321#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
322#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
323#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
324#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
325#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
326#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000327 /* Enable BAM on KR */
328#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
329#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
330#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
331#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
332
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000333 u32 speed_capability_mask2; /* 0x28C */
334#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
335#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
336#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
337#define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
338#define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
339#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
340#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
341#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
342#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
343#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
344#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
345#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
346#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
347#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
348
349#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
350#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
351#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
352#define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
353#define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
354#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
355#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
356#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
357#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
358#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
359#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
360#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
361#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
362#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
363
364 /* In the case where two media types (e.g. copper and fiber) are
365 present and electrically active at the same time, PHY Selection
366 will determine which of the two PHYs will be designated as the
367 Active PHY and used for a connection to the network. */
368 u32 multi_phy_config; /* 0x290 */
369#define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
370#define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
371#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
372#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
373#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
374#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
375#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
376
377 /* When enabled, all second phy nvram parameters will be swapped
378 with the first phy parameters */
379#define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
380#define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
381#define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
382#define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
383
384
385 /* Address of the second external phy */
386 u32 external_phy_config2; /* 0x294 */
387#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
388#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
389
390 /* The second XGXS external PHY type */
391#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
392#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
393#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
394#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
395#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
396#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
397#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
398#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
399#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
400#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
401#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
402#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
403#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
404#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
405#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
406#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
407#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
408#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
409
410 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
411 8706, 8726 and 8727) not all 4 values are needed. */
412 u16 xgxs_config2_rx[4]; /* 0x296 */
413 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200414
415 u32 lane_config;
416#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
417#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200419#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
420#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
421#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
422#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
423#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
424#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
425 /* AN and forced */
426#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
427 /* forced only */
428#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
429 /* forced only */
430#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
431 /* forced only */
432#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
Yaniv Rosner74d7a112011-01-18 04:33:18 +0000433 /* Indicate whether to swap the external phy polarity */
434#define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
435#define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
436#define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200437
438 u32 external_phy_config;
439#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
440#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
441#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
442#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
443#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
444
445#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
446#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
447
448#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
449#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
450#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
451#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
452#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
453#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
454#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
455#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000456#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200457#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800458#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000459#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
460#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200461#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800462#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200463#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
464
465#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
466#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
467
468 u32 speed_capability_mask;
469#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
470#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
471#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
472#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
473#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
474#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
475#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
476#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
477#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
478#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
479#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
480#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
481#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
482#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
483#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
484
485#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
486#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
487#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
488#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
489#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
490#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
491#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
492#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
493#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
494#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
495#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
496#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
497#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
498#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
499#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
500
501 u32 reserved[2];
502
503};
504
Eliezer Tamirf1410642008-02-28 11:51:50 -0800505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506/****************************************************************************
507 * Shared Feature configuration *
508 ****************************************************************************/
509struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800510
511 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200512#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000513
514 /* Use the values from options 47 and 48 instead of the HW default
515 values */
516#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
517#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
518
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800519#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
520#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
521#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
522#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
523#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
524#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200525
526};
527
528
529/****************************************************************************
530 * Port Feature configuration *
531 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800532struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
533
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 u32 config;
535#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
536#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
537#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
538#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
539#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
540#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
541#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
542#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
543#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
544#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
545#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
546#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
547#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
548#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
549#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
550#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
551#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
552#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
553#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
554#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
555#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
556#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
557#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
558#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
559#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
560#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
561#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
562#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
563#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
564#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
565#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
566#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
567#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
568#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
569#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
570#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
571#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
572#define PORT_FEATURE_EN_SIZE_SHIFT 24
573#define PORT_FEATURE_WOL_ENABLED 0x01000000
574#define PORT_FEATURE_MBA_ENABLED 0x02000000
575#define PORT_FEATURE_MFW_ENABLED 0x04000000
576
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000577 /* Reserved bits: 28-29 */
578 /* Check the optic vendor via i2c against a list of approved modules
579 in a separate nvram image */
580#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
581#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
582#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
583#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
584#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
585#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
586
Eilon Greenstein589abe32009-02-12 08:36:55 +0000587
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588 u32 wol_config;
589 /* Default is used when driver sets to "auto" mode */
590#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
591#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
592#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
593#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
594#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
595#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
596#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
597#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
598#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
599
600 u32 mba_config;
601#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
602#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
603#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
604#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
605#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
606#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
607#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
608#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
609#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
610#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
611#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
612#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
613#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
614#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
615#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
616#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
617#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
618#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
619#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
620#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
621#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
622#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
623#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
624#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
625#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
626#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
627#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
628#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
629#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
630#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
631#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
632#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
633#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
634#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
635#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
636#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
637#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
638#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
639#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
640#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
641#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
642#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
643#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
644#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
645#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
646#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
647#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
648#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
649#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
650#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
651#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
652#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
653#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
654#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
655
656 u32 bmc_config;
657#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
658#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
659
660 u32 mba_vlan_cfg;
661#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
662#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
663#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
664
665 u32 resource_cfg;
666#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
667#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
668#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
669#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
670#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
671
672 u32 smbus_config;
673 /* Obsolete */
674#define PORT_FEATURE_SMBUS_EN 0x00000001
675#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
676#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
677
Eliezer Tamirf1410642008-02-28 11:51:50 -0800678 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200679
680 u32 link_config; /* Used as HW defaults for the driver */
681#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
682#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
683 /* (forced) low speed switch (< 10G) */
684#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
685 /* (forced) high speed switch (>= 10G) */
686#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
687#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
688#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
689
690#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
691#define PORT_FEATURE_LINK_SPEED_SHIFT 16
692#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
693#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
694#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
695#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
696#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
697#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
698#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
699#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
700#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
701#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
702#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
703#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
704#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
705#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
706#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
707
708#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
709#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
710#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
711#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
712#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
713#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
714#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
715
716 /* The default for MCP link configuration,
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000717 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200718 u32 mfw_wol_link_cfg;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000719 /* The default for the driver of the second external phy,
720 uses the same defines as link_config */
721 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200722
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000723 /* The default for MCP of the second external phy,
724 uses the same defines as link_config */
725 u32 mfw_wol_link_cfg2; /* 0x480 */
726
727 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728
729};
730
731
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700732/****************************************************************************
733 * Device Information *
734 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000735struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800736
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700737 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800738
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700739 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800740
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700741 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800742
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700743 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800744
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700745 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800746
747};
748
749
750#define FUNC_0 0
751#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700752#define FUNC_2 2
753#define FUNC_3 3
754#define FUNC_4 4
755#define FUNC_5 5
756#define FUNC_6 6
757#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800758#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700759#define E1H_FUNC_MAX 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000760#define E2_FUNC_MAX 4 /* per path */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700761
762#define VN_0 0
763#define VN_1 1
764#define VN_2 2
765#define VN_3 3
766#define E1VN_MAX 1
767#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800768
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000769#define E2_VF_MAX 64
Eliezer Tamirf1410642008-02-28 11:51:50 -0800770/* This value (in milliseconds) determines the frequency of the driver
771 * issuing the PULSE message code. The firmware monitors this periodic
772 * pulse to determine when to switch to an OS-absent mode. */
773#define DRV_PULSE_PERIOD_MS 250
774
775/* This value (in milliseconds) determines how long the driver should
776 * wait for an acknowledgement from the firmware before timing out. Once
777 * the firmware has timed out, the driver will assume there is no firmware
778 * running and there won't be any firmware-driver synchronization during a
779 * driver reset. */
780#define FW_ACK_TIME_OUT_MS 5000
781
782#define FW_ACK_POLL_TIME_MS 1
783
784#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
785
786/* LED Blink rate that will achieve ~15.9Hz */
787#define LED_BLINK_RATE_VAL 480
788
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200789/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800790 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200791 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800792struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200793
Eliezer Tamirf1410642008-02-28 11:51:50 -0800794 u32 link_status;
795 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796
Eliezer Tamirf1410642008-02-28 11:51:50 -0800797#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
798#define LINK_STATUS_LINK_UP 0x00000001
799#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
800#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
801#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
802#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
803#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
804#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
805#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
806#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
807#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
808#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
809#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
810#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
811#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
812#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
813#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
814#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
815#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
816#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
817#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
818#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
819#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
820#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
821#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
822#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
823#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824
Eliezer Tamirf1410642008-02-28 11:51:50 -0800825#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
826#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200827
Eliezer Tamirf1410642008-02-28 11:51:50 -0800828#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
829#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
830#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831
Eliezer Tamirf1410642008-02-28 11:51:50 -0800832#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
833#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
834#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
835#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
836#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
837#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
838#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
839
840#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
841#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
842
843#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
844#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
845
846#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
847#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
848#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
849#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
850#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
851
852#define LINK_STATUS_SERDES_LINK 0x00100000
853
854#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
855#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
856#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
857#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
858#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
859#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
860#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
861#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
862
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700863 u32 port_stx;
864
Eilon Greensteinde832a52009-02-12 08:36:33 +0000865 u32 stat_nig_timer;
866
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000867 /* MCP firmware does not use this field */
868 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800869
870};
871
872
873struct drv_func_mb {
874
875 u32 drv_mb_header;
876#define DRV_MSG_CODE_MASK 0xffff0000
877#define DRV_MSG_CODE_LOAD_REQ 0x10000000
878#define DRV_MSG_CODE_LOAD_DONE 0x11000000
879#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
880#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
881#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
882#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000883#define DRV_MSG_CODE_DCC_OK 0x30000000
884#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800885#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
886#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
887#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
888#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
889#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
890#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
891#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000892 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000894 * v5.0.6 or later
895 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000896#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
897#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
898 /*
899 * The specific optic module verification command requires bootcode
900 * v5.2.12 or later
901 */
902#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
903#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Eliezer Tamirf1410642008-02-28 11:51:50 -0800904
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000905#define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
906#define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800907#define DRV_MSG_CODE_SET_MF_BW 0xe0000000
908#define REQ_BC_VER_4_SET_MF_BW 0x00060202
909#define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700910#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
911#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
912#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
913#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
914
Eliezer Tamirf1410642008-02-28 11:51:50 -0800915#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
916
917 u32 drv_mb_param;
918
919 u32 fw_mb_header;
920#define FW_MSG_CODE_MASK 0xffff0000
921#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
922#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
923#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000924 /* Load common chip is supported from bc 6.0.0 */
925#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
926#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800927#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
928#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
929#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
930#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
931#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
932#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000933#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800934#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
935#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
936#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
937#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
938#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
939#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
940#define FW_MSG_CODE_NO_KEY 0x80f00000
941#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
942#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
943#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
944#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
945#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
946#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000947#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
948#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
949#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800950
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700951#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
952#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
953#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
954#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
955
Eliezer Tamirf1410642008-02-28 11:51:50 -0800956#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
957
958 u32 fw_mb_param;
959
960 u32 drv_pulse_mb;
961#define DRV_PULSE_SEQ_MASK 0x00007fff
962#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
963 /* The system time is in the format of
964 * (year-2001)*12*32 + month*32 + day. */
965#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
966 /* Indicate to the firmware not to go into the
967 * OS-absent when it is not getting driver pulse.
968 * This is used for debugging as well for PXE(MBA). */
969
970 u32 mcp_pulse_mb;
971#define MCP_PULSE_SEQ_MASK 0x00007fff
972#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
973 /* Indicates to the driver not to assert due to lack
974 * of MCP response */
975#define MCP_EVENT_MASK 0xffff0000
976#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
977
978 u32 iscsi_boot_signature;
979 u32 iscsi_boot_block_offset;
980
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700981 u32 drv_status;
982#define DRV_STATUS_PMF 0x00000001
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800983#define DRV_STATUS_SET_MF_BW 0x00000004
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700984
Eilon Greenstein2691d512009-08-12 08:22:08 +0000985#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
986#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
987#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
988#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
989#define DRV_STATUS_DCC_RESERVED1 0x00000800
990#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
991#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000992#define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
993#define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000994
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700995 u32 virt_mac_upper;
996#define VIRT_MAC_SIGN_MASK 0xffff0000
997#define VIRT_MAC_SIGNATURE 0x564d0000
998 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200999
1000};
1001
1002
1003/****************************************************************************
1004 * Management firmware state *
1005 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001006/* Allocate 440 bytes for management firmware */
1007#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001008
1009struct mgmtfw_state {
1010 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1011};
1012
1013
1014/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001015 * Multi-Function configuration *
1016 ****************************************************************************/
1017struct shared_mf_cfg {
1018
1019 u32 clp_mb;
1020#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
1021 /* set by CLP */
1022#define SHARED_MF_CLP_EXIT 0x00000001
1023 /* set by MCP */
1024#define SHARED_MF_CLP_EXIT_DONE 0x00010000
1025
1026};
1027
1028struct port_mf_cfg {
1029
1030 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001031#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1032#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1033#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001034
1035 u32 reserved[3];
1036
1037};
1038
1039struct func_mf_cfg {
1040
1041 u32 config;
1042 /* E/R/I/D */
1043 /* function 0 of each port cannot be hidden */
1044#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
1045
1046#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
1047#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1048#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1049#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1050#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
1051 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1052
1053#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1054
1055 /* PRI */
1056 /* 0 - low priority, 3 - high priority */
1057#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1058#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1059#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
1060
1061 /* MINBW, MAXBW */
1062 /* value range - 0..100, increments in 100Mbps */
1063#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1064#define FUNC_MF_CFG_MIN_BW_SHIFT 16
1065#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1066#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1067#define FUNC_MF_CFG_MAX_BW_SHIFT 24
1068#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1069
1070 u32 mac_upper; /* MAC */
1071#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1072#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1073#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
1074 u32 mac_lower;
1075#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
1076
1077 u32 e1hov_tag; /* VNI */
1078#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1079#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1080#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
1081
1082 u32 reserved[2];
1083
1084};
1085
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001086/* This structure is not applicable and should not be accessed on 57711 */
1087struct func_ext_cfg {
1088 u32 func_cfg;
1089#define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1090#define MACP_FUNC_CFG_FLAGS_SHIFT 0
1091#define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1092#define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1093#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1094#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
1095
1096 u32 iscsi_mac_addr_upper;
1097 u32 iscsi_mac_addr_lower;
1098
1099 u32 fcoe_mac_addr_upper;
1100 u32 fcoe_mac_addr_lower;
1101
1102 u32 fcoe_wwn_port_name_upper;
1103 u32 fcoe_wwn_port_name_lower;
1104
1105 u32 fcoe_wwn_node_name_upper;
1106 u32 fcoe_wwn_node_name_lower;
1107
1108 u32 preserve_data;
1109#define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1110#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1111#define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1112#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1113#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1114};
1115
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001116struct mf_cfg {
1117
1118 struct shared_mf_cfg shared_mf_config;
1119 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001120 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001121
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001122 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001123};
1124
1125
1126/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001127 * Shared Memory Region *
1128 ****************************************************************************/
1129struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001130
1131 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1132#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
1133#define SHR_MEM_FORMAT_REV_MASK 0xff000000
1134 /* validity bits */
1135#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1136#define SHR_MEM_VALIDITY_MB 0x00200000
1137#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1138#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001139 /* One licensing bit should be set */
1140#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1141#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1142#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1143#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001144 /* Active MFW */
1145#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1146#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1147#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1148#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1149#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1150#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001151
Eilon Greenstein5cd65a92009-02-12 08:38:11 +00001152 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001153
Michael Chane2513062009-10-10 13:46:58 +00001154 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001155
1156 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001157 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1158 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001159
Eliezer Tamirf1410642008-02-28 11:51:50 -08001160 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001161 struct drv_func_mb func_mb[]; /* 0x684
1162 (44*2/4/8=0x58/0xb0/0x160) */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001163
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001164}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001165
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001166struct fw_flr_ack {
1167 u32 pf_ack;
1168 u32 vf_ack[1];
1169 u32 iov_dis_ack;
1170};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001171
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001172struct fw_flr_mb {
1173 u32 aggint;
1174 u32 opgen_addr;
1175 struct fw_flr_ack ack;
1176};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001177
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001178/**** SUPPORT FOR SHMEM ARRRAYS ***
1179 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1180 * define arrays with storage types smaller then unsigned dwords.
1181 * The macros below add generic support for SHMEM arrays with numeric elements
1182 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1183 * array with individual bit-filed elements accessed using shifts and masks.
1184 *
1185 */
1186
1187/* eb is the bitwidth of a single element */
1188#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1189#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1190
1191/* the bit-position macro allows the used to flip the order of the arrays
1192 * elements on a per byte or word boundary.
1193 *
1194 * example: an array with 8 entries each 4 bit wide. This array will fit into
1195 * a single dword. The diagrmas below show the array order of the nibbles.
1196 *
1197 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1198 *
1199 * | | | |
1200 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1201 * | | | |
1202 *
1203 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1204 *
1205 * | | | |
1206 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1207 * | | | |
1208 *
1209 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1210 *
1211 * | | | |
1212 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1213 * | | | |
1214 */
1215#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1216 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1217 (((i)%((fb)/(eb))) * (eb)))
1218
1219#define SHMEM_ARRAY_GET(a, i, eb, fb) \
1220 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1221 SHMEM_ARRAY_MASK(eb))
1222
1223#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
1224do { \
1225 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
1226 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1227 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
1228 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1229} while (0)
1230
1231
1232/****START OF DCBX STRUCTURES DECLARATIONS****/
1233#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1234#define DCBX_PRI_PG_BITWIDTH 4
1235#define DCBX_PRI_PG_FBITS 8
1236#define DCBX_PRI_PG_GET(a, i) \
1237 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1238#define DCBX_PRI_PG_SET(a, i, val) \
1239 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1240#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1241#define DCBX_BW_PG_BITWIDTH 8
1242#define DCBX_PG_BW_GET(a, i) \
1243 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1244#define DCBX_PG_BW_SET(a, i, val) \
1245 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1246#define DCBX_STRICT_PRI_PG 15
1247#define DCBX_MAX_APP_PROTOCOL 16
1248#define FCOE_APP_IDX 0
1249#define ISCSI_APP_IDX 1
1250#define PREDEFINED_APP_IDX_MAX 2
1251
1252struct dcbx_ets_feature {
1253 u32 enabled;
1254 u32 pg_bw_tbl[2];
1255 u32 pri_pg_tbl[1];
1256};
1257
1258struct dcbx_pfc_feature {
1259#ifdef __BIG_ENDIAN
1260 u8 pri_en_bitmap;
1261#define DCBX_PFC_PRI_0 0x01
1262#define DCBX_PFC_PRI_1 0x02
1263#define DCBX_PFC_PRI_2 0x04
1264#define DCBX_PFC_PRI_3 0x08
1265#define DCBX_PFC_PRI_4 0x10
1266#define DCBX_PFC_PRI_5 0x20
1267#define DCBX_PFC_PRI_6 0x40
1268#define DCBX_PFC_PRI_7 0x80
1269 u8 pfc_caps;
1270 u8 reserved;
1271 u8 enabled;
1272#elif defined(__LITTLE_ENDIAN)
1273 u8 enabled;
1274 u8 reserved;
1275 u8 pfc_caps;
1276 u8 pri_en_bitmap;
1277#define DCBX_PFC_PRI_0 0x01
1278#define DCBX_PFC_PRI_1 0x02
1279#define DCBX_PFC_PRI_2 0x04
1280#define DCBX_PFC_PRI_3 0x08
1281#define DCBX_PFC_PRI_4 0x10
1282#define DCBX_PFC_PRI_5 0x20
1283#define DCBX_PFC_PRI_6 0x40
1284#define DCBX_PFC_PRI_7 0x80
1285#endif
1286};
1287
1288struct dcbx_app_priority_entry {
1289#ifdef __BIG_ENDIAN
1290 u16 app_id;
1291 u8 pri_bitmap;
1292 u8 appBitfield;
1293#define DCBX_APP_ENTRY_VALID 0x01
1294#define DCBX_APP_ENTRY_SF_MASK 0x30
1295#define DCBX_APP_ENTRY_SF_SHIFT 4
1296#define DCBX_APP_SF_ETH_TYPE 0x10
1297#define DCBX_APP_SF_PORT 0x20
1298#elif defined(__LITTLE_ENDIAN)
1299 u8 appBitfield;
1300#define DCBX_APP_ENTRY_VALID 0x01
1301#define DCBX_APP_ENTRY_SF_MASK 0x30
1302#define DCBX_APP_ENTRY_SF_SHIFT 4
1303#define DCBX_APP_SF_ETH_TYPE 0x10
1304#define DCBX_APP_SF_PORT 0x20
1305 u8 pri_bitmap;
1306 u16 app_id;
1307#endif
1308};
1309
1310struct dcbx_app_priority_feature {
1311#ifdef __BIG_ENDIAN
1312 u8 reserved;
1313 u8 default_pri;
1314 u8 tc_supported;
1315 u8 enabled;
1316#elif defined(__LITTLE_ENDIAN)
1317 u8 enabled;
1318 u8 tc_supported;
1319 u8 default_pri;
1320 u8 reserved;
1321#endif
1322 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1323};
1324
1325struct dcbx_features {
1326 struct dcbx_ets_feature ets;
1327 struct dcbx_pfc_feature pfc;
1328 struct dcbx_app_priority_feature app;
1329};
1330
1331struct lldp_params {
1332#ifdef __BIG_ENDIAN
1333 u8 msg_fast_tx_interval;
1334 u8 msg_tx_hold;
1335 u8 msg_tx_interval;
1336 u8 admin_status;
1337#define LLDP_TX_ONLY 0x01
1338#define LLDP_RX_ONLY 0x02
1339#define LLDP_TX_RX 0x03
1340#define LLDP_DISABLED 0x04
1341 u8 reserved1;
1342 u8 tx_fast;
1343 u8 tx_crd_max;
1344 u8 tx_crd;
1345#elif defined(__LITTLE_ENDIAN)
1346 u8 admin_status;
1347#define LLDP_TX_ONLY 0x01
1348#define LLDP_RX_ONLY 0x02
1349#define LLDP_TX_RX 0x03
1350#define LLDP_DISABLED 0x04
1351 u8 msg_tx_interval;
1352 u8 msg_tx_hold;
1353 u8 msg_fast_tx_interval;
1354 u8 tx_crd;
1355 u8 tx_crd_max;
1356 u8 tx_fast;
1357 u8 reserved1;
1358#endif
1359#define REM_CHASSIS_ID_STAT_LEN 4
1360#define REM_PORT_ID_STAT_LEN 4
1361 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
1362 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1363};
1364
1365struct lldp_dcbx_stat {
1366#define LOCAL_CHASSIS_ID_STAT_LEN 2
1367#define LOCAL_PORT_ID_STAT_LEN 2
1368 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
1369 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
1370 u32 num_tx_dcbx_pkts;
1371 u32 num_rx_dcbx_pkts;
1372};
1373
1374struct lldp_admin_mib {
1375 u32 ver_cfg_flags;
1376#define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1377#define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1378#define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1379#define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1380#define DCBX_ETS_RECO_VALID 0x00000010
1381#define DCBX_ETS_WILLING 0x00000020
1382#define DCBX_PFC_WILLING 0x00000040
1383#define DCBX_APP_WILLING 0x00000080
1384#define DCBX_VERSION_CEE 0x00000100
1385#define DCBX_VERSION_IEEE 0x00000200
1386#define DCBX_DCBX_ENABLED 0x00000400
1387#define DCBX_CEE_VERSION_MASK 0x0000f000
1388#define DCBX_CEE_VERSION_SHIFT 12
1389#define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1390#define DCBX_CEE_MAX_VERSION_SHIFT 16
1391 struct dcbx_features features;
1392};
1393
1394struct lldp_remote_mib {
1395 u32 prefix_seq_num;
1396 u32 flags;
1397#define DCBX_ETS_TLV_RX 0x00000001
1398#define DCBX_PFC_TLV_RX 0x00000002
1399#define DCBX_APP_TLV_RX 0x00000004
1400#define DCBX_ETS_RX_ERROR 0x00000010
1401#define DCBX_PFC_RX_ERROR 0x00000020
1402#define DCBX_APP_RX_ERROR 0x00000040
1403#define DCBX_ETS_REM_WILLING 0x00000100
1404#define DCBX_PFC_REM_WILLING 0x00000200
1405#define DCBX_APP_REM_WILLING 0x00000400
1406#define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1407 struct dcbx_features features;
1408 u32 suffix_seq_num;
1409};
1410
1411struct lldp_local_mib {
1412 u32 prefix_seq_num;
1413 u32 error;
1414#define DCBX_LOCAL_ETS_ERROR 0x00000001
1415#define DCBX_LOCAL_PFC_ERROR 0x00000002
1416#define DCBX_LOCAL_APP_ERROR 0x00000004
1417#define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1418#define DCBX_LOCAL_APP_MISMATCH 0x00000020
1419 struct dcbx_features features;
1420 u32 suffix_seq_num;
1421};
1422/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001423
Eilon Greenstein2691d512009-08-12 08:22:08 +00001424struct shmem2_region {
1425
1426 u32 size;
1427
1428 u32 dcc_support;
1429#define SHMEM_DCC_SUPPORT_NONE 0x00000000
1430#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1431#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1432#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1433#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1434#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1435#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001436 u32 ext_phy_fw_version2[PORT_MAX];
1437 /*
1438 * For backwards compatibility, if the mf_cfg_addr does not exist
1439 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1440 * end of struct shmem_region
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001441 */
1442 u32 mf_cfg_addr;
1443#define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1444
1445 struct fw_flr_mb flr_mb;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001446 u32 dcbx_lldp_params_offset;
1447#define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1448 u32 dcbx_neg_res_offset;
1449#define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1450 u32 dcbx_remote_mib_offset;
1451#define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001452 /*
1453 * The other shmemX_base_addr holds the other path's shmem address
1454 * required for example in case of common phy init, or for path1 to know
1455 * the address of mcp debug trace which is located in offset from shmem
1456 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001457 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001458 u32 other_shmem_base_addr;
1459 u32 other_shmem2_base_addr;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001460 u32 reserved1[E2_VF_MAX / 32];
1461 u32 reserved2[E2_FUNC_MAX][E2_VF_MAX / 32];
1462 u32 dcbx_lldp_dcbx_stat_offset;
1463#define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001464};
1465
1466
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001467struct emac_stats {
1468 u32 rx_stat_ifhcinoctets;
1469 u32 rx_stat_ifhcinbadoctets;
1470 u32 rx_stat_etherstatsfragments;
1471 u32 rx_stat_ifhcinucastpkts;
1472 u32 rx_stat_ifhcinmulticastpkts;
1473 u32 rx_stat_ifhcinbroadcastpkts;
1474 u32 rx_stat_dot3statsfcserrors;
1475 u32 rx_stat_dot3statsalignmenterrors;
1476 u32 rx_stat_dot3statscarriersenseerrors;
1477 u32 rx_stat_xonpauseframesreceived;
1478 u32 rx_stat_xoffpauseframesreceived;
1479 u32 rx_stat_maccontrolframesreceived;
1480 u32 rx_stat_xoffstateentered;
1481 u32 rx_stat_dot3statsframestoolong;
1482 u32 rx_stat_etherstatsjabbers;
1483 u32 rx_stat_etherstatsundersizepkts;
1484 u32 rx_stat_etherstatspkts64octets;
1485 u32 rx_stat_etherstatspkts65octetsto127octets;
1486 u32 rx_stat_etherstatspkts128octetsto255octets;
1487 u32 rx_stat_etherstatspkts256octetsto511octets;
1488 u32 rx_stat_etherstatspkts512octetsto1023octets;
1489 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1490 u32 rx_stat_etherstatspktsover1522octets;
1491
1492 u32 rx_stat_falsecarriererrors;
1493
1494 u32 tx_stat_ifhcoutoctets;
1495 u32 tx_stat_ifhcoutbadoctets;
1496 u32 tx_stat_etherstatscollisions;
1497 u32 tx_stat_outxonsent;
1498 u32 tx_stat_outxoffsent;
1499 u32 tx_stat_flowcontroldone;
1500 u32 tx_stat_dot3statssinglecollisionframes;
1501 u32 tx_stat_dot3statsmultiplecollisionframes;
1502 u32 tx_stat_dot3statsdeferredtransmissions;
1503 u32 tx_stat_dot3statsexcessivecollisions;
1504 u32 tx_stat_dot3statslatecollisions;
1505 u32 tx_stat_ifhcoutucastpkts;
1506 u32 tx_stat_ifhcoutmulticastpkts;
1507 u32 tx_stat_ifhcoutbroadcastpkts;
1508 u32 tx_stat_etherstatspkts64octets;
1509 u32 tx_stat_etherstatspkts65octetsto127octets;
1510 u32 tx_stat_etherstatspkts128octetsto255octets;
1511 u32 tx_stat_etherstatspkts256octetsto511octets;
1512 u32 tx_stat_etherstatspkts512octetsto1023octets;
1513 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1514 u32 tx_stat_etherstatspktsover1522octets;
1515 u32 tx_stat_dot3statsinternalmactransmiterrors;
1516};
1517
1518
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001519struct bmac1_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001520 u32 tx_stat_gtpkt_lo;
1521 u32 tx_stat_gtpkt_hi;
1522 u32 tx_stat_gtxpf_lo;
1523 u32 tx_stat_gtxpf_hi;
1524 u32 tx_stat_gtfcs_lo;
1525 u32 tx_stat_gtfcs_hi;
1526 u32 tx_stat_gtmca_lo;
1527 u32 tx_stat_gtmca_hi;
1528 u32 tx_stat_gtbca_lo;
1529 u32 tx_stat_gtbca_hi;
1530 u32 tx_stat_gtfrg_lo;
1531 u32 tx_stat_gtfrg_hi;
1532 u32 tx_stat_gtovr_lo;
1533 u32 tx_stat_gtovr_hi;
1534 u32 tx_stat_gt64_lo;
1535 u32 tx_stat_gt64_hi;
1536 u32 tx_stat_gt127_lo;
1537 u32 tx_stat_gt127_hi;
1538 u32 tx_stat_gt255_lo;
1539 u32 tx_stat_gt255_hi;
1540 u32 tx_stat_gt511_lo;
1541 u32 tx_stat_gt511_hi;
1542 u32 tx_stat_gt1023_lo;
1543 u32 tx_stat_gt1023_hi;
1544 u32 tx_stat_gt1518_lo;
1545 u32 tx_stat_gt1518_hi;
1546 u32 tx_stat_gt2047_lo;
1547 u32 tx_stat_gt2047_hi;
1548 u32 tx_stat_gt4095_lo;
1549 u32 tx_stat_gt4095_hi;
1550 u32 tx_stat_gt9216_lo;
1551 u32 tx_stat_gt9216_hi;
1552 u32 tx_stat_gt16383_lo;
1553 u32 tx_stat_gt16383_hi;
1554 u32 tx_stat_gtmax_lo;
1555 u32 tx_stat_gtmax_hi;
1556 u32 tx_stat_gtufl_lo;
1557 u32 tx_stat_gtufl_hi;
1558 u32 tx_stat_gterr_lo;
1559 u32 tx_stat_gterr_hi;
1560 u32 tx_stat_gtbyt_lo;
1561 u32 tx_stat_gtbyt_hi;
1562
1563 u32 rx_stat_gr64_lo;
1564 u32 rx_stat_gr64_hi;
1565 u32 rx_stat_gr127_lo;
1566 u32 rx_stat_gr127_hi;
1567 u32 rx_stat_gr255_lo;
1568 u32 rx_stat_gr255_hi;
1569 u32 rx_stat_gr511_lo;
1570 u32 rx_stat_gr511_hi;
1571 u32 rx_stat_gr1023_lo;
1572 u32 rx_stat_gr1023_hi;
1573 u32 rx_stat_gr1518_lo;
1574 u32 rx_stat_gr1518_hi;
1575 u32 rx_stat_gr2047_lo;
1576 u32 rx_stat_gr2047_hi;
1577 u32 rx_stat_gr4095_lo;
1578 u32 rx_stat_gr4095_hi;
1579 u32 rx_stat_gr9216_lo;
1580 u32 rx_stat_gr9216_hi;
1581 u32 rx_stat_gr16383_lo;
1582 u32 rx_stat_gr16383_hi;
1583 u32 rx_stat_grmax_lo;
1584 u32 rx_stat_grmax_hi;
1585 u32 rx_stat_grpkt_lo;
1586 u32 rx_stat_grpkt_hi;
1587 u32 rx_stat_grfcs_lo;
1588 u32 rx_stat_grfcs_hi;
1589 u32 rx_stat_grmca_lo;
1590 u32 rx_stat_grmca_hi;
1591 u32 rx_stat_grbca_lo;
1592 u32 rx_stat_grbca_hi;
1593 u32 rx_stat_grxcf_lo;
1594 u32 rx_stat_grxcf_hi;
1595 u32 rx_stat_grxpf_lo;
1596 u32 rx_stat_grxpf_hi;
1597 u32 rx_stat_grxuo_lo;
1598 u32 rx_stat_grxuo_hi;
1599 u32 rx_stat_grjbr_lo;
1600 u32 rx_stat_grjbr_hi;
1601 u32 rx_stat_grovr_lo;
1602 u32 rx_stat_grovr_hi;
1603 u32 rx_stat_grflr_lo;
1604 u32 rx_stat_grflr_hi;
1605 u32 rx_stat_grmeg_lo;
1606 u32 rx_stat_grmeg_hi;
1607 u32 rx_stat_grmeb_lo;
1608 u32 rx_stat_grmeb_hi;
1609 u32 rx_stat_grbyt_lo;
1610 u32 rx_stat_grbyt_hi;
1611 u32 rx_stat_grund_lo;
1612 u32 rx_stat_grund_hi;
1613 u32 rx_stat_grfrg_lo;
1614 u32 rx_stat_grfrg_hi;
1615 u32 rx_stat_grerb_lo;
1616 u32 rx_stat_grerb_hi;
1617 u32 rx_stat_grfre_lo;
1618 u32 rx_stat_grfre_hi;
1619 u32 rx_stat_gripj_lo;
1620 u32 rx_stat_gripj_hi;
1621};
1622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001623struct bmac2_stats {
1624 u32 tx_stat_gtpk_lo; /* gtpok */
1625 u32 tx_stat_gtpk_hi; /* gtpok */
1626 u32 tx_stat_gtxpf_lo; /* gtpf */
1627 u32 tx_stat_gtxpf_hi; /* gtpf */
1628 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
1629 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
1630 u32 tx_stat_gtfcs_lo;
1631 u32 tx_stat_gtfcs_hi;
1632 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
1633 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
1634 u32 tx_stat_gtmca_lo;
1635 u32 tx_stat_gtmca_hi;
1636 u32 tx_stat_gtbca_lo;
1637 u32 tx_stat_gtbca_hi;
1638 u32 tx_stat_gtovr_lo;
1639 u32 tx_stat_gtovr_hi;
1640 u32 tx_stat_gtfrg_lo;
1641 u32 tx_stat_gtfrg_hi;
1642 u32 tx_stat_gtpkt1_lo; /* gtpkt */
1643 u32 tx_stat_gtpkt1_hi; /* gtpkt */
1644 u32 tx_stat_gt64_lo;
1645 u32 tx_stat_gt64_hi;
1646 u32 tx_stat_gt127_lo;
1647 u32 tx_stat_gt127_hi;
1648 u32 tx_stat_gt255_lo;
1649 u32 tx_stat_gt255_hi;
1650 u32 tx_stat_gt511_lo;
1651 u32 tx_stat_gt511_hi;
1652 u32 tx_stat_gt1023_lo;
1653 u32 tx_stat_gt1023_hi;
1654 u32 tx_stat_gt1518_lo;
1655 u32 tx_stat_gt1518_hi;
1656 u32 tx_stat_gt2047_lo;
1657 u32 tx_stat_gt2047_hi;
1658 u32 tx_stat_gt4095_lo;
1659 u32 tx_stat_gt4095_hi;
1660 u32 tx_stat_gt9216_lo;
1661 u32 tx_stat_gt9216_hi;
1662 u32 tx_stat_gt16383_lo;
1663 u32 tx_stat_gt16383_hi;
1664 u32 tx_stat_gtmax_lo;
1665 u32 tx_stat_gtmax_hi;
1666 u32 tx_stat_gtufl_lo;
1667 u32 tx_stat_gtufl_hi;
1668 u32 tx_stat_gterr_lo;
1669 u32 tx_stat_gterr_hi;
1670 u32 tx_stat_gtbyt_lo;
1671 u32 tx_stat_gtbyt_hi;
1672
1673 u32 rx_stat_gr64_lo;
1674 u32 rx_stat_gr64_hi;
1675 u32 rx_stat_gr127_lo;
1676 u32 rx_stat_gr127_hi;
1677 u32 rx_stat_gr255_lo;
1678 u32 rx_stat_gr255_hi;
1679 u32 rx_stat_gr511_lo;
1680 u32 rx_stat_gr511_hi;
1681 u32 rx_stat_gr1023_lo;
1682 u32 rx_stat_gr1023_hi;
1683 u32 rx_stat_gr1518_lo;
1684 u32 rx_stat_gr1518_hi;
1685 u32 rx_stat_gr2047_lo;
1686 u32 rx_stat_gr2047_hi;
1687 u32 rx_stat_gr4095_lo;
1688 u32 rx_stat_gr4095_hi;
1689 u32 rx_stat_gr9216_lo;
1690 u32 rx_stat_gr9216_hi;
1691 u32 rx_stat_gr16383_lo;
1692 u32 rx_stat_gr16383_hi;
1693 u32 rx_stat_grmax_lo;
1694 u32 rx_stat_grmax_hi;
1695 u32 rx_stat_grpkt_lo;
1696 u32 rx_stat_grpkt_hi;
1697 u32 rx_stat_grfcs_lo;
1698 u32 rx_stat_grfcs_hi;
1699 u32 rx_stat_gruca_lo;
1700 u32 rx_stat_gruca_hi;
1701 u32 rx_stat_grmca_lo;
1702 u32 rx_stat_grmca_hi;
1703 u32 rx_stat_grbca_lo;
1704 u32 rx_stat_grbca_hi;
1705 u32 rx_stat_grxpf_lo; /* grpf */
1706 u32 rx_stat_grxpf_hi; /* grpf */
1707 u32 rx_stat_grpp_lo;
1708 u32 rx_stat_grpp_hi;
1709 u32 rx_stat_grxuo_lo; /* gruo */
1710 u32 rx_stat_grxuo_hi; /* gruo */
1711 u32 rx_stat_grjbr_lo;
1712 u32 rx_stat_grjbr_hi;
1713 u32 rx_stat_grovr_lo;
1714 u32 rx_stat_grovr_hi;
1715 u32 rx_stat_grxcf_lo; /* grcf */
1716 u32 rx_stat_grxcf_hi; /* grcf */
1717 u32 rx_stat_grflr_lo;
1718 u32 rx_stat_grflr_hi;
1719 u32 rx_stat_grpok_lo;
1720 u32 rx_stat_grpok_hi;
1721 u32 rx_stat_grmeg_lo;
1722 u32 rx_stat_grmeg_hi;
1723 u32 rx_stat_grmeb_lo;
1724 u32 rx_stat_grmeb_hi;
1725 u32 rx_stat_grbyt_lo;
1726 u32 rx_stat_grbyt_hi;
1727 u32 rx_stat_grund_lo;
1728 u32 rx_stat_grund_hi;
1729 u32 rx_stat_grfrg_lo;
1730 u32 rx_stat_grfrg_hi;
1731 u32 rx_stat_grerb_lo; /* grerrbyt */
1732 u32 rx_stat_grerb_hi; /* grerrbyt */
1733 u32 rx_stat_grfre_lo; /* grfrerr */
1734 u32 rx_stat_grfre_hi; /* grfrerr */
1735 u32 rx_stat_gripj_lo;
1736 u32 rx_stat_gripj_hi;
1737};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001738
1739union mac_stats {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001740 struct emac_stats emac_stats;
1741 struct bmac1_stats bmac1_stats;
1742 struct bmac2_stats bmac2_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001743};
1744
1745
1746struct mac_stx {
1747 /* in_bad_octets */
1748 u32 rx_stat_ifhcinbadoctets_hi;
1749 u32 rx_stat_ifhcinbadoctets_lo;
1750
1751 /* out_bad_octets */
1752 u32 tx_stat_ifhcoutbadoctets_hi;
1753 u32 tx_stat_ifhcoutbadoctets_lo;
1754
1755 /* crc_receive_errors */
1756 u32 rx_stat_dot3statsfcserrors_hi;
1757 u32 rx_stat_dot3statsfcserrors_lo;
1758 /* alignment_errors */
1759 u32 rx_stat_dot3statsalignmenterrors_hi;
1760 u32 rx_stat_dot3statsalignmenterrors_lo;
1761 /* carrier_sense_errors */
1762 u32 rx_stat_dot3statscarriersenseerrors_hi;
1763 u32 rx_stat_dot3statscarriersenseerrors_lo;
1764 /* false_carrier_detections */
1765 u32 rx_stat_falsecarriererrors_hi;
1766 u32 rx_stat_falsecarriererrors_lo;
1767
1768 /* runt_packets_received */
1769 u32 rx_stat_etherstatsundersizepkts_hi;
1770 u32 rx_stat_etherstatsundersizepkts_lo;
1771 /* jabber_packets_received */
1772 u32 rx_stat_dot3statsframestoolong_hi;
1773 u32 rx_stat_dot3statsframestoolong_lo;
1774
1775 /* error_runt_packets_received */
1776 u32 rx_stat_etherstatsfragments_hi;
1777 u32 rx_stat_etherstatsfragments_lo;
1778 /* error_jabber_packets_received */
1779 u32 rx_stat_etherstatsjabbers_hi;
1780 u32 rx_stat_etherstatsjabbers_lo;
1781
1782 /* control_frames_received */
1783 u32 rx_stat_maccontrolframesreceived_hi;
1784 u32 rx_stat_maccontrolframesreceived_lo;
1785 u32 rx_stat_bmac_xpf_hi;
1786 u32 rx_stat_bmac_xpf_lo;
1787 u32 rx_stat_bmac_xcf_hi;
1788 u32 rx_stat_bmac_xcf_lo;
1789
1790 /* xoff_state_entered */
1791 u32 rx_stat_xoffstateentered_hi;
1792 u32 rx_stat_xoffstateentered_lo;
1793 /* pause_xon_frames_received */
1794 u32 rx_stat_xonpauseframesreceived_hi;
1795 u32 rx_stat_xonpauseframesreceived_lo;
1796 /* pause_xoff_frames_received */
1797 u32 rx_stat_xoffpauseframesreceived_hi;
1798 u32 rx_stat_xoffpauseframesreceived_lo;
1799 /* pause_xon_frames_transmitted */
1800 u32 tx_stat_outxonsent_hi;
1801 u32 tx_stat_outxonsent_lo;
1802 /* pause_xoff_frames_transmitted */
1803 u32 tx_stat_outxoffsent_hi;
1804 u32 tx_stat_outxoffsent_lo;
1805 /* flow_control_done */
1806 u32 tx_stat_flowcontroldone_hi;
1807 u32 tx_stat_flowcontroldone_lo;
1808
1809 /* ether_stats_collisions */
1810 u32 tx_stat_etherstatscollisions_hi;
1811 u32 tx_stat_etherstatscollisions_lo;
1812 /* single_collision_transmit_frames */
1813 u32 tx_stat_dot3statssinglecollisionframes_hi;
1814 u32 tx_stat_dot3statssinglecollisionframes_lo;
1815 /* multiple_collision_transmit_frames */
1816 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1817 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1818 /* deferred_transmissions */
1819 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1820 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1821 /* excessive_collision_frames */
1822 u32 tx_stat_dot3statsexcessivecollisions_hi;
1823 u32 tx_stat_dot3statsexcessivecollisions_lo;
1824 /* late_collision_frames */
1825 u32 tx_stat_dot3statslatecollisions_hi;
1826 u32 tx_stat_dot3statslatecollisions_lo;
1827
1828 /* frames_transmitted_64_bytes */
1829 u32 tx_stat_etherstatspkts64octets_hi;
1830 u32 tx_stat_etherstatspkts64octets_lo;
1831 /* frames_transmitted_65_127_bytes */
1832 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1833 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1834 /* frames_transmitted_128_255_bytes */
1835 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1836 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1837 /* frames_transmitted_256_511_bytes */
1838 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1839 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1840 /* frames_transmitted_512_1023_bytes */
1841 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1842 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1843 /* frames_transmitted_1024_1522_bytes */
1844 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1845 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1846 /* frames_transmitted_1523_9022_bytes */
1847 u32 tx_stat_etherstatspktsover1522octets_hi;
1848 u32 tx_stat_etherstatspktsover1522octets_lo;
1849 u32 tx_stat_bmac_2047_hi;
1850 u32 tx_stat_bmac_2047_lo;
1851 u32 tx_stat_bmac_4095_hi;
1852 u32 tx_stat_bmac_4095_lo;
1853 u32 tx_stat_bmac_9216_hi;
1854 u32 tx_stat_bmac_9216_lo;
1855 u32 tx_stat_bmac_16383_hi;
1856 u32 tx_stat_bmac_16383_lo;
1857
1858 /* internal_mac_transmit_errors */
1859 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1860 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1861
1862 /* if_out_discards */
1863 u32 tx_stat_bmac_ufl_hi;
1864 u32 tx_stat_bmac_ufl_lo;
1865};
1866
1867
1868#define MAC_STX_IDX_MAX 2
1869
1870struct host_port_stats {
1871 u32 host_port_stats_start;
1872
1873 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1874
1875 u32 brb_drop_hi;
1876 u32 brb_drop_lo;
1877
1878 u32 host_port_stats_end;
1879};
1880
1881
1882struct host_func_stats {
1883 u32 host_func_stats_start;
1884
1885 u32 total_bytes_received_hi;
1886 u32 total_bytes_received_lo;
1887
1888 u32 total_bytes_transmitted_hi;
1889 u32 total_bytes_transmitted_lo;
1890
1891 u32 total_unicast_packets_received_hi;
1892 u32 total_unicast_packets_received_lo;
1893
1894 u32 total_multicast_packets_received_hi;
1895 u32 total_multicast_packets_received_lo;
1896
1897 u32 total_broadcast_packets_received_hi;
1898 u32 total_broadcast_packets_received_lo;
1899
1900 u32 total_unicast_packets_transmitted_hi;
1901 u32 total_unicast_packets_transmitted_lo;
1902
1903 u32 total_multicast_packets_transmitted_hi;
1904 u32 total_multicast_packets_transmitted_lo;
1905
1906 u32 total_broadcast_packets_transmitted_hi;
1907 u32 total_broadcast_packets_transmitted_lo;
1908
1909 u32 valid_bytes_received_hi;
1910 u32 valid_bytes_received_lo;
1911
1912 u32 host_func_stats_end;
1913};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001914
1915
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001916#define BCM_5710_FW_MAJOR_VERSION 6
Vladislav Zolotarov5928c8b2010-12-13 05:44:35 +00001917#define BCM_5710_FW_MINOR_VERSION 2
1918#define BCM_5710_FW_REVISION_VERSION 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001919#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001920#define BCM_5710_FW_COMPILE_FLAGS 1
1921
1922
1923/*
1924 * attention bits
1925 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001926struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001927 __le32 attn_bits;
1928 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001929 u8 status_block_id;
1930 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001931 __le16 attn_bits_index;
1932 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001933};
1934
1935
1936/*
1937 * common data for all protocols
1938 */
1939struct doorbell_hdr {
1940 u8 header;
1941#define DOORBELL_HDR_RX (0x1<<0)
1942#define DOORBELL_HDR_RX_SHIFT 0
1943#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1944#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1945#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1946#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1947#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1948#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1949};
1950
1951/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001952 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001953 */
1954struct doorbell {
1955#if defined(__BIG_ENDIAN)
1956 u16 zero_fill2;
1957 u8 zero_fill1;
1958 struct doorbell_hdr header;
1959#elif defined(__LITTLE_ENDIAN)
1960 struct doorbell_hdr header;
1961 u8 zero_fill1;
1962 u16 zero_fill2;
1963#endif
1964};
1965
1966
1967/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001968 * doorbell message sent to the chip
1969 */
1970struct doorbell_set_prod {
1971#if defined(__BIG_ENDIAN)
1972 u16 prod;
1973 u8 zero_fill1;
1974 struct doorbell_hdr header;
1975#elif defined(__LITTLE_ENDIAN)
1976 struct doorbell_hdr header;
1977 u8 zero_fill1;
1978 u16 prod;
1979#endif
1980};
1981
1982
1983/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001984 * 3 lines. status block
1985 */
1986struct hc_status_block_e1x {
1987 __le16 index_values[HC_SB_MAX_INDICES_E1X];
1988 __le16 running_index[HC_SB_MAX_SM];
1989 u32 rsrv;
1990};
1991
1992/*
1993 * host status block
1994 */
1995struct host_hc_status_block_e1x {
1996 struct hc_status_block_e1x sb;
1997};
1998
1999
2000/*
2001 * 3 lines. status block
2002 */
2003struct hc_status_block_e2 {
2004 __le16 index_values[HC_SB_MAX_INDICES_E2];
2005 __le16 running_index[HC_SB_MAX_SM];
2006 u32 reserved;
2007};
2008
2009/*
2010 * host status block
2011 */
2012struct host_hc_status_block_e2 {
2013 struct hc_status_block_e2 sb;
2014};
2015
2016
2017/*
2018 * 5 lines. slow-path status block
2019 */
2020struct hc_sp_status_block {
2021 __le16 index_values[HC_SP_SB_MAX_INDICES];
2022 __le16 running_index;
2023 __le16 rsrv;
2024 u32 rsrv1;
2025};
2026
2027/*
2028 * host status block
2029 */
2030struct host_sp_status_block {
2031 struct atten_sp_status_block atten_status_block;
2032 struct hc_sp_status_block sp_sb;
2033};
2034
2035
2036/*
2037 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002038 */
2039struct igu_ack_register {
2040#if defined(__BIG_ENDIAN)
2041 u16 sb_id_and_flags;
2042#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2043#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2044#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2045#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2046#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2047#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2048#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2049#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2050#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2051#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2052 u16 status_block_index;
2053#elif defined(__LITTLE_ENDIAN)
2054 u16 status_block_index;
2055 u16 sb_id_and_flags;
2056#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2057#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2058#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2059#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2060#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2061#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2062#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2063#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2064#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2065#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2066#endif
2067};
2068
2069
2070/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002071 * IGU driver acknowledgement register
2072 */
2073struct igu_backward_compatible {
2074 u32 sb_id_and_flags;
2075#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2076#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2077#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2078#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2079#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2080#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2081#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2082#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2083#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2084#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2085#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2086#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2087 u32 reserved_2;
2088};
2089
2090
2091/*
2092 * IGU driver acknowledgement register
2093 */
2094struct igu_regular {
2095 u32 sb_id_and_flags;
2096#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2097#define IGU_REGULAR_SB_INDEX_SHIFT 0
2098#define IGU_REGULAR_RESERVED0 (0x1<<20)
2099#define IGU_REGULAR_RESERVED0_SHIFT 20
2100#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2101#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2102#define IGU_REGULAR_BUPDATE (0x1<<24)
2103#define IGU_REGULAR_BUPDATE_SHIFT 24
2104#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2105#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2106#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2107#define IGU_REGULAR_RESERVED_1_SHIFT 27
2108#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2109#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2110#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2111#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2112#define IGU_REGULAR_BCLEANUP (0x1<<31)
2113#define IGU_REGULAR_BCLEANUP_SHIFT 31
2114 u32 reserved_2;
2115};
2116
2117/*
2118 * IGU driver acknowledgement register
2119 */
2120union igu_consprod_reg {
2121 struct igu_regular regular;
2122 struct igu_backward_compatible backward_compatible;
2123};
2124
2125
2126/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002127 * Control register for the IGU command register
2128 */
2129struct igu_ctrl_reg {
2130 u32 ctrl_data;
2131#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2132#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2133#define IGU_CTRL_REG_FID (0x7F<<12)
2134#define IGU_CTRL_REG_FID_SHIFT 12
2135#define IGU_CTRL_REG_RESERVED (0x1<<19)
2136#define IGU_CTRL_REG_RESERVED_SHIFT 19
2137#define IGU_CTRL_REG_TYPE (0x1<<20)
2138#define IGU_CTRL_REG_TYPE_SHIFT 20
2139#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2140#define IGU_CTRL_REG_UNUSED_SHIFT 21
2141};
2142
2143
2144/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002145 * Parser parsing flags field
2146 */
2147struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002148 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002149#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2150#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002151#define PARSING_FLAGS_VLAN (0x1<<1)
2152#define PARSING_FLAGS_VLAN_SHIFT 1
2153#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2154#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002155#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2156#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2157#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2158#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2159#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2160#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2161#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2162#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2163#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2164#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2165#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2166#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2167#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2168#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2169#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2170#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2171#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2172#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2173#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2174#define PARSING_FLAGS_RESERVED0_SHIFT 14
2175};
2176
2177
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002178struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002179 __le32 lo;
2180 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002181};
2182
2183
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002184/*
2185 * dmae command structure
2186 */
2187struct dmae_command {
2188 u32 opcode;
2189#define DMAE_COMMAND_SRC (0x1<<0)
2190#define DMAE_COMMAND_SRC_SHIFT 0
2191#define DMAE_COMMAND_DST (0x3<<1)
2192#define DMAE_COMMAND_DST_SHIFT 1
2193#define DMAE_COMMAND_C_DST (0x1<<3)
2194#define DMAE_COMMAND_C_DST_SHIFT 3
2195#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2196#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2197#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2198#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2199#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2200#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2201#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2202#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2203#define DMAE_COMMAND_PORT (0x1<<11)
2204#define DMAE_COMMAND_PORT_SHIFT 11
2205#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2206#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2207#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2208#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2209#define DMAE_COMMAND_DST_RESET (0x1<<14)
2210#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002211#define DMAE_COMMAND_E1HVN (0x3<<15)
2212#define DMAE_COMMAND_E1HVN_SHIFT 15
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002213#define DMAE_COMMAND_DST_VN (0x3<<17)
2214#define DMAE_COMMAND_DST_VN_SHIFT 17
2215#define DMAE_COMMAND_C_FUNC (0x1<<19)
2216#define DMAE_COMMAND_C_FUNC_SHIFT 19
2217#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2218#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2219#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2220#define DMAE_COMMAND_RESERVED0_SHIFT 22
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002221 u32 src_addr_lo;
2222 u32 src_addr_hi;
2223 u32 dst_addr_lo;
2224 u32 dst_addr_hi;
2225#if defined(__BIG_ENDIAN)
2226 u16 reserved1;
2227 u16 len;
2228#elif defined(__LITTLE_ENDIAN)
2229 u16 len;
2230 u16 reserved1;
2231#endif
2232 u32 comp_addr_lo;
2233 u32 comp_addr_hi;
2234 u32 comp_val;
2235 u32 crc32;
2236 u32 crc32_c;
2237#if defined(__BIG_ENDIAN)
2238 u16 crc16_c;
2239 u16 crc16;
2240#elif defined(__LITTLE_ENDIAN)
2241 u16 crc16;
2242 u16 crc16_c;
2243#endif
2244#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002245 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002246 u16 crc_t10;
2247#elif defined(__LITTLE_ENDIAN)
2248 u16 crc_t10;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002249 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002250#endif
2251#if defined(__BIG_ENDIAN)
2252 u16 xsum8;
2253 u16 xsum16;
2254#elif defined(__LITTLE_ENDIAN)
2255 u16 xsum16;
2256 u16 xsum8;
2257#endif
2258};
2259
2260
2261struct double_regpair {
2262 u32 regpair0_lo;
2263 u32 regpair0_hi;
2264 u32 regpair1_lo;
2265 u32 regpair1_hi;
2266};
2267
2268
2269/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002270 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002271 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002272struct sdm_op_gen {
2273 __le32 command;
2274#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2275#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2276#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2277#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2278#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
2279#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
2280#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
2281#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
2282#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
2283#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002284};
2285
2286/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002287 * The eth Rx Buffer Descriptor
2288 */
2289struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002290 __le32 addr_lo;
2291 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002292};
2293
2294/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002295 * The eth Rx SGE Descriptor
2296 */
2297struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002298 __le32 addr_lo;
2299 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002300};
2301
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002302
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002303
2304/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002305 * The eth storm context of Ustorm
2306 */
2307struct ustorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002308 u32 reserved0[48];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002309};
2310
2311/*
2312 * The eth storm context of Tstorm
2313 */
2314struct tstorm_eth_st_context {
2315 u32 __reserved0[28];
2316};
2317
2318/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002319 * The eth aggregative context of Xstorm
2320 */
2321struct xstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002322 u32 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002323#if defined(__BIG_ENDIAN)
2324 u8 cdu_reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002325 u8 reserved2;
2326 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002327#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002328 u16 reserved1;
2329 u8 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330 u8 cdu_reserved;
2331#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002332 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002333};
2334
2335/*
2336 * The eth aggregative context of Tstorm
2337 */
2338struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002339 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002340};
2341
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002342
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002343/*
2344 * The eth aggregative context of Cstorm
2345 */
2346struct cstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002347 u32 __reserved0[10];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002348};
2349
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002350
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002351/*
2352 * The eth aggregative context of Ustorm
2353 */
2354struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002355 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002356#if defined(__BIG_ENDIAN)
2357 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002358 u8 __reserved2;
2359 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002361 u16 __reserved1;
2362 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002363 u8 cdu_usage;
2364#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002365 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002366};
2367
2368/*
2369 * Timers connection context
2370 */
2371struct timers_block_context {
2372 u32 __reserved_0;
2373 u32 __reserved_1;
2374 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002375 u32 flags;
2376#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2377#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2378#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2379#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2380#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2381#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002382};
2383
2384/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002385 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002386 */
2387struct eth_tx_bd_flags {
2388 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002389#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
2390#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
2391#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
2392#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
2393#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
2394#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002395#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2396#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002397#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
2398#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2400#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2401#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2402#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2403};
2404
2405/*
2406 * The eth Tx Buffer Descriptor
2407 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002408struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002409 __le32 addr_lo;
2410 __le32 addr_hi;
2411 __le16 nbd;
2412 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002413 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414 struct eth_tx_bd_flags bd_flags;
2415 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002416#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2417#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2418#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2419#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2420};
2421
2422/*
2423 * Tx regular BD structure
2424 */
2425struct eth_tx_bd {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002426 __le32 addr_lo;
2427 __le32 addr_hi;
2428 __le16 total_pkt_bytes;
2429 __le16 nbytes;
Eilon Greensteinca003922009-08-12 22:53:28 -07002430 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002431};
2432
2433/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002434 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002435 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002436struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002437 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002438#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
2439#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
2440#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
2441#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
2442#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2443#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2444#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
2445#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
2446#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
2447#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002448 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002449#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
2450#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
2451#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
2452#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
2453#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
2454#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
2455#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
2456#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
2457#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
2458#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
2459#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
2460#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
2461#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
2462#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
2463#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
2464#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
2465 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07002466 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002467 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002468 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002469 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002470 __le16 ip_id;
2471 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002472};
2473
2474/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002475 * Tx parsing BD structure for ETH E2
2476 */
2477struct eth_tx_parse_bd_e2 {
2478 __le16 dst_mac_addr_lo;
2479 __le16 dst_mac_addr_mid;
2480 __le16 dst_mac_addr_hi;
2481 __le16 src_mac_addr_lo;
2482 __le16 src_mac_addr_mid;
2483 __le16 src_mac_addr_hi;
2484 __le32 parsing_data;
2485#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
2486#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
2487#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
2488#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
2489#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
2490#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
2491#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
2492#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
2493};
2494
2495/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002496 * The last BD in the BD memory will hold a pointer to the next BD memory
2497 */
2498struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002499 __le32 addr_lo;
2500 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002501 u8 reserved[8];
2502};
2503
2504/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002505 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506 */
2507union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002508 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002509 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002510 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002511 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002512 struct eth_tx_next_bd next_bd;
2513};
2514
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002516/*
2517 * The eth storm context of Xstorm
2518 */
2519struct xstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002520 u32 reserved0[60];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002521};
2522
2523/*
2524 * The eth storm context of Cstorm
2525 */
2526struct cstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002527 u32 __reserved0[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528};
2529
2530/*
2531 * Ethernet connection context
2532 */
2533struct eth_context {
2534 struct ustorm_eth_st_context ustorm_st_context;
2535 struct tstorm_eth_st_context tstorm_st_context;
2536 struct xstorm_eth_ag_context xstorm_ag_context;
2537 struct tstorm_eth_ag_context tstorm_ag_context;
2538 struct cstorm_eth_ag_context cstorm_ag_context;
2539 struct ustorm_eth_ag_context ustorm_ag_context;
2540 struct timers_block_context timers_context;
2541 struct xstorm_eth_st_context xstorm_st_context;
2542 struct cstorm_eth_st_context cstorm_st_context;
2543};
2544
2545
2546/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002547 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002548 */
2549struct eth_tx_doorbell {
2550#if defined(__BIG_ENDIAN)
2551 u16 npackets;
2552 u8 params;
2553#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2554#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2555#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2556#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2557#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2558#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2559 struct doorbell_hdr hdr;
2560#elif defined(__LITTLE_ENDIAN)
2561 struct doorbell_hdr hdr;
2562 u8 params;
2563#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2564#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2565#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2566#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2567#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2568#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2569 u16 npackets;
2570#endif
2571};
2572
2573
2574/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002575 * client init fc data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002576 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002577struct client_init_fc_data {
2578 __le16 cqe_pause_thr_low;
2579 __le16 cqe_pause_thr_high;
2580 __le16 bd_pause_thr_low;
2581 __le16 bd_pause_thr_high;
2582 __le16 sge_pause_thr_low;
2583 __le16 sge_pause_thr_high;
2584 __le16 rx_cos_mask;
2585 u8 safc_group_num;
2586 u8 safc_group_en_flg;
2587 u8 traffic_type;
2588 u8 reserved0;
2589 __le16 reserved1;
2590 __le32 reserved2;
2591};
2592
2593
2594/*
2595 * client init ramrod data
2596 */
2597struct client_init_general_data {
2598 u8 client_id;
2599 u8 statistics_counter_id;
2600 u8 statistics_en_flg;
2601 u8 is_fcoe_flg;
2602 u8 activate_flg;
2603 u8 sp_client_id;
2604 __le16 reserved0;
2605 __le32 reserved1[2];
2606};
2607
2608
2609/*
2610 * client init rx data
2611 */
2612struct client_init_rx_data {
2613 u8 tpa_en_flg;
2614 u8 vmqueue_mode_en_flg;
2615 u8 extra_data_over_sgl_en_flg;
2616 u8 cache_line_alignment_log_size;
2617 u8 enable_dynamic_hc;
2618 u8 max_sges_for_packet;
2619 u8 client_qzone_id;
2620 u8 drop_ip_cs_err_flg;
2621 u8 drop_tcp_cs_err_flg;
2622 u8 drop_ttl0_flg;
2623 u8 drop_udp_cs_err_flg;
2624 u8 inner_vlan_removal_enable_flg;
2625 u8 outer_vlan_removal_enable_flg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002626 u8 status_block_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002627 u8 rx_sb_index_number;
2628 u8 reserved0[3];
2629 __le16 bd_buff_size;
2630 __le16 sge_buff_size;
2631 __le16 mtu;
2632 struct regpair bd_page_base;
2633 struct regpair sge_page_base;
2634 struct regpair cqe_page_base;
2635 u8 is_leading_rss;
2636 u8 is_approx_mcast;
2637 __le16 max_agg_size;
2638 __le32 reserved2[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002639};
2640
2641/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002642 * client init tx data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002643 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002644struct client_init_tx_data {
2645 u8 enforce_security_flg;
2646 u8 tx_status_block_id;
2647 u8 tx_sb_index_number;
2648 u8 reserved0;
2649 __le16 mtu;
2650 __le16 reserved1;
2651 struct regpair tx_bd_page_base;
2652 __le32 reserved2[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002653};
2654
2655/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002656 * client init ramrod data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002657 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002658struct client_init_ramrod_data {
2659 struct client_init_general_data general;
2660 struct client_init_rx_data rx;
2661 struct client_init_tx_data tx;
2662 struct client_init_fc_data fc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002663};
2664
2665
2666/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002667 * The data contain client ID need to the ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002668 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002669struct eth_common_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002670 u32 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002671 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002672};
2673
2674
2675/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002676 * union for sgl and raw data.
2677 */
2678union eth_sgl_or_raw_data {
2679 __le16 sgl[8];
2680 u32 raw_data[4];
2681};
2682
2683/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002684 * regular eth FP CQE parameters struct
2685 */
2686struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002687 u8 type_error_flags;
2688#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2689#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2690#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2691#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2692#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2693#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2694#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2695#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2696#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2697#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2698#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2699#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002700#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
2701#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002702 u8 status_flags;
2703#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2704#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2705#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2706#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2707#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2708#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2709#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2710#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2711#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2712#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2713#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2714#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2715 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002716 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002717 __le32 rss_hash_result;
2718 __le16 vlan_tag;
2719 __le16 pkt_len;
2720 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002721 struct parsing_flags pars_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002722 union eth_sgl_or_raw_data sgl_or_raw_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002723};
2724
2725
2726/*
2727 * The data for RSS setup ramrod
2728 */
2729struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002730 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002731 u32 reserved0;
2732};
2733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002735 * The data for statistics query ramrod
2736 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002737struct common_query_ramrod_data {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002738#if defined(__BIG_ENDIAN)
2739 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002740 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002741 u16 drv_counter;
2742#elif defined(__LITTLE_ENDIAN)
2743 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002744 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002745 u8 reserved0;
2746#endif
2747 u32 ctr_id_vector;
2748};
2749
2750
2751/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002752 * Place holder for ramrods protocol specific data
2753 */
2754struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002755 __le32 data_lo;
2756 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002757};
2758
2759/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002760 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002761 */
2762union eth_ramrod_data {
2763 struct ramrod_data general;
2764};
2765
2766
2767/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002768 * Eth Rx Cqe structure- general structure for ramrods
2769 */
2770struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002771 u8 ramrod_type;
2772#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2773#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002774#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2775#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2776#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2777#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002778 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002779 __le16 reserved1;
2780 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002781#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2782#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2783#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2784#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2785 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002786 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002787};
2788
2789/*
2790 * Rx Last CQE in page (in ETH)
2791 */
2792struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002793 __le32 addr_lo;
2794 __le32 addr_hi;
2795 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002796};
2797
2798/*
2799 * union for all eth rx cqe types (fix their sizes)
2800 */
2801union eth_rx_cqe {
2802 struct eth_fast_path_rx_cqe fast_path_cqe;
2803 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2804 struct eth_rx_cqe_next_page next_page_cqe;
2805};
2806
2807
2808/*
2809 * common data for all protocols
2810 */
2811struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002812 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002813#define SPE_HDR_CID (0xFFFFFF<<0)
2814#define SPE_HDR_CID_SHIFT 0
2815#define SPE_HDR_CMD_ID (0xFF<<24)
2816#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002817 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002818#define SPE_HDR_CONN_TYPE (0xFF<<0)
2819#define SPE_HDR_CONN_TYPE_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002820#define SPE_HDR_FUNCTION_ID (0xFF<<8)
2821#define SPE_HDR_FUNCTION_ID_SHIFT 8
2822 __le16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823};
2824
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002825/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002826 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827 */
2828union eth_specific_data {
2829 u8 protocol_data[8];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002830 struct regpair client_init_ramrod_init_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002831 struct eth_halt_ramrod_data halt_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002832 struct regpair update_data_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002833 struct eth_common_ramrod_data common_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002834};
2835
2836/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002837 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002838 */
2839struct eth_spe {
2840 struct spe_hdr hdr;
2841 union eth_specific_data data;
2842};
2843
2844
2845/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002846 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002847 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002848struct eth_tx_bds_array {
2849 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002850};
2851
2852
2853/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002854 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002855 */
2856struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002857#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002858 u8 reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002859 u8 rss_result_mask;
2860 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2862#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2863#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2864#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2865#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2866#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2867#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2868#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002869#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2870#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002871#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2872#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2873#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2874#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2875#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2876#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002878 u16 config_flags;
2879#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2880#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2881#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2882#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2883#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2884#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2885#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2886#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002887#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2888#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002889#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2890#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2891#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2892#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2893#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2894#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895 u8 rss_result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002896 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002897#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002898 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002899};
2900
2901/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002902 * RSS idirection table update configuration
2903 */
2904struct rss_update_config {
2905#if defined(__BIG_ENDIAN)
2906 u16 toe_rss_bitmap;
2907 u16 flags;
2908#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2909#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2910#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2911#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2912#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2913#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2914#elif defined(__LITTLE_ENDIAN)
2915 u16 flags;
2916#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2917#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2918#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2919#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2920#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2921#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2922 u16 toe_rss_bitmap;
2923#endif
2924 u32 reserved1;
2925};
2926
2927/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002928 * parameters for eth update ramrod
2929 */
2930struct eth_update_ramrod_data {
2931 struct tstorm_eth_function_common_config func_config;
2932 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002933 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002934};
2935
2936
2937/*
2938 * MAC filtering configuration command header
2939 */
2940struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002941 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002942 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002943 u16 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002944 u16 echo;
2945 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002946};
2947
2948/*
2949 * MAC address in list for ramrod
2950 */
2951struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002952 __le16 lsb_mac_addr;
2953 __le16 middle_mac_addr;
2954 __le16 msb_mac_addr;
2955 __le16 vlan_id;
2956 u8 pf_id;
2957 u8 flags;
2958#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
2959#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
2960#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
2961#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
2962#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
2963#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
2964#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
2965#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
2966#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
2967#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
2968#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
2969#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
2970 u16 reserved0;
2971 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002972};
2973
2974/*
2975 * MAC filtering configuration command
2976 */
2977struct mac_configuration_cmd {
2978 struct mac_configuration_hdr hdr;
2979 struct mac_configuration_entry config_table[64];
2980};
2981
2982
2983/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 * approximate-match multicast filtering for E1H per function in Tstorm
2985 */
2986struct tstorm_eth_approximate_match_multicast_filtering {
2987 u32 mcast_add_hash_bit_array[8];
2988};
2989
2990
2991/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002992 * MAC filtering configuration parameters per port in Tstorm
2993 */
2994struct tstorm_eth_mac_filter_config {
2995 u32 ucast_drop_all;
2996 u32 ucast_accept_all;
2997 u32 mcast_drop_all;
2998 u32 mcast_accept_all;
2999 u32 bcast_drop_all;
3000 u32 bcast_accept_all;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003001 u32 vlan_filter[2];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003002 u32 unmatched_unicast;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003003 u32 reserved;
3004};
3005
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003006
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003007/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003008 * common flag to indicate existance of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003009 */
3010struct tstorm_eth_tpa_exist {
3011#if defined(__BIG_ENDIAN)
3012 u16 reserved1;
3013 u8 reserved0;
3014 u8 tpa_exist;
3015#elif defined(__LITTLE_ENDIAN)
3016 u8 tpa_exist;
3017 u8 reserved0;
3018 u16 reserved1;
3019#endif
3020 u32 reserved2;
3021};
3022
3023
3024/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003025 * Three RX producers for ETH
3026 */
3027struct ustorm_eth_rx_producers {
3028#if defined(__BIG_ENDIAN)
3029 u16 bd_prod;
3030 u16 cqe_prod;
3031#elif defined(__LITTLE_ENDIAN)
3032 u16 cqe_prod;
3033 u16 bd_prod;
3034#endif
3035#if defined(__BIG_ENDIAN)
3036 u16 reserved;
3037 u16 sge_prod;
3038#elif defined(__LITTLE_ENDIAN)
3039 u16 sge_prod;
3040 u16 reserved;
3041#endif
3042};
3043
3044
3045/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003046 * cfc delete event data
3047 */
3048struct cfc_del_event_data {
3049 u32 cid;
3050 u8 error;
3051 u8 reserved0;
3052 u16 reserved1;
3053 u32 reserved2;
3054};
3055
3056
3057/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003058 * per-port SAFC demo variables
3059 */
3060struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003061 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003062 u32 cmng_enables;
3063#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
3064#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
3065#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
3066#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
3067#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
3068#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
3069#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
3070#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
3071#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
3072#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003073#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
3074#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
3075#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
3076#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003077};
3078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003079
3080/*
3081 * per-port rate shaping variables
3082 */
3083struct rate_shaping_vars_per_port {
3084 u32 rs_periodic_timeout;
3085 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003086};
3087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003088/*
3089 * per-port fairness variables
3090 */
3091struct fairness_vars_per_port {
3092 u32 upper_bound;
3093 u32 fair_threshold;
3094 u32 fairness_timeout;
3095};
3096
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003097/*
3098 * per-port SAFC variables
3099 */
3100struct safc_struct_per_port {
3101#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003102 u16 __reserved1;
3103 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104 u8 safc_timeout_usec;
3105#elif defined(__LITTLE_ENDIAN)
3106 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003107 u8 __reserved0;
3108 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003109#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003110 u8 cos_to_traffic_types[MAX_COS_NUMBER];
3111 u32 __reserved2;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003112 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003113};
3114
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003115/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003116 * per-port PFC variables
3117 */
3118struct pfc_struct_per_port {
3119 u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
3120#if defined(__BIG_ENDIAN)
3121 u16 pfc_pause_quanta_in_nanosec;
3122 u8 __reserved0;
3123 u8 priority_non_pausable_mask;
3124#elif defined(__LITTLE_ENDIAN)
3125 u8 priority_non_pausable_mask;
3126 u8 __reserved0;
3127 u16 pfc_pause_quanta_in_nanosec;
3128#endif
3129};
3130
3131/*
3132 * Priority and cos
3133 */
3134struct priority_cos {
3135#if defined(__BIG_ENDIAN)
3136 u16 reserved1;
3137 u8 cos;
3138 u8 priority;
3139#elif defined(__LITTLE_ENDIAN)
3140 u8 priority;
3141 u8 cos;
3142 u16 reserved1;
3143#endif
3144 u32 reserved2;
3145};
3146
3147/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003148 * Per-port congestion management variables
3149 */
3150struct cmng_struct_per_port {
3151 struct rate_shaping_vars_per_port rs_vars;
3152 struct fairness_vars_per_port fair_vars;
3153 struct safc_struct_per_port safc_vars;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003154 struct pfc_struct_per_port pfc_vars;
3155#if defined(__BIG_ENDIAN)
3156 u16 __reserved1;
3157 u8 dcb_enabled;
3158 u8 llfc_mode;
3159#elif defined(__LITTLE_ENDIAN)
3160 u8 llfc_mode;
3161 u8 dcb_enabled;
3162 u16 __reserved1;
3163#endif
3164 struct priority_cos
3165 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003166 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003167};
3168
3169
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170
3171/*
3172 * Dynamic HC counters set by the driver
3173 */
3174struct hc_dynamic_drv_counter {
3175 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
3176};
3177
3178/*
3179 * zone A per-queue data
3180 */
3181struct cstorm_queue_zone_data {
3182 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
3183 struct regpair reserved[2];
3184};
3185
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003186/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003187 * Dynamic host coalescing init parameters
3188 */
3189struct dynamic_hc_config {
3190 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
3192 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
3193 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
3194 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
3195 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07003196};
3197
3198
3199/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003200 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003201 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003202struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07003203 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003204 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003205 struct regpair unicast_bytes_sent;
3206 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003207 __le32 multicast_pkts_sent;
3208 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003209 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003210 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07003211 __le16 reserved1;
3212 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003213};
3214
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003215/*
3216 * Common statistics collected by the Xstorm (per port)
3217 */
3218struct xstorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003219 struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003220};
3221
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003222/*
3223 * Protocol-common statistics collected by the Tstorm (per port)
3224 */
3225struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003226 __le32 mac_filter_discard;
3227 __le32 xxoverflow_discard;
3228 __le32 brb_truncate_discard;
3229 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003230};
3231
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003232/*
3233 * Protocol-common statistics collected by the Tstorm (per client)
3234 */
3235struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003236 struct regpair rcv_unicast_bytes;
3237 struct regpair rcv_broadcast_bytes;
3238 struct regpair rcv_multicast_bytes;
3239 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003240 __le32 checksum_discard;
3241 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003242 __le32 rcv_unicast_pkts;
3243 __le32 rcv_broadcast_pkts;
3244 __le32 rcv_multicast_pkts;
3245 __le32 no_buff_discard;
3246 __le32 ttl0_discard;
3247 __le16 stats_counter;
3248 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003249};
3250
3251/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003252 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003253 */
3254struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003255 struct tstorm_per_port_stats port_statistics;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003256 struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003257};
3258
3259/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00003260 * Protocol-common statistics collected by the Ustorm (per client)
3261 */
3262struct ustorm_per_client_stats {
3263 struct regpair ucast_no_buff_bytes;
3264 struct regpair mcast_no_buff_bytes;
3265 struct regpair bcast_no_buff_bytes;
3266 __le32 ucast_no_buff_pkts;
3267 __le32 mcast_no_buff_pkts;
3268 __le32 bcast_no_buff_pkts;
3269 __le16 stats_counter;
3270 __le16 reserved0;
3271};
3272
3273/*
3274 * Protocol-common statistics collected by the Ustorm
3275 */
3276struct ustorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003277 struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eilon Greensteinde832a52009-02-12 08:36:33 +00003278};
3279
3280/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003281 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003282 */
3283struct eth_stats_query {
3284 struct xstorm_common_stats xstorm_common;
3285 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003286 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003287};
3288
3289
3290/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003291 * set mac event data
3292 */
3293struct set_mac_event_data {
3294 u16 echo;
3295 u16 reserved0;
3296 u32 reserved1;
3297 u32 reserved2;
3298};
3299
3300/*
3301 * union for all event ring message types
3302 */
3303union event_data {
3304 struct set_mac_event_data set_mac_event;
3305 struct cfc_del_event_data cfc_del_event;
3306};
3307
3308
3309/*
3310 * per PF event ring data
3311 */
3312struct event_ring_data {
3313 struct regpair base_addr;
3314#if defined(__BIG_ENDIAN)
3315 u8 index_id;
3316 u8 sb_id;
3317 u16 producer;
3318#elif defined(__LITTLE_ENDIAN)
3319 u16 producer;
3320 u8 sb_id;
3321 u8 index_id;
3322#endif
3323 u32 reserved0;
3324};
3325
3326
3327/*
3328 * event ring message element (each element is 128 bits)
3329 */
3330struct event_ring_msg {
3331 u8 opcode;
3332 u8 reserved0;
3333 u16 reserved1;
3334 union event_data data;
3335};
3336
3337/*
3338 * event ring next page element (128 bits)
3339 */
3340struct event_ring_next {
3341 struct regpair addr;
3342 u32 reserved[2];
3343};
3344
3345/*
3346 * union for event ring element types (each element is 128 bits)
3347 */
3348union event_ring_elem {
3349 struct event_ring_msg message;
3350 struct event_ring_next next_page;
3351};
3352
3353
3354/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003355 * per-vnic fairness variables
3356 */
3357struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003358 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003359 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3360 u32 vn_credit_delta;
3361 u32 __reserved0;
3362};
3363
3364
3365/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003366 * The data for flow control configuration
3367 */
3368struct flow_control_configuration {
3369 struct priority_cos
3370 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
3371#if defined(__BIG_ENDIAN)
3372 u16 reserved1;
3373 u8 dcb_version;
3374 u8 dcb_enabled;
3375#elif defined(__LITTLE_ENDIAN)
3376 u8 dcb_enabled;
3377 u8 dcb_version;
3378 u16 reserved1;
3379#endif
3380 u32 reserved2;
3381};
3382
3383
3384/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003385 * FW version stored in the Xstorm RAM
3386 */
3387struct fw_version {
3388#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003389 u8 engineering;
3390 u8 revision;
3391 u8 minor;
3392 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003393#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003394 u8 major;
3395 u8 minor;
3396 u8 revision;
3397 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003398#endif
3399 u32 flags;
3400#define FW_VERSION_OPTIMIZED (0x1<<0)
3401#define FW_VERSION_OPTIMIZED_SHIFT 0
3402#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3403#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003404#define FW_VERSION_CHIP_VERSION (0x3<<2)
3405#define FW_VERSION_CHIP_VERSION_SHIFT 2
3406#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3407#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003408};
3409
3410
3411/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003412 * Dynamic Host-Coalescing - Driver(host) counters
3413 */
3414struct hc_dynamic_sb_drv_counters {
3415 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
3416};
3417
3418
3419/*
3420 * 2 bytes. configuration/state parameters for a single protocol index
3421 */
3422struct hc_index_data {
3423#if defined(__BIG_ENDIAN)
3424 u8 flags;
3425#define HC_INDEX_DATA_SM_ID (0x1<<0)
3426#define HC_INDEX_DATA_SM_ID_SHIFT 0
3427#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3428#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3429#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3430#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3431#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3432#define HC_INDEX_DATA_RESERVE_SHIFT 3
3433 u8 timeout;
3434#elif defined(__LITTLE_ENDIAN)
3435 u8 timeout;
3436 u8 flags;
3437#define HC_INDEX_DATA_SM_ID (0x1<<0)
3438#define HC_INDEX_DATA_SM_ID_SHIFT 0
3439#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3440#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3441#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3442#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3443#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3444#define HC_INDEX_DATA_RESERVE_SHIFT 3
3445#endif
3446};
3447
3448
3449/*
3450 * HC state-machine
3451 */
3452struct hc_status_block_sm {
3453#if defined(__BIG_ENDIAN)
3454 u8 igu_seg_id;
3455 u8 igu_sb_id;
3456 u8 timer_value;
3457 u8 __flags;
3458#elif defined(__LITTLE_ENDIAN)
3459 u8 __flags;
3460 u8 timer_value;
3461 u8 igu_sb_id;
3462 u8 igu_seg_id;
3463#endif
3464 u32 time_to_expire;
3465};
3466
3467/*
3468 * hold PCI identification variables- used in various places in firmware
3469 */
3470struct pci_entity {
3471#if defined(__BIG_ENDIAN)
3472 u8 vf_valid;
3473 u8 vf_id;
3474 u8 vnic_id;
3475 u8 pf_id;
3476#elif defined(__LITTLE_ENDIAN)
3477 u8 pf_id;
3478 u8 vnic_id;
3479 u8 vf_id;
3480 u8 vf_valid;
3481#endif
3482};
3483
3484/*
3485 * The fast-path status block meta-data, common to all chips
3486 */
3487struct hc_sb_data {
3488 struct regpair host_sb_addr;
3489 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
3490 struct pci_entity p_func;
3491#if defined(__BIG_ENDIAN)
3492 u8 rsrv0;
3493 u8 dhc_qzone_id;
3494 u8 __dynamic_hc_level;
3495 u8 same_igu_sb_1b;
3496#elif defined(__LITTLE_ENDIAN)
3497 u8 same_igu_sb_1b;
3498 u8 __dynamic_hc_level;
3499 u8 dhc_qzone_id;
3500 u8 rsrv0;
3501#endif
3502 struct regpair rsrv1[2];
3503};
3504
3505
3506/*
3507 * The fast-path status block meta-data
3508 */
3509struct hc_sp_status_block_data {
3510 struct regpair host_sb_addr;
3511#if defined(__BIG_ENDIAN)
3512 u16 rsrv;
3513 u8 igu_seg_id;
3514 u8 igu_sb_id;
3515#elif defined(__LITTLE_ENDIAN)
3516 u8 igu_sb_id;
3517 u8 igu_seg_id;
3518 u16 rsrv;
3519#endif
3520 struct pci_entity p_func;
3521};
3522
3523
3524/*
3525 * The fast-path status block meta-data
3526 */
3527struct hc_status_block_data_e1x {
3528 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
3529 struct hc_sb_data common;
3530};
3531
3532
3533/*
3534 * The fast-path status block meta-data
3535 */
3536struct hc_status_block_data_e2 {
3537 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
3538 struct hc_sb_data common;
3539};
3540
3541
3542/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003543 * FW version stored in first line of pram
3544 */
3545struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003546 u8 major;
3547 u8 minor;
3548 u8 revision;
3549 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003550 u8 flags;
3551#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3552#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3553#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3554#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3555#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3556#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003557#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3558#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3559#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3560#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3561};
3562
3563
3564/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003565 * Ethernet slow path element
3566 */
3567union protocol_common_specific_data {
3568 u8 protocol_data[8];
3569 struct regpair phy_address;
3570 struct regpair mac_config_addr;
3571 struct common_query_ramrod_data query_ramrod_data;
3572};
3573
3574/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003575 * The send queue element
3576 */
3577struct protocol_common_spe {
3578 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003579 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07003580};
3581
3582
3583/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003584 * a single rate shaping counter. can be used as protocol or vnic counter
3585 */
3586struct rate_shaping_counter {
3587 u32 quota;
3588#if defined(__BIG_ENDIAN)
3589 u16 __reserved0;
3590 u16 rate;
3591#elif defined(__LITTLE_ENDIAN)
3592 u16 rate;
3593 u16 __reserved0;
3594#endif
3595};
3596
3597
3598/*
3599 * per-vnic rate shaping variables
3600 */
3601struct rate_shaping_vars_per_vn {
3602 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3603 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003604};
3605
3606
3607/*
3608 * The send queue element
3609 */
3610struct slow_path_element {
3611 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003612 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003613};
3614
3615
3616/*
3617 * eth/toe flags that indicate if to query
3618 */
3619struct stats_indication_flags {
3620 u32 collect_eth;
3621 u32 collect_toe;
3622};
3623
3624
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003625/*
3626 * per-port PFC variables
3627 */
3628struct storm_pfc_struct_per_port {
3629#if defined(__BIG_ENDIAN)
3630 u16 mid_mac_addr;
3631 u16 msb_mac_addr;
3632#elif defined(__LITTLE_ENDIAN)
3633 u16 msb_mac_addr;
3634 u16 mid_mac_addr;
3635#endif
3636#if defined(__BIG_ENDIAN)
3637 u16 pfc_pause_quanta_in_nanosec;
3638 u16 lsb_mac_addr;
3639#elif defined(__LITTLE_ENDIAN)
3640 u16 lsb_mac_addr;
3641 u16 pfc_pause_quanta_in_nanosec;
3642#endif
3643};
3644
3645/*
3646 * Per-port congestion management variables
3647 */
3648struct storm_cmng_struct_per_port {
3649 struct storm_pfc_struct_per_port pfc_vars;
3650};
3651
3652
3653/*
3654 * zone A per-queue data
3655 */
3656struct tstorm_queue_zone_data {
3657 struct regpair reserved[4];
3658};
3659
3660
3661/*
3662 * zone B per-VF data
3663 */
3664struct tstorm_vf_zone_data {
3665 struct regpair reserved;
3666};
3667
3668
3669/*
3670 * zone A per-queue data
3671 */
3672struct ustorm_queue_zone_data {
3673 struct ustorm_eth_rx_producers eth_rx_producers;
3674 struct regpair reserved[3];
3675};
3676
3677
3678/*
3679 * zone B per-VF data
3680 */
3681struct ustorm_vf_zone_data {
3682 struct regpair reserved;
3683};
3684
3685
3686/*
3687 * data per VF-PF channel
3688 */
3689struct vf_pf_channel_data {
3690#if defined(__BIG_ENDIAN)
3691 u16 reserved0;
3692 u8 valid;
3693 u8 state;
3694#elif defined(__LITTLE_ENDIAN)
3695 u8 state;
3696 u8 valid;
3697 u16 reserved0;
3698#endif
3699 u32 reserved1;
3700};
3701
3702
3703/*
3704 * zone A per-queue data
3705 */
3706struct xstorm_queue_zone_data {
3707 struct regpair reserved[4];
3708};
3709
3710
3711/*
3712 * zone B per-VF data
3713 */
3714struct xstorm_vf_zone_data {
3715 struct regpair reserved;
3716};
3717
3718#endif /* BNX2X_HSI_H */