blob: b5015376d4bac9cfda9f05fc55e15d820a17ffb4 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e220662009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040087 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
103 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200198static int ath5k_pci_suspend(struct device *dev);
199static int ath5k_pci_resume(struct device *dev);
200
201SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
202#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200203#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200204#define ATH5K_PM_OPS NULL
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200205#endif /* CONFIG_PM */
206
John W. Linville04a9e452008-02-01 16:03:45 -0500207static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100208 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200209 .id_table = ath5k_pci_id_table,
210 .probe = ath5k_pci_probe,
211 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200212 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100228 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100230 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
244static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
245 struct ieee80211_tx_queue_stats *stats);
246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100257static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
258 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100260static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .tx = ath5k_tx,
262 .start = ath5k_start,
263 .stop = ath5k_stop,
264 .add_interface = ath5k_add_interface,
265 .remove_interface = ath5k_remove_interface,
266 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200267 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .configure_filter = ath5k_configure_filter,
269 .set_key = ath5k_set_key,
270 .get_stats = ath5k_get_stats,
271 .conf_tx = NULL,
272 .get_tx_stats = ath5k_get_tx_stats,
273 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100274 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800276 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400277 .sw_scan_start = ath5k_sw_scan_start,
278 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100279 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Prototypes - Internal functions
284 */
285/* Attach detach */
286static int ath5k_attach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288static void ath5k_detach(struct pci_dev *pdev,
289 struct ieee80211_hw *hw);
290/* Channel/mode setup */
291static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
293 struct ieee80211_channel *channels,
294 unsigned int mode,
295 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200296static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297static int ath5k_chan_set(struct ath5k_softc *sc,
298 struct ieee80211_channel *chan);
299static void ath5k_setcurmode(struct ath5k_softc *sc,
300 unsigned int mode);
301static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303/* Descriptor setup */
304static int ath5k_desc_alloc(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306static void ath5k_desc_free(struct ath5k_softc *sc,
307 struct pci_dev *pdev);
308/* Buffers setup */
309static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
310 struct ath5k_buf *bf);
311static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400312 struct ath5k_buf *bf,
313 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200314static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
315 struct ath5k_buf *bf)
316{
317 BUG_ON(!bf);
318 if (!bf->skb)
319 return;
320 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
321 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200322 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200323 bf->skb = NULL;
324}
325
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100326static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
327 struct ath5k_buf *bf)
328{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800329 struct ath5k_hw *ah = sc->ah;
330 struct ath_common *common = ath5k_hw_common(ah);
331
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100332 BUG_ON(!bf);
333 if (!bf->skb)
334 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800335 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100336 PCI_DMA_FROMDEVICE);
337 dev_kfree_skb_any(bf->skb);
338 bf->skb = NULL;
339}
340
341
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342/* Queues setup */
343static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
344 int qtype, int subtype);
345static int ath5k_beaconq_setup(struct ath5k_hw *ah);
346static int ath5k_beaconq_config(struct ath5k_softc *sc);
347static void ath5k_txq_drainq(struct ath5k_softc *sc,
348 struct ath5k_txq *txq);
349static void ath5k_txq_cleanup(struct ath5k_softc *sc);
350static void ath5k_txq_release(struct ath5k_softc *sc);
351/* Rx handling */
352static int ath5k_rx_start(struct ath5k_softc *sc);
353static void ath5k_rx_stop(struct ath5k_softc *sc);
354static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
355 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900356 struct sk_buff *skb,
357 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358static void ath5k_tasklet_rx(unsigned long data);
359/* Tx handling */
360static void ath5k_tx_processq(struct ath5k_softc *sc,
361 struct ath5k_txq *txq);
362static void ath5k_tasklet_tx(unsigned long data);
363/* Beacon handling */
364static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200365 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200366static void ath5k_beacon_send(struct ath5k_softc *sc);
367static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900368static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500369static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200370
371static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
372{
373 u64 tsf = ath5k_hw_get_tsf64(ah);
374
375 if ((tsf & 0x7fff) < rstamp)
376 tsf -= 0x8000;
377
378 return (tsf & ~0x7fff) | rstamp;
379}
380
381/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500382static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500384static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385static irqreturn_t ath5k_intr(int irq, void *dev_id);
386static void ath5k_tasklet_reset(unsigned long data);
387
Nick Kossifidis6e220662009-08-10 03:31:31 +0300388static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200389
390/*
391 * Module init/exit functions
392 */
393static int __init
394init_ath5k_pci(void)
395{
396 int ret;
397
398 ath5k_debug_init();
399
John W. Linville04a9e452008-02-01 16:03:45 -0500400 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200401 if (ret) {
402 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
403 return ret;
404 }
405
406 return 0;
407}
408
409static void __exit
410exit_ath5k_pci(void)
411{
John W. Linville04a9e452008-02-01 16:03:45 -0500412 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200413
414 ath5k_debug_finish();
415}
416
417module_init(init_ath5k_pci);
418module_exit(exit_ath5k_pci);
419
420
421/********************\
422* PCI Initialization *
423\********************/
424
425static const char *
426ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
427{
428 const char *name = "xxxxx";
429 unsigned int i;
430
431 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
432 if (srev_names[i].sr_type != type)
433 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300434
435 if ((val & 0xf0) == srev_names[i].sr_val)
436 name = srev_names[i].sr_name;
437
438 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200439 name = srev_names[i].sr_name;
440 break;
441 }
442 }
443
444 return name;
445}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700446static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
447{
448 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
449 return ath5k_hw_reg_read(ah, reg_offset);
450}
451
452static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
453{
454 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
455 ath5k_hw_reg_write(ah, val, reg_offset);
456}
457
458static const struct ath_ops ath5k_common_ops = {
459 .read = ath5k_ioread32,
460 .write = ath5k_iowrite32,
461};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200462
463static int __devinit
464ath5k_pci_probe(struct pci_dev *pdev,
465 const struct pci_device_id *id)
466{
467 void __iomem *mem;
468 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700469 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200470 struct ieee80211_hw *hw;
471 int ret;
472 u8 csz;
473
474 ret = pci_enable_device(pdev);
475 if (ret) {
476 dev_err(&pdev->dev, "can't enable device\n");
477 goto err;
478 }
479
480 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700481 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200482 if (ret) {
483 dev_err(&pdev->dev, "32-bit DMA not available\n");
484 goto err_dis;
485 }
486
487 /*
488 * Cache line size is used to size and align various
489 * structures used to communicate with the hardware.
490 */
491 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
492 if (csz == 0) {
493 /*
494 * Linux 2.4.18 (at least) writes the cache line size
495 * register as a 16-bit wide register which is wrong.
496 * We must have this setup properly for rx buffer
497 * DMA to work so force a reasonable value here if it
498 * comes up zero.
499 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700500 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200501 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
502 }
503 /*
504 * The default setting of latency timer yields poor results,
505 * set it to the value used by other systems. It may be worth
506 * tweaking this setting more.
507 */
508 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
509
510 /* Enable bus mastering */
511 pci_set_master(pdev);
512
513 /*
514 * Disable the RETRY_TIMEOUT register (0x41) to keep
515 * PCI Tx retries from interfering with C3 CPU state.
516 */
517 pci_write_config_byte(pdev, 0x41, 0);
518
519 ret = pci_request_region(pdev, 0, "ath5k");
520 if (ret) {
521 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
522 goto err_dis;
523 }
524
525 mem = pci_iomap(pdev, 0, 0);
526 if (!mem) {
527 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
528 ret = -EIO;
529 goto err_reg;
530 }
531
532 /*
533 * Allocate hw (mac80211 main struct)
534 * and hw->priv (driver private data)
535 */
536 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
537 if (hw == NULL) {
538 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
539 ret = -ENOMEM;
540 goto err_map;
541 }
542
543 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
544
545 /* Initialize driver private data */
546 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200547 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400548 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200549 IEEE80211_HW_SIGNAL_DBM |
550 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700551
552 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400553 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700554 BIT(NL80211_IFTYPE_STATION) |
555 BIT(NL80211_IFTYPE_ADHOC) |
556 BIT(NL80211_IFTYPE_MESH_POINT);
557
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558 hw->extra_tx_headroom = 2;
559 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200560 sc = hw->priv;
561 sc->hw = hw;
562 sc->pdev = pdev;
563
564 ath5k_debug_init_device(sc);
565
566 /*
567 * Mark the device as detached to avoid processing
568 * interrupts until setup is complete.
569 */
570 __set_bit(ATH_STAT_INVALID, sc->status);
571
572 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200573 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200574 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200575 mutex_init(&sc->lock);
576 spin_lock_init(&sc->rxbuflock);
577 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200578 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579
580 /* Set private data */
581 pci_set_drvdata(pdev, hw);
582
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583 /* Setup interrupt handler */
584 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
585 if (ret) {
586 ATH5K_ERR(sc, "request_irq failed\n");
587 goto err_free;
588 }
589
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700590 /*If we passed the test malloc a ath5k_hw struct*/
591 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
592 if (!sc->ah) {
593 ret = -ENOMEM;
594 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595 goto err_irq;
596 }
597
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700598 sc->ah->ah_sc = sc;
599 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700600 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700601 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700602 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700603 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700604 common->cachelsz = csz << 2; /* convert to bytes */
605
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700606 /* Initialize device */
607 ret = ath5k_hw_attach(sc);
608 if (ret) {
609 goto err_free_ah;
610 }
611
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200612 /* set up multi-rate retry capabilities */
613 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200614 hw->max_rates = 4;
615 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200616 }
617
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 /* Finish private driver data initialization */
619 ret = ath5k_attach(pdev, hw);
620 if (ret)
621 goto err_ah;
622
623 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300624 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200625 sc->ah->ah_mac_srev,
626 sc->ah->ah_phy_revision);
627
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500628 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500630 if (sc->ah->ah_radio_5ghz_revision &&
631 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500633 if (!test_bit(AR5K_MODE_11A,
634 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200635 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500636 ath5k_chip_name(AR5K_VERSION_RAD,
637 sc->ah->ah_radio_5ghz_revision),
638 sc->ah->ah_radio_5ghz_revision);
639 /* No 2GHz support (5110 and some
640 * 5Ghz only cards) -> report 5Ghz radio */
641 } else if (!test_bit(AR5K_MODE_11B,
642 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200643 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500644 ath5k_chip_name(AR5K_VERSION_RAD,
645 sc->ah->ah_radio_5ghz_revision),
646 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200647 /* Multiband radio */
648 } else {
649 ATH5K_INFO(sc, "RF%s multiband radio found"
650 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500651 ath5k_chip_name(AR5K_VERSION_RAD,
652 sc->ah->ah_radio_5ghz_revision),
653 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200654 }
655 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500656 /* Multi chip radio (RF5111 - RF2111) ->
657 * report both 2GHz/5GHz radios */
658 else if (sc->ah->ah_radio_5ghz_revision &&
659 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200660 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500661 ath5k_chip_name(AR5K_VERSION_RAD,
662 sc->ah->ah_radio_5ghz_revision),
663 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200664 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500665 ath5k_chip_name(AR5K_VERSION_RAD,
666 sc->ah->ah_radio_2ghz_revision),
667 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 }
669 }
670
671
672 /* ready to process interrupts */
673 __clear_bit(ATH_STAT_INVALID, sc->status);
674
675 return 0;
676err_ah:
677 ath5k_hw_detach(sc->ah);
678err_irq:
679 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700680err_free_ah:
681 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200682err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683 ieee80211_free_hw(hw);
684err_map:
685 pci_iounmap(pdev, mem);
686err_reg:
687 pci_release_region(pdev, 0);
688err_dis:
689 pci_disable_device(pdev);
690err:
691 return ret;
692}
693
694static void __devexit
695ath5k_pci_remove(struct pci_dev *pdev)
696{
697 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
698 struct ath5k_softc *sc = hw->priv;
699
700 ath5k_debug_finish_device(sc);
701 ath5k_detach(pdev, hw);
702 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700703 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200704 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 pci_iounmap(pdev, sc->iobase);
706 pci_release_region(pdev, 0);
707 pci_disable_device(pdev);
708 ieee80211_free_hw(hw);
709}
710
711#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200712static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200714 struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200715 struct ath5k_softc *sc = hw->priv;
716
Bob Copeland3a078872008-06-25 22:35:28 -0400717 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718 return 0;
719}
720
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200721static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200722{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200723 struct pci_dev *pdev = to_pci_dev(dev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
725 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726
Jouni Malinen8451d222009-06-16 11:59:23 +0300727 /*
728 * Suspend/Resume resets the PCI configuration space, so we have to
729 * re-disable the RETRY_TIMEOUT register (0x41) to keep
730 * PCI Tx retries from interfering with C3 CPU state
731 */
732 pci_write_config_byte(pdev, 0x41, 0);
733
Bob Copeland3a078872008-06-25 22:35:28 -0400734 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200735 return 0;
736}
737#endif /* CONFIG_PM */
738
739
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200740/***********************\
741* Driver Initialization *
742\***********************/
743
Bob Copelandf769c362009-03-30 22:30:31 -0400744static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
745{
746 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
747 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700748 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400749
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700750 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400751}
752
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753static int
754ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
755{
756 struct ath5k_softc *sc = hw->priv;
757 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700758 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500759 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200760 int ret;
761
762 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
763
764 /*
765 * Check if the MAC has multi-rate retry support.
766 * We do this by trying to setup a fake extended
767 * descriptor. MAC's that don't have support will
768 * return false w/o doing anything. MAC's that do
769 * support it will return true w/o doing anything.
770 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300771 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100772 if (ret < 0)
773 goto err;
774 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200775 __set_bit(ATH_STAT_MRRETRY, sc->status);
776
777 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200778 * Collect the channel list. The 802.11 layer
779 * is resposible for filtering this list based
780 * on settings like the phy mode and regulatory
781 * domain restrictions.
782 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200783 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200784 if (ret) {
785 ATH5K_ERR(sc, "can't get channels\n");
786 goto err;
787 }
788
789 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500790 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
791 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500793 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200794
795 /*
796 * Allocate tx+rx descriptors and populate the lists.
797 */
798 ret = ath5k_desc_alloc(sc, pdev);
799 if (ret) {
800 ATH5K_ERR(sc, "can't allocate descriptors\n");
801 goto err;
802 }
803
804 /*
805 * Allocate hardware transmit queues: one queue for
806 * beacon frames and one data queue for each QoS
807 * priority. Note that hw functions handle reseting
808 * these queues at the needed time.
809 */
810 ret = ath5k_beaconq_setup(ah);
811 if (ret < 0) {
812 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
813 goto err_desc;
814 }
815 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400816 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
817 if (IS_ERR(sc->cabq)) {
818 ATH5K_ERR(sc, "can't setup cab queue\n");
819 ret = PTR_ERR(sc->cabq);
820 goto err_bhal;
821 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200822
823 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
824 if (IS_ERR(sc->txq)) {
825 ATH5K_ERR(sc, "can't setup xmit queue\n");
826 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400827 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828 }
829
830 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
831 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
832 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e220662009-08-10 03:31:31 +0300833 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500834 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835
Bob Copeland0e149cf2008-11-17 23:40:38 -0500836 ret = ath5k_eeprom_read_mac(ah, mac);
837 if (ret) {
838 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
839 sc->pdev->device);
840 goto err_queues;
841 }
842
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200843 SET_IEEE80211_PERM_ADDR(hw, mac);
844 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700845 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200846 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
847
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700848 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
849 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400850 if (ret) {
851 ATH5K_ERR(sc, "can't initialize regulatory system\n");
852 goto err_queues;
853 }
854
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200855 ret = ieee80211_register_hw(hw);
856 if (ret) {
857 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
858 goto err_queues;
859 }
860
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700861 if (!ath_is_world_regd(regulatory))
862 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400863
Bob Copeland3a078872008-06-25 22:35:28 -0400864 ath5k_init_leds(sc);
865
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200866 return 0;
867err_queues:
868 ath5k_txq_release(sc);
869err_bhal:
870 ath5k_hw_release_tx_queue(ah, sc->bhalq);
871err_desc:
872 ath5k_desc_free(sc, pdev);
873err:
874 return ret;
875}
876
877static void
878ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
879{
880 struct ath5k_softc *sc = hw->priv;
881
882 /*
883 * NB: the order of these is important:
884 * o call the 802.11 layer before detaching ath5k_hw to
885 * insure callbacks into the driver to delete global
886 * key cache entries can be handled
887 * o reclaim the tx queue data structures after calling
888 * the 802.11 layer as we'll get called back to reclaim
889 * node state and potentially want to use them
890 * o to cleanup the tx queues the hal is called, so detach
891 * it last
892 * XXX: ??? detach ath5k_hw ???
893 * Other than that, it's straightforward...
894 */
895 ieee80211_unregister_hw(hw);
896 ath5k_desc_free(sc, pdev);
897 ath5k_txq_release(sc);
898 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400899 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900
901 /*
902 * NB: can't reclaim these until after ieee80211_ifdetach
903 * returns because we'll get called back to reclaim node
904 * state and potentially want to use them.
905 */
906}
907
908
909
910
911/********************\
912* Channel/mode setup *
913\********************/
914
915/*
916 * Convert IEEE channel number to MHz frequency.
917 */
918static inline short
919ath5k_ieee2mhz(short chan)
920{
921 if (chan <= 14 || chan >= 27)
922 return ieee80211chan2mhz(chan);
923 else
924 return 2212 + chan * 20;
925}
926
Bob Copeland42639fc2009-03-30 08:05:29 -0400927/*
928 * Returns true for the channel numbers used without all_channels modparam.
929 */
930static bool ath5k_is_standard_channel(short chan)
931{
932 return ((chan <= 14) ||
933 /* UNII 1,2 */
934 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
935 /* midband */
936 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
937 /* UNII-3 */
938 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
939}
940
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200941static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200942ath5k_copy_channels(struct ath5k_hw *ah,
943 struct ieee80211_channel *channels,
944 unsigned int mode,
945 unsigned int max)
946{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500947 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948
949 if (!test_bit(mode, ah->ah_modes))
950 return 0;
951
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200952 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500953 case AR5K_MODE_11A:
954 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500956 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 chfreq = CHANNEL_5GHZ;
958 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500959 case AR5K_MODE_11B:
960 case AR5K_MODE_11G:
961 case AR5K_MODE_11G_TURBO:
962 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200963 chfreq = CHANNEL_2GHZ;
964 break;
965 default:
966 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
967 return 0;
968 }
969
970 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500971 ch = i + 1 ;
972 freq = ath5k_ieee2mhz(ch);
973
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200974 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500975 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200976 continue;
977
Bob Copeland42639fc2009-03-30 08:05:29 -0400978 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
979 continue;
980
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500981 /* Write channel info and increment counter */
982 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500983 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
984 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500985 switch (mode) {
986 case AR5K_MODE_11A:
987 case AR5K_MODE_11G:
988 channels[count].hw_value = chfreq | CHANNEL_OFDM;
989 break;
990 case AR5K_MODE_11A_TURBO:
991 case AR5K_MODE_11G_TURBO:
992 channels[count].hw_value = chfreq |
993 CHANNEL_OFDM | CHANNEL_TURBO;
994 break;
995 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500996 channels[count].hw_value = CHANNEL_B;
997 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200998
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999 count++;
1000 max--;
1001 }
1002
1003 return count;
1004}
1005
Bruno Randolf63266a62008-07-30 17:12:58 +02001006static void
1007ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1008{
1009 u8 i;
1010
1011 for (i = 0; i < AR5K_MAX_RATES; i++)
1012 sc->rate_idx[b->band][i] = -1;
1013
1014 for (i = 0; i < b->n_bitrates; i++) {
1015 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1016 if (b->bitrates[i].hw_value_short)
1017 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1018 }
1019}
1020
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001021static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001022ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001023{
1024 struct ath5k_softc *sc = hw->priv;
1025 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001026 struct ieee80211_supported_band *sband;
1027 int max_c, count_c = 0;
1028 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001030 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031 max_c = ARRAY_SIZE(sc->channels);
1032
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001033 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001034 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1035 sband->band = IEEE80211_BAND_2GHZ;
1036 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037
Bruno Randolf63266a62008-07-30 17:12:58 +02001038 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1039 /* G mode */
1040 memcpy(sband->bitrates, &ath5k_rates[0],
1041 sizeof(struct ieee80211_rate) * 12);
1042 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001044 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001045 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001046 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001047
1048 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001049 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001051 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1052 /* B mode */
1053 memcpy(sband->bitrates, &ath5k_rates[0],
1054 sizeof(struct ieee80211_rate) * 4);
1055 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056
Bruno Randolf63266a62008-07-30 17:12:58 +02001057 /* 5211 only supports B rates and uses 4bit rate codes
1058 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1059 * fix them up here:
1060 */
1061 if (ah->ah_version == AR5K_AR5211) {
1062 for (i = 0; i < 4; i++) {
1063 sband->bitrates[i].hw_value =
1064 sband->bitrates[i].hw_value & 0xF;
1065 sband->bitrates[i].hw_value_short =
1066 sband->bitrates[i].hw_value_short & 0xF;
1067 }
1068 }
1069
1070 sband->channels = sc->channels;
1071 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1072 AR5K_MODE_11B, max_c);
1073
1074 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1075 count_c = sband->n_channels;
1076 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001077 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001078 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001079
Bruno Randolf63266a62008-07-30 17:12:58 +02001080 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001081 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001082 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001083 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001084 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1085
1086 memcpy(sband->bitrates, &ath5k_rates[4],
1087 sizeof(struct ieee80211_rate) * 8);
1088 sband->n_bitrates = 8;
1089
1090 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001091 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1092 AR5K_MODE_11A, max_c);
1093
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001094 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1095 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001096 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001098 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001099
1100 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101}
1102
1103/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001104 * Set/change channels. We always reset the chip.
1105 * To accomplish this we must first cleanup any pending DMA,
1106 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001107 *
1108 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001109 */
1110static int
1111ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1112{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001113 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1114 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001116 /*
1117 * To switch channels clear any pending DMA operations;
1118 * wait long enough for the RX fifo to drain, reset the
1119 * hardware at the new frequency, and then re-enable
1120 * the relevant bits of the h/w.
1121 */
1122 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123}
1124
1125static void
1126ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1127{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001128 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001129
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001130 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001131 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1132 } else {
1133 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1134 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135}
1136
1137static void
1138ath5k_mode_setup(struct ath5k_softc *sc)
1139{
1140 struct ath5k_hw *ah = sc->ah;
1141 u32 rfilt;
1142
Bob Copelandae6f53f2009-07-29 10:29:03 -04001143 ah->ah_op_mode = sc->opmode;
1144
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001145 /* configure rx filter */
1146 rfilt = sc->filter_flags;
1147 ath5k_hw_set_rx_filter(ah, rfilt);
1148
1149 if (ath5k_hw_hasbssidmask(ah))
1150 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1151
1152 /* configure operational mode */
1153 ath5k_hw_set_opmode(ah);
1154
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001155 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1156}
1157
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001158static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001159ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1160{
Bob Copelandb7266042009-03-02 21:55:18 -05001161 int rix;
1162
1163 /* return base rate on errors */
1164 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1165 "hw_rix out of bounds: %x\n", hw_rix))
1166 return 0;
1167
1168 rix = sc->rate_idx[sc->curband->band][hw_rix];
1169 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1170 rix = 0;
1171
1172 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001173}
1174
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001175/***************\
1176* Buffers setup *
1177\***************/
1178
Bob Copelandb6ea0352009-01-10 14:42:54 -05001179static
1180struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1181{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001182 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001183 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001184
1185 /*
1186 * Allocate buffer with headroom_needed space for the
1187 * fake physical layer header at the start.
1188 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001189 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001190 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001191 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001192
1193 if (!skb) {
1194 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001195 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001196 return NULL;
1197 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001198
1199 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001200 skb->data, common->rx_bufsize,
1201 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001202 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1203 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1204 dev_kfree_skb(skb);
1205 return NULL;
1206 }
1207 return skb;
1208}
1209
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001210static int
1211ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1212{
1213 struct ath5k_hw *ah = sc->ah;
1214 struct sk_buff *skb = bf->skb;
1215 struct ath5k_desc *ds;
1216
Bob Copelandb6ea0352009-01-10 14:42:54 -05001217 if (!skb) {
1218 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1219 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001220 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001222 }
1223
1224 /*
1225 * Setup descriptors. For receive we always terminate
1226 * the descriptor list with a self-linked entry so we'll
1227 * not get overrun under high load (as can happen with a
1228 * 5212 when ANI processing enables PHY error frames).
1229 *
1230 * To insure the last descriptor is self-linked we create
1231 * each descriptor as self-linked and add it to the end. As
1232 * each additional descriptor is added the previous self-linked
1233 * entry is ``fixed'' naturally. This should be safe even
1234 * if DMA is happening. When processing RX interrupts we
1235 * never remove/process the last, self-linked, entry on the
1236 * descriptor list. This insures the hardware always has
1237 * someplace to write a new frame.
1238 */
1239 ds = bf->desc;
1240 ds->ds_link = bf->daddr; /* link to self */
1241 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001242 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243 skb_tailroom(skb), /* buffer size */
1244 0);
1245
1246 if (sc->rxlink != NULL)
1247 *sc->rxlink = bf->daddr;
1248 sc->rxlink = &ds->ds_link;
1249 return 0;
1250}
1251
1252static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001253ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1254 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001255{
1256 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001257 struct ath5k_desc *ds = bf->desc;
1258 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001259 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001260 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001261 struct ieee80211_rate *rate;
1262 unsigned int mrr_rate[3], mrr_tries[3];
1263 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001264 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001265 u16 cts_rate = 0;
1266 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001267 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001268
1269 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001270
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001271 /* XXX endianness */
1272 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1273 PCI_DMA_TODEVICE);
1274
Bob Copeland8902ff42009-01-22 08:44:20 -05001275 rate = ieee80211_get_tx_rate(sc->hw, info);
1276
Johannes Berge039fa42008-05-15 12:55:29 +02001277 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001278 flags |= AR5K_TXDESC_NOACK;
1279
Bob Copeland8902ff42009-01-22 08:44:20 -05001280 rc_flags = info->control.rates[0].flags;
1281 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1282 rate->hw_value_short : rate->hw_value;
1283
Bruno Randolf281c56d2008-02-05 18:44:55 +09001284 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001285
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001286 /* FIXME: If we are in g mode and rate is a CCK rate
1287 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1288 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001289 if (info->control.hw_key) {
1290 keyidx = info->control.hw_key->hw_key_idx;
1291 pktlen += info->control.hw_key->icv_len;
1292 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001293 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1294 flags |= AR5K_TXDESC_RTSENA;
1295 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1296 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1297 sc->vif, pktlen, info));
1298 }
1299 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1300 flags |= AR5K_TXDESC_CTSENA;
1301 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1302 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1303 sc->vif, pktlen, info));
1304 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001305 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1306 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001307 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001308 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001309 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001310 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001311 if (ret)
1312 goto err_unmap;
1313
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001314 memset(mrr_rate, 0, sizeof(mrr_rate));
1315 memset(mrr_tries, 0, sizeof(mrr_tries));
1316 for (i = 0; i < 3; i++) {
1317 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1318 if (!rate)
1319 break;
1320
1321 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001322 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001323 }
1324
1325 ah->ah_setup_mrr_tx_desc(ah, ds,
1326 mrr_rate[0], mrr_tries[0],
1327 mrr_rate[1], mrr_tries[1],
1328 mrr_rate[2], mrr_tries[2]);
1329
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001330 ds->ds_link = 0;
1331 ds->ds_data = bf->skbaddr;
1332
1333 spin_lock_bh(&txq->lock);
1334 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001335 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001336 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001337 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001338 else /* no, so only link it */
1339 *txq->link = bf->daddr;
1340
1341 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001342 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001343 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001344 spin_unlock_bh(&txq->lock);
1345
1346 return 0;
1347err_unmap:
1348 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1349 return ret;
1350}
1351
1352/*******************\
1353* Descriptors setup *
1354\*******************/
1355
1356static int
1357ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1358{
1359 struct ath5k_desc *ds;
1360 struct ath5k_buf *bf;
1361 dma_addr_t da;
1362 unsigned int i;
1363 int ret;
1364
1365 /* allocate descriptors */
1366 sc->desc_len = sizeof(struct ath5k_desc) *
1367 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1368 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1369 if (sc->desc == NULL) {
1370 ATH5K_ERR(sc, "can't allocate descriptors\n");
1371 ret = -ENOMEM;
1372 goto err;
1373 }
1374 ds = sc->desc;
1375 da = sc->desc_daddr;
1376 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1377 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1378
1379 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1380 sizeof(struct ath5k_buf), GFP_KERNEL);
1381 if (bf == NULL) {
1382 ATH5K_ERR(sc, "can't allocate bufptr\n");
1383 ret = -ENOMEM;
1384 goto err_free;
1385 }
1386 sc->bufptr = bf;
1387
1388 INIT_LIST_HEAD(&sc->rxbuf);
1389 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1390 bf->desc = ds;
1391 bf->daddr = da;
1392 list_add_tail(&bf->list, &sc->rxbuf);
1393 }
1394
1395 INIT_LIST_HEAD(&sc->txbuf);
1396 sc->txbuf_len = ATH_TXBUF;
1397 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1398 da += sizeof(*ds)) {
1399 bf->desc = ds;
1400 bf->daddr = da;
1401 list_add_tail(&bf->list, &sc->txbuf);
1402 }
1403
1404 /* beacon buffer */
1405 bf->desc = ds;
1406 bf->daddr = da;
1407 sc->bbuf = bf;
1408
1409 return 0;
1410err_free:
1411 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1412err:
1413 sc->desc = NULL;
1414 return ret;
1415}
1416
1417static void
1418ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1419{
1420 struct ath5k_buf *bf;
1421
1422 ath5k_txbuf_free(sc, sc->bbuf);
1423 list_for_each_entry(bf, &sc->txbuf, list)
1424 ath5k_txbuf_free(sc, bf);
1425 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001426 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001427
1428 /* Free memory associated with all descriptors */
1429 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1430
1431 kfree(sc->bufptr);
1432 sc->bufptr = NULL;
1433}
1434
1435
1436
1437
1438
1439/**************\
1440* Queues setup *
1441\**************/
1442
1443static struct ath5k_txq *
1444ath5k_txq_setup(struct ath5k_softc *sc,
1445 int qtype, int subtype)
1446{
1447 struct ath5k_hw *ah = sc->ah;
1448 struct ath5k_txq *txq;
1449 struct ath5k_txq_info qi = {
1450 .tqi_subtype = subtype,
1451 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1452 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1453 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1454 };
1455 int qnum;
1456
1457 /*
1458 * Enable interrupts only for EOL and DESC conditions.
1459 * We mark tx descriptors to receive a DESC interrupt
1460 * when a tx queue gets deep; otherwise waiting for the
1461 * EOL to reap descriptors. Note that this is done to
1462 * reduce interrupt load and this only defers reaping
1463 * descriptors, never transmitting frames. Aside from
1464 * reducing interrupts this also permits more concurrency.
1465 * The only potential downside is if the tx queue backs
1466 * up in which case the top half of the kernel may backup
1467 * due to a lack of tx descriptors.
1468 */
1469 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1470 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1471 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1472 if (qnum < 0) {
1473 /*
1474 * NB: don't print a message, this happens
1475 * normally on parts with too few tx queues
1476 */
1477 return ERR_PTR(qnum);
1478 }
1479 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1480 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1481 qnum, ARRAY_SIZE(sc->txqs));
1482 ath5k_hw_release_tx_queue(ah, qnum);
1483 return ERR_PTR(-EINVAL);
1484 }
1485 txq = &sc->txqs[qnum];
1486 if (!txq->setup) {
1487 txq->qnum = qnum;
1488 txq->link = NULL;
1489 INIT_LIST_HEAD(&txq->q);
1490 spin_lock_init(&txq->lock);
1491 txq->setup = true;
1492 }
1493 return &sc->txqs[qnum];
1494}
1495
1496static int
1497ath5k_beaconq_setup(struct ath5k_hw *ah)
1498{
1499 struct ath5k_txq_info qi = {
1500 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1501 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1502 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1503 /* NB: for dynamic turbo, don't enable any other interrupts */
1504 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1505 };
1506
1507 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1508}
1509
1510static int
1511ath5k_beaconq_config(struct ath5k_softc *sc)
1512{
1513 struct ath5k_hw *ah = sc->ah;
1514 struct ath5k_txq_info qi;
1515 int ret;
1516
1517 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1518 if (ret)
1519 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001520 if (sc->opmode == NL80211_IFTYPE_AP ||
1521 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001522 /*
1523 * Always burst out beacon and CAB traffic
1524 * (aifs = cwmin = cwmax = 0)
1525 */
1526 qi.tqi_aifs = 0;
1527 qi.tqi_cw_min = 0;
1528 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001529 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001530 /*
1531 * Adhoc mode; backoff between 0 and (2 * cw_min).
1532 */
1533 qi.tqi_aifs = 0;
1534 qi.tqi_cw_min = 0;
1535 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001536 }
1537
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001538 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1539 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1540 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1541
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001542 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001543 if (ret) {
1544 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1545 "hardware queue!\n", __func__);
1546 return ret;
1547 }
1548
1549 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1550}
1551
1552static void
1553ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1554{
1555 struct ath5k_buf *bf, *bf0;
1556
1557 /*
1558 * NB: this assumes output has been stopped and
1559 * we do not need to block ath5k_tx_tasklet
1560 */
1561 spin_lock_bh(&txq->lock);
1562 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001563 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001564
1565 ath5k_txbuf_free(sc, bf);
1566
1567 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001568 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001569 list_move_tail(&bf->list, &sc->txbuf);
1570 sc->txbuf_len++;
1571 spin_unlock_bh(&sc->txbuflock);
1572 }
1573 txq->link = NULL;
1574 spin_unlock_bh(&txq->lock);
1575}
1576
1577/*
1578 * Drain the transmit queues and reclaim resources.
1579 */
1580static void
1581ath5k_txq_cleanup(struct ath5k_softc *sc)
1582{
1583 struct ath5k_hw *ah = sc->ah;
1584 unsigned int i;
1585
1586 /* XXX return value */
1587 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1588 /* don't touch the hardware if marked invalid */
1589 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1590 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001591 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001592 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1593 if (sc->txqs[i].setup) {
1594 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1595 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1596 "link %p\n",
1597 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001598 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001599 sc->txqs[i].qnum),
1600 sc->txqs[i].link);
1601 }
1602 }
Johannes Berg36d68252008-05-15 12:55:26 +02001603 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001604
1605 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1606 if (sc->txqs[i].setup)
1607 ath5k_txq_drainq(sc, &sc->txqs[i]);
1608}
1609
1610static void
1611ath5k_txq_release(struct ath5k_softc *sc)
1612{
1613 struct ath5k_txq *txq = sc->txqs;
1614 unsigned int i;
1615
1616 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1617 if (txq->setup) {
1618 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1619 txq->setup = false;
1620 }
1621}
1622
1623
1624
1625
1626/*************\
1627* RX Handling *
1628\*************/
1629
1630/*
1631 * Enable the receive h/w following a reset.
1632 */
1633static int
1634ath5k_rx_start(struct ath5k_softc *sc)
1635{
1636 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001637 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001638 struct ath5k_buf *bf;
1639 int ret;
1640
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001641 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001642
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001643 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1644 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001646 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001647 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 list_for_each_entry(bf, &sc->rxbuf, list) {
1649 ret = ath5k_rxbuf_setup(sc, bf);
1650 if (ret != 0) {
1651 spin_unlock_bh(&sc->rxbuflock);
1652 goto err;
1653 }
1654 }
1655 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001656 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001657 spin_unlock_bh(&sc->rxbuflock);
1658
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001659 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001660 ath5k_mode_setup(sc); /* set filters, etc. */
1661 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1662
1663 return 0;
1664err:
1665 return ret;
1666}
1667
1668/*
1669 * Disable the receive h/w in preparation for a reset.
1670 */
1671static void
1672ath5k_rx_stop(struct ath5k_softc *sc)
1673{
1674 struct ath5k_hw *ah = sc->ah;
1675
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001676 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001677 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1678 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679
1680 ath5k_debug_printrxbuffs(sc, ah);
1681
1682 sc->rxlink = NULL; /* just in case */
1683}
1684
1685static unsigned int
1686ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001687 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001689 struct ath5k_hw *ah = sc->ah;
1690 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001691 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001692 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693
Bruno Randolfb47f4072008-03-05 18:35:45 +09001694 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1695 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001696 return RX_FLAG_DECRYPTED;
1697
1698 /* Apparently when a default key is used to decrypt the packet
1699 the hw does not set the index used to decrypt. In such cases
1700 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001701 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001702 if (ieee80211_has_protected(hdr->frame_control) &&
1703 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1704 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001705 keyix = skb->data[hlen + 3] >> 6;
1706
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001707 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001708 return RX_FLAG_DECRYPTED;
1709 }
1710
1711 return 0;
1712}
1713
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001714
1715static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001716ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1717 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001718{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001719 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001720 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001721 u32 hw_tu;
1722 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1723
Harvey Harrison24b56e72008-06-14 23:33:38 -07001724 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001725 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001726 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001727 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001728 * Received an IBSS beacon with the same BSSID. Hardware *must*
1729 * have updated the local TSF. We have to work around various
1730 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001731 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001732 tsf = ath5k_hw_get_tsf64(sc->ah);
1733 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1734 hw_tu = TSF_TO_TU(tsf);
1735
1736 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1737 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001738 (unsigned long long)bc_tstamp,
1739 (unsigned long long)rxs->mactime,
1740 (unsigned long long)(rxs->mactime - bc_tstamp),
1741 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001742
1743 /*
1744 * Sometimes the HW will give us a wrong tstamp in the rx
1745 * status, causing the timestamp extension to go wrong.
1746 * (This seems to happen especially with beacon frames bigger
1747 * than 78 byte (incl. FCS))
1748 * But we know that the receive timestamp must be later than the
1749 * timestamp of the beacon since HW must have synced to that.
1750 *
1751 * NOTE: here we assume mactime to be after the frame was
1752 * received, not like mac80211 which defines it at the start.
1753 */
1754 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001755 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001756 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001757 (unsigned long long)rxs->mactime,
1758 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001759 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001760 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001761
1762 /*
1763 * Local TSF might have moved higher than our beacon timers,
1764 * in that case we have to update them to continue sending
1765 * beacons. This also takes care of synchronizing beacon sending
1766 * times with other stations.
1767 */
1768 if (hw_tu >= sc->nexttbtt)
1769 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001770 }
1771}
1772
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773static void
1774ath5k_tasklet_rx(unsigned long data)
1775{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001776 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001777 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001778 struct sk_buff *skb, *next_skb;
1779 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001781 struct ath5k_hw *ah = sc->ah;
1782 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001783 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001784 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001785 int ret;
1786 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001787 int padsize;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001788 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001789
1790 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001791 if (list_empty(&sc->rxbuf)) {
1792 ATH5K_WARN(sc, "empty rx buf pool\n");
1793 goto unlock;
1794 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001795 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001796 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001797
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001798 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1799 BUG_ON(bf->skb == NULL);
1800 skb = bf->skb;
1801 ds = bf->desc;
1802
Bob Copelandc57ca812009-04-15 07:57:35 -04001803 /* bail if HW is still using self-linked descriptor */
1804 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1805 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001806
Bruno Randolfb47f4072008-03-05 18:35:45 +09001807 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001808 if (unlikely(ret == -EINPROGRESS))
1809 break;
1810 else if (unlikely(ret)) {
1811 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001812 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001813 return;
1814 }
1815
Bruno Randolfb47f4072008-03-05 18:35:45 +09001816 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001817 ATH5K_WARN(sc, "unsupported jumbo\n");
1818 goto next;
1819 }
1820
Bruno Randolfb47f4072008-03-05 18:35:45 +09001821 if (unlikely(rs.rs_status)) {
1822 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001823 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001824 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 /*
1826 * Decrypt error. If the error occurred
1827 * because there was no hardware key, then
1828 * let the frame through so the upper layers
1829 * can process it. This is necessary for 5210
1830 * parts which have no way to setup a ``clear''
1831 * key cache entry.
1832 *
1833 * XXX do key cache faulting
1834 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001835 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1836 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837 goto accept;
1838 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001839 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001840 rx_flag |= RX_FLAG_MMIC_ERROR;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841 goto accept;
1842 }
1843
1844 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001845 if ((rs.rs_status &
1846 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001847 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001848 goto next;
1849 }
1850accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001851 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1852
1853 /*
1854 * If we can't replace bf->skb with a new skb under memory
1855 * pressure, just skip this packet
1856 */
1857 if (!next_skb)
1858 goto next;
1859
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001860 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001861 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001862 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001864 /* The MAC header is padded to have 32-bit boundary if the
1865 * packet payload is non-zero. The general calculation for
1866 * padsize would take into account odd header lengths:
1867 * padsize = (4 - hdrlen % 4) % 4; However, since only
1868 * even-length headers are used, padding can only be 0 or 2
1869 * bytes and we can optimize this a bit. In addition, we must
1870 * not try to remove padding from short control frames that do
1871 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001872 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001873 padsize = ath5k_pad_size(hdrlen);
1874 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001875 memmove(skb->data + padsize, skb->data, hdrlen);
1876 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001877 }
Bob Copeland1c5256b2009-08-24 23:00:32 -04001878 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001879
Bruno Randolfc0e18992008-01-21 11:09:46 +09001880 /*
1881 * always extend the mac timestamp, since this information is
1882 * also needed for proper IBSS merging.
1883 *
1884 * XXX: it might be too late to do it here, since rs_tstamp is
1885 * 15bit only. that means TSF extension has to be done within
1886 * 32768usec (about 32ms). it might be necessary to move this to
1887 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001888 *
1889 * Unfortunately we don't know when the hardware takes the rx
1890 * timestamp (beginning of phy frame, data frame, end of rx?).
1891 * The only thing we know is that it is hardware specific...
1892 * On AR5213 it seems the rx timestamp is at the end of the
1893 * frame, but i'm not sure.
1894 *
1895 * NOTE: mac80211 defines mactime at the beginning of the first
1896 * data symbol. Since we don't have any time references it's
1897 * impossible to comply to that. This affects IBSS merge only
1898 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001899 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001900 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1901 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09001902
Bob Copeland1c5256b2009-08-24 23:00:32 -04001903 rxs->freq = sc->curchan->center_freq;
1904 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905
Bob Copeland1c5256b2009-08-24 23:00:32 -04001906 rxs->noise = sc->ah->ah_noise_floor;
1907 rxs->signal = rxs->noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001908
Bob Copeland1c5256b2009-08-24 23:00:32 -04001909 rxs->antenna = rs.rs_antenna;
1910 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1911 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912
Bob Copeland1c5256b2009-08-24 23:00:32 -04001913 if (rxs->rate_idx >= 0 && rs.rs_rate ==
1914 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1915 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001916
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001917 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1918
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001919 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001920 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04001921 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001922
Johannes Bergf1d58c22009-06-17 13:13:00 +02001923 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001924
1925 bf->skb = next_skb;
1926 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001927next:
1928 list_move_tail(&bf->list, &sc->rxbuf);
1929 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001930unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 spin_unlock(&sc->rxbuflock);
1932}
1933
1934
1935
1936
1937/*************\
1938* TX Handling *
1939\*************/
1940
1941static void
1942ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1943{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001944 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001945 struct ath5k_buf *bf, *bf0;
1946 struct ath5k_desc *ds;
1947 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001948 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001949 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001950
1951 spin_lock(&txq->lock);
1952 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1953 ds = bf->desc;
1954
Bruno Randolfb47f4072008-03-05 18:35:45 +09001955 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001956 if (unlikely(ret == -EINPROGRESS))
1957 break;
1958 else if (unlikely(ret)) {
1959 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1960 ret, txq->qnum);
1961 break;
1962 }
1963
1964 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001965 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001966 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001967
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1969 PCI_DMA_TODEVICE);
1970
Johannes Berge6a98542008-10-21 12:40:02 +02001971 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001972 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001973 struct ieee80211_tx_rate *r =
1974 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001975
1976 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001977 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1978 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001979 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001980 r->idx = -1;
1981 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001982 }
1983 }
1984
Johannes Berge6a98542008-10-21 12:40:02 +02001985 /* count the successful attempt as well */
1986 info->status.rates[ts.ts_final_idx].count++;
1987
Bruno Randolfb47f4072008-03-05 18:35:45 +09001988 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001989 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001990 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001991 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001992 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001993 info->flags |= IEEE80211_TX_STAT_ACK;
1994 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995 }
1996
Johannes Berge039fa42008-05-15 12:55:29 +02001997 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001998 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001999
2000 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02002001 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002002 list_move_tail(&bf->list, &sc->txbuf);
2003 sc->txbuf_len++;
2004 spin_unlock(&sc->txbuflock);
2005 }
2006 if (likely(list_empty(&txq->q)))
2007 txq->link = NULL;
2008 spin_unlock(&txq->lock);
2009 if (sc->txbuf_len > ATH_TXBUF / 5)
2010 ieee80211_wake_queues(sc->hw);
2011}
2012
2013static void
2014ath5k_tasklet_tx(unsigned long data)
2015{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002016 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017 struct ath5k_softc *sc = (void *)data;
2018
Bob Copeland8784d2e2009-07-29 17:32:28 -04002019 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2020 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2021 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002022}
2023
2024
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002025/*****************\
2026* Beacon handling *
2027\*****************/
2028
2029/*
2030 * Setup the beacon frame for transmit.
2031 */
2032static int
Johannes Berge039fa42008-05-15 12:55:29 +02002033ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034{
2035 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002036 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037 struct ath5k_hw *ah = sc->ah;
2038 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002039 int ret = 0;
2040 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002041 u32 flags;
2042
2043 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2044 PCI_DMA_TODEVICE);
2045 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2046 "skbaddr %llx\n", skb, skb->data, skb->len,
2047 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002048 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2050 return -EIO;
2051 }
2052
2053 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002054 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002055
2056 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002057 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058 ds->ds_link = bf->daddr; /* self-linked */
2059 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002060 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002062
2063 /*
2064 * If we use multiple antennas on AP and use
2065 * the Sectored AP scenario, switch antenna every
2066 * 4 beacons to make sure everybody hears our AP.
2067 * When a client tries to associate, hw will keep
2068 * track of the tx antenna to be used for this client
2069 * automaticaly, based on ACKed packets.
2070 *
2071 * Note: AP still listens and transmits RTS on the
2072 * default antenna which is supposed to be an omni.
2073 *
2074 * Note2: On sectored scenarios it's possible to have
2075 * multiple antennas (1omni -the default- and 14 sectors)
2076 * so if we choose to actually support this mode we need
2077 * to allow user to set how many antennas we have and tweak
2078 * the code below to send beacons on all of them.
2079 */
2080 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2081 antenna = sc->bsent & 4 ? 2 : 1;
2082
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002084 /* FIXME: If we are in g mode and rate is a CCK rate
2085 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2086 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002087 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002088 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002089 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002090 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002091 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002092 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002093 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094 if (ret)
2095 goto err_unmap;
2096
2097 return 0;
2098err_unmap:
2099 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2100 return ret;
2101}
2102
2103/*
2104 * Transmit a beacon frame at SWBA. Dynamic updates to the
2105 * frame contents are done as needed and the slot time is
2106 * also adjusted based on current state.
2107 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002108 * This is called from software irq context (beacontq or restq
2109 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110 */
2111static void
2112ath5k_beacon_send(struct ath5k_softc *sc)
2113{
2114 struct ath5k_buf *bf = sc->bbuf;
2115 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002116 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002118 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119
Johannes Berg05c914f2008-09-11 00:01:58 +02002120 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2121 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002122 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2123 return;
2124 }
2125 /*
2126 * Check if the previous beacon has gone out. If
2127 * not don't don't try to post another, skip this
2128 * period and wait for the next. Missed beacons
2129 * indicate a problem and should not occur. If we
2130 * miss too many consecutive beacons reset the device.
2131 */
2132 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2133 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002134 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002135 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002136 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002137 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002138 "stuck beacon time (%u missed)\n",
2139 sc->bmisscount);
2140 tasklet_schedule(&sc->restq);
2141 }
2142 return;
2143 }
2144 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002145 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146 "resume beacon xmit after %u misses\n",
2147 sc->bmisscount);
2148 sc->bmisscount = 0;
2149 }
2150
2151 /*
2152 * Stop any current dma and put the new frame on the queue.
2153 * This should never fail since we check above that no frames
2154 * are still pending on the queue.
2155 */
2156 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002157 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002158 /* NB: hw still stops DMA, so proceed */
2159 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160
Bob Copeland1071db82009-05-18 10:59:52 -04002161 /* refresh the beacon for AP mode */
2162 if (sc->opmode == NL80211_IFTYPE_AP)
2163 ath5k_beacon_update(sc->hw, sc->vif);
2164
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002165 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2166 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002167 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002168 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2169
Bob Copelandcec8db22009-07-04 12:59:51 -04002170 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2171 while (skb) {
2172 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2173 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2174 }
2175
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002176 sc->bsent++;
2177}
2178
2179
Bruno Randolf9804b982008-01-19 18:17:59 +09002180/**
2181 * ath5k_beacon_update_timers - update beacon timers
2182 *
2183 * @sc: struct ath5k_softc pointer we are operating on
2184 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2185 * beacon timer update based on the current HW TSF.
2186 *
2187 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2188 * of a received beacon or the current local hardware TSF and write it to the
2189 * beacon timer registers.
2190 *
2191 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002192 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002193 * when we otherwise know we have to update the timers, but we keep it in this
2194 * function to have it all together in one place.
2195 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002196static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002197ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002198{
2199 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002200 u32 nexttbtt, intval, hw_tu, bc_tu;
2201 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002202
2203 intval = sc->bintval & AR5K_BEACON_PERIOD;
2204 if (WARN_ON(!intval))
2205 return;
2206
Bruno Randolf9804b982008-01-19 18:17:59 +09002207 /* beacon TSF converted to TU */
2208 bc_tu = TSF_TO_TU(bc_tsf);
2209
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002211 hw_tsf = ath5k_hw_get_tsf64(ah);
2212 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002213
Bruno Randolf9804b982008-01-19 18:17:59 +09002214#define FUDGE 3
2215 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2216 if (bc_tsf == -1) {
2217 /*
2218 * no beacons received, called internally.
2219 * just need to refresh timers based on HW TSF.
2220 */
2221 nexttbtt = roundup(hw_tu + FUDGE, intval);
2222 } else if (bc_tsf == 0) {
2223 /*
2224 * no beacon received, probably called by ath5k_reset_tsf().
2225 * reset TSF to start with 0.
2226 */
2227 nexttbtt = intval;
2228 intval |= AR5K_BEACON_RESET_TSF;
2229 } else if (bc_tsf > hw_tsf) {
2230 /*
2231 * beacon received, SW merge happend but HW TSF not yet updated.
2232 * not possible to reconfigure timers yet, but next time we
2233 * receive a beacon with the same BSSID, the hardware will
2234 * automatically update the TSF and then we need to reconfigure
2235 * the timers.
2236 */
2237 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2238 "need to wait for HW TSF sync\n");
2239 return;
2240 } else {
2241 /*
2242 * most important case for beacon synchronization between STA.
2243 *
2244 * beacon received and HW TSF has been already updated by HW.
2245 * update next TBTT based on the TSF of the beacon, but make
2246 * sure it is ahead of our local TSF timer.
2247 */
2248 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2249 }
2250#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002251
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002252 sc->nexttbtt = nexttbtt;
2253
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002254 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002256
2257 /*
2258 * debugging output last in order to preserve the time critical aspect
2259 * of this function
2260 */
2261 if (bc_tsf == -1)
2262 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2263 "reconfigured timers based on HW TSF\n");
2264 else if (bc_tsf == 0)
2265 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2266 "reset HW TSF and timers\n");
2267 else
2268 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2269 "updated timers based on beacon TSF\n");
2270
2271 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002272 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2273 (unsigned long long) bc_tsf,
2274 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002275 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2276 intval & AR5K_BEACON_PERIOD,
2277 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2278 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002279}
2280
2281
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002282/**
2283 * ath5k_beacon_config - Configure the beacon queues and interrupts
2284 *
2285 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002286 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002287 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002288 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002289 */
2290static void
2291ath5k_beacon_config(struct ath5k_softc *sc)
2292{
2293 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002294 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002295
Bob Copeland21800492009-07-04 12:59:52 -04002296 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002298 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299
Bob Copeland21800492009-07-04 12:59:52 -04002300 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002301 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002302 * In IBSS mode we use a self-linked tx descriptor and let the
2303 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002304 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002305 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002306 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002307 */
2308 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002309
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002310 sc->imask |= AR5K_INT_SWBA;
2311
Jiri Slabyda966bc2008-10-12 22:54:10 +02002312 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002313 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002314 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002315 } else
2316 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002317 } else {
2318 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002319 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002321 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002322 mmiowb();
2323 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002324}
2325
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002326static void ath5k_tasklet_beacon(unsigned long data)
2327{
2328 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2329
2330 /*
2331 * Software beacon alert--time to send a beacon.
2332 *
2333 * In IBSS mode we use this interrupt just to
2334 * keep track of the next TBTT (target beacon
2335 * transmission time) in order to detect wether
2336 * automatic TSF updates happened.
2337 */
2338 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2339 /* XXX: only if VEOL suppported */
2340 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2341 sc->nexttbtt += sc->bintval;
2342 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2343 "SWBA nexttbtt: %x hw_tu: %x "
2344 "TSF: %llx\n",
2345 sc->nexttbtt,
2346 TSF_TO_TU(tsf),
2347 (unsigned long long) tsf);
2348 } else {
2349 spin_lock(&sc->block);
2350 ath5k_beacon_send(sc);
2351 spin_unlock(&sc->block);
2352 }
2353}
2354
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002355
2356/********************\
2357* Interrupt handling *
2358\********************/
2359
2360static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002361ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002362{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002363 struct ath5k_hw *ah = sc->ah;
2364 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002365
2366 mutex_lock(&sc->lock);
2367
2368 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2369
2370 /*
2371 * Stop anything previously setup. This is safe
2372 * no matter this is the first time through or not.
2373 */
2374 ath5k_stop_locked(sc);
2375
Bob Copeland242ab7a2009-12-21 22:26:48 -05002376 /* Set PHY calibration interval */
2377 ah->ah_cal_intval = ath5k_calinterval;
2378
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002379 /*
2380 * The basic interface to setting the hardware in a good
2381 * state is ``reset''. On return the hardware is known to
2382 * be powered up and with interrupts disabled. This must
2383 * be followed by initialization of the appropriate bits
2384 * and then setup of the interrupt mask.
2385 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002386 sc->curchan = sc->hw->conf.channel;
2387 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002388 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2389 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e220662009-08-10 03:31:31 +03002390 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d8892009-05-07 08:09:08 -04002391 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002392 if (ret)
2393 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002394
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002395 ath5k_rfkill_hw_start(ah);
2396
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002397 /*
2398 * Reset the key cache since some parts do not reset the
2399 * contents on initial power up or resume from suspend.
2400 */
2401 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2402 ath5k_hw_reset_key(ah, i);
2403
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002404 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002405 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002406 ret = 0;
2407done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002408 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002409 mutex_unlock(&sc->lock);
2410 return ret;
2411}
2412
2413static int
2414ath5k_stop_locked(struct ath5k_softc *sc)
2415{
2416 struct ath5k_hw *ah = sc->ah;
2417
2418 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2419 test_bit(ATH_STAT_INVALID, sc->status));
2420
2421 /*
2422 * Shutdown the hardware and driver:
2423 * stop output from above
2424 * disable interrupts
2425 * turn off timers
2426 * turn off the radio
2427 * clear transmit machinery
2428 * clear receive machinery
2429 * drain and release tx queues
2430 * reclaim beacon resources
2431 * power down hardware
2432 *
2433 * Note that some of this work is not possible if the
2434 * hardware is gone (invalid).
2435 */
2436 ieee80211_stop_queues(sc->hw);
2437
2438 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002439 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002440 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002441 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002442 }
2443 ath5k_txq_cleanup(sc);
2444 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2445 ath5k_rx_stop(sc);
2446 ath5k_hw_phy_disable(ah);
2447 } else
2448 sc->rxlink = NULL;
2449
2450 return 0;
2451}
2452
2453/*
2454 * Stop the device, grabbing the top-level lock to protect
2455 * against concurrent entry through ath5k_init (which can happen
2456 * if another thread does a system call and the thread doing the
2457 * stop is preempted).
2458 */
2459static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002460ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002461{
2462 int ret;
2463
2464 mutex_lock(&sc->lock);
2465 ret = ath5k_stop_locked(sc);
2466 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2467 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002468 * Don't set the card in full sleep mode!
2469 *
2470 * a) When the device is in this state it must be carefully
2471 * woken up or references to registers in the PCI clock
2472 * domain may freeze the bus (and system). This varies
2473 * by chip and is mostly an issue with newer parts
2474 * (madwifi sources mentioned srev >= 0x78) that go to
2475 * sleep more quickly.
2476 *
2477 * b) On older chips full sleep results a weird behaviour
2478 * during wakeup. I tested various cards with srev < 0x78
2479 * and they don't wake up after module reload, a second
2480 * module reload is needed to bring the card up again.
2481 *
2482 * Until we figure out what's going on don't enable
2483 * full chip reset on any chip (this is what Legacy HAL
2484 * and Sam's HAL do anyway). Instead Perform a full reset
2485 * on the device (same as initial state after attach) and
2486 * leave it idle (keep MAC/BB on warm reset) */
2487 ret = ath5k_hw_on_hold(sc->ah);
2488
2489 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2490 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002491 }
2492 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002493
Jiri Slaby274c7c32008-07-15 17:44:20 +02002494 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 mutex_unlock(&sc->lock);
2496
Jiri Slaby10488f82008-07-15 17:44:19 +02002497 tasklet_kill(&sc->rxtq);
2498 tasklet_kill(&sc->txtq);
2499 tasklet_kill(&sc->restq);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002500 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002501 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002502
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002503 ath5k_rfkill_hw_stop(sc->ah);
2504
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002505 return ret;
2506}
2507
2508static irqreturn_t
2509ath5k_intr(int irq, void *dev_id)
2510{
2511 struct ath5k_softc *sc = dev_id;
2512 struct ath5k_hw *ah = sc->ah;
2513 enum ath5k_int status;
2514 unsigned int counter = 1000;
2515
2516 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2517 !ath5k_hw_is_intr_pending(ah)))
2518 return IRQ_NONE;
2519
2520 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002521 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2522 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2523 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524 if (unlikely(status & AR5K_INT_FATAL)) {
2525 /*
2526 * Fatal errors are unrecoverable.
2527 * Typically these are caused by DMA errors.
2528 */
2529 tasklet_schedule(&sc->restq);
2530 } else if (unlikely(status & AR5K_INT_RXORN)) {
2531 tasklet_schedule(&sc->restq);
2532 } else {
2533 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002534 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002535 }
2536 if (status & AR5K_INT_RXEOL) {
2537 /*
2538 * NB: the hardware should re-read the link when
2539 * RXE bit is written, but it doesn't work at
2540 * least on older hardware revs.
2541 */
2542 sc->rxlink = NULL;
2543 }
2544 if (status & AR5K_INT_TXURN) {
2545 /* bump tx trigger level */
2546 ath5k_hw_update_tx_triglevel(ah, true);
2547 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002548 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002549 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002550 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2551 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002552 tasklet_schedule(&sc->txtq);
2553 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002554 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555 }
Nick Kossifidis6e220662009-08-10 03:31:31 +03002556 if (status & AR5K_INT_SWI) {
2557 tasklet_schedule(&sc->calib);
2558 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002559 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002560 /*
2561 * These stats are also used for ANI i think
2562 * so how about updating them more often ?
2563 */
2564 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002565 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002566 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002567 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002568
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002569 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002570 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002571
2572 if (unlikely(!counter))
2573 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2574
Nick Kossifidis6e220662009-08-10 03:31:31 +03002575 ath5k_hw_calibration_poll(ah);
2576
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002577 return IRQ_HANDLED;
2578}
2579
2580static void
2581ath5k_tasklet_reset(unsigned long data)
2582{
2583 struct ath5k_softc *sc = (void *)data;
2584
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002585 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586}
2587
2588/*
2589 * Periodically recalibrate the PHY to account
2590 * for temperature/environment changes.
2591 */
2592static void
Nick Kossifidis6e220662009-08-10 03:31:31 +03002593ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594{
2595 struct ath5k_softc *sc = (void *)data;
2596 struct ath5k_hw *ah = sc->ah;
2597
Nick Kossifidis6e220662009-08-10 03:31:31 +03002598 /* Only full calibration for now */
2599 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2600 return;
2601
2602 /* Stop queues so that calibration
2603 * doesn't interfere with tx */
2604 ieee80211_stop_queues(sc->hw);
2605
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002606 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002607 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2608 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002609
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002610 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002611 /*
2612 * Rfgain is out of bounds, reset the chip
2613 * to load new gain values.
2614 */
2615 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002616 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002617 }
2618 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2619 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002620 ieee80211_frequency_to_channel(
2621 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622
Nick Kossifidis6e220662009-08-10 03:31:31 +03002623 ah->ah_swi_mask = 0;
2624
2625 /* Wake queues */
2626 ieee80211_wake_queues(sc->hw);
2627
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628}
2629
2630
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002631/********************\
2632* Mac80211 functions *
2633\********************/
2634
2635static int
Johannes Berge039fa42008-05-15 12:55:29 +02002636ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637{
2638 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002639
2640 return ath5k_tx_queue(hw, skb, sc->txq);
2641}
2642
2643static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2644 struct ath5k_txq *txq)
2645{
2646 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002647 struct ath5k_buf *bf;
2648 unsigned long flags;
2649 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002650 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651
2652 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2653
Johannes Berg05c914f2008-09-11 00:01:58 +02002654 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002655 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2656
2657 /*
2658 * the hardware expects the header padded to 4 byte boundaries
2659 * if this is not the case we add the padding after the header
2660 */
2661 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002662 padsize = ath5k_pad_size(hdrlen);
2663 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002664
2665 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002666 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002667 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002668 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002669 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002670 skb_push(skb, padsize);
2671 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672 }
2673
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002674 spin_lock_irqsave(&sc->txbuflock, flags);
2675 if (list_empty(&sc->txbuf)) {
2676 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2677 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002678 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002679 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680 }
2681 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2682 list_del(&bf->list);
2683 sc->txbuf_len--;
2684 if (list_empty(&sc->txbuf))
2685 ieee80211_stop_queues(hw);
2686 spin_unlock_irqrestore(&sc->txbuflock, flags);
2687
2688 bf->skb = skb;
2689
Bob Copelandcec8db22009-07-04 12:59:51 -04002690 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002691 bf->skb = NULL;
2692 spin_lock_irqsave(&sc->txbuflock, flags);
2693 list_add_tail(&bf->list, &sc->txbuf);
2694 sc->txbuf_len++;
2695 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002696 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002697 }
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002698 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002699
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002700drop_packet:
2701 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002702 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703}
2704
Bob Copeland209d8892009-05-07 08:09:08 -04002705/*
2706 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2707 * and change to the given channel.
2708 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002709static int
Bob Copeland209d8892009-05-07 08:09:08 -04002710ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002711{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712 struct ath5k_hw *ah = sc->ah;
2713 int ret;
2714
2715 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002716
Bob Copeland209d8892009-05-07 08:09:08 -04002717 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002718 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002719 ath5k_txq_cleanup(sc);
2720 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002721
2722 sc->curchan = chan;
2723 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002724 }
Bob Copeland33554432009-07-04 21:03:13 -04002725 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002726 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002727 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2728 goto err;
2729 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002730
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002731 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002732 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733 ATH5K_ERR(sc, "can't start recv logic\n");
2734 goto err;
2735 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002736
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002737 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002738 * Change channels and update the h/w rate map if we're switching;
2739 * e.g. 11a to 11b/g.
2740 *
2741 * We may be doing a reset in response to an ioctl that changes the
2742 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743 *
2744 * XXX needed?
2745 */
2746/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002748 ath5k_beacon_config(sc);
2749 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750
2751 return 0;
2752err:
2753 return ret;
2754}
2755
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002756static int
2757ath5k_reset_wake(struct ath5k_softc *sc)
2758{
2759 int ret;
2760
Bob Copeland209d8892009-05-07 08:09:08 -04002761 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002762 if (!ret)
2763 ieee80211_wake_queues(sc->hw);
2764
2765 return ret;
2766}
2767
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002768static int ath5k_start(struct ieee80211_hw *hw)
2769{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002770 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002771}
2772
2773static void ath5k_stop(struct ieee80211_hw *hw)
2774{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002775 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776}
2777
2778static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002779 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002780{
2781 struct ath5k_softc *sc = hw->priv;
2782 int ret;
2783
2784 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002785 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002786 ret = 0;
2787 goto end;
2788 }
2789
Johannes Berg1ed32e42009-12-23 13:15:45 +01002790 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002791
Johannes Berg1ed32e42009-12-23 13:15:45 +01002792 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002793 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002794 case NL80211_IFTYPE_STATION:
2795 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002796 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002797 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01002798 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002799 break;
2800 default:
2801 ret = -EOPNOTSUPP;
2802 goto end;
2803 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002804
Johannes Berg1ed32e42009-12-23 13:15:45 +01002805 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002806 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002807
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002808 ret = 0;
2809end:
2810 mutex_unlock(&sc->lock);
2811 return ret;
2812}
2813
2814static void
2815ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002816 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002817{
2818 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002819 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002820
2821 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01002822 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 goto end;
2824
Bob Copeland0e149cf2008-11-17 23:40:38 -05002825 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002826 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002827end:
2828 mutex_unlock(&sc->lock);
2829}
2830
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002831/*
2832 * TODO: Phy disable/diversity etc
2833 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834static int
Johannes Berge8975582008-10-09 12:18:51 +02002835ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002836{
2837 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002838 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002839 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002840 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002841
2842 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002843
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002844 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2845 ret = ath5k_chan_set(sc, conf->channel);
2846 if (ret < 0)
2847 goto unlock;
2848 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002849
Nick Kossifidisa0823812009-04-30 15:55:44 -04002850 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2851 (sc->power_level != conf->power_level)) {
2852 sc->power_level = conf->power_level;
2853
2854 /* Half dB steps */
2855 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2856 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002857
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002858 /* TODO:
2859 * 1) Move this on config_interface and handle each case
2860 * separately eg. when we have only one STA vif, use
2861 * AR5K_ANTMODE_SINGLE_AP
2862 *
2863 * 2) Allow the user to change antenna mode eg. when only
2864 * one antenna is present
2865 *
2866 * 3) Allow the user to set default/tx antenna when possible
2867 *
2868 * 4) Default mode should handle 90% of the cases, together
2869 * with fixed a/b and single AP modes we should be able to
2870 * handle 99%. Sectored modes are extreme cases and i still
2871 * haven't found a usage for them. If we decide to support them,
2872 * then we must allow the user to set how many tx antennas we
2873 * have available
2874 */
2875 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002876
John W. Linville55aa4e02009-05-25 21:28:47 +02002877unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002878 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002879 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002880}
2881
Johannes Berg3ac64be2009-08-17 16:16:53 +02002882static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2883 int mc_count, struct dev_addr_list *mclist)
2884{
2885 u32 mfilt[2], val;
2886 int i;
2887 u8 pos;
2888
2889 mfilt[0] = 0;
2890 mfilt[1] = 1;
2891
2892 for (i = 0; i < mc_count; i++) {
2893 if (!mclist)
2894 break;
2895 /* calculate XOR of eight 6-bit values */
2896 val = get_unaligned_le32(mclist->dmi_addr + 0);
2897 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2898 val = get_unaligned_le32(mclist->dmi_addr + 3);
2899 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2900 pos &= 0x3f;
2901 mfilt[pos / 32] |= (1 << (pos % 32));
2902 /* XXX: we might be able to just do this instead,
2903 * but not sure, needs testing, if we do use this we'd
2904 * neet to inform below to not reset the mcast */
2905 /* ath5k_hw_set_mcast_filterindex(ah,
2906 * mclist->dmi_addr[5]); */
2907 mclist = mclist->next;
2908 }
2909
2910 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2911}
2912
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002913#define SUPPORTED_FIF_FLAGS \
2914 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2915 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2916 FIF_BCN_PRBRESP_PROMISC
2917/*
2918 * o always accept unicast, broadcast, and multicast traffic
2919 * o multicast traffic for all BSSIDs will be enabled if mac80211
2920 * says it should be
2921 * o maintain current state of phy ofdm or phy cck error reception.
2922 * If the hardware detects any of these type of errors then
2923 * ath5k_hw_get_rx_filter() will pass to us the respective
2924 * hardware filters to be able to receive these type of frames.
2925 * o probe request frames are accepted only when operating in
2926 * hostap, adhoc, or monitor modes
2927 * o enable promiscuous mode according to the interface state
2928 * o accept beacons:
2929 * - when operating in adhoc mode so the 802.11 layer creates
2930 * node table entries for peers,
2931 * - when operating in station mode for collecting rssi data when
2932 * the station is otherwise quiet, or
2933 * - when scanning
2934 */
2935static void ath5k_configure_filter(struct ieee80211_hw *hw,
2936 unsigned int changed_flags,
2937 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002938 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002939{
2940 struct ath5k_softc *sc = hw->priv;
2941 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002942 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002943
Bob Copeland56d1de02009-08-24 23:00:30 -04002944 mutex_lock(&sc->lock);
2945
Johannes Berg3ac64be2009-08-17 16:16:53 +02002946 mfilt[0] = multicast;
2947 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002948
2949 /* Only deal with supported flags */
2950 changed_flags &= SUPPORTED_FIF_FLAGS;
2951 *new_flags &= SUPPORTED_FIF_FLAGS;
2952
2953 /* If HW detects any phy or radar errors, leave those filters on.
2954 * Also, always enable Unicast, Broadcasts and Multicast
2955 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2956 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2957 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2958 AR5K_RX_FILTER_MCAST);
2959
2960 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2961 if (*new_flags & FIF_PROMISC_IN_BSS) {
2962 rfilt |= AR5K_RX_FILTER_PROM;
2963 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002964 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002965 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002966 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002967 }
2968
2969 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2970 if (*new_flags & FIF_ALLMULTI) {
2971 mfilt[0] = ~0;
2972 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002973 }
2974
2975 /* This is the best we can do */
2976 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2977 rfilt |= AR5K_RX_FILTER_PHYERR;
2978
2979 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2980 * and probes for any BSSID, this needs testing */
2981 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2982 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2983
2984 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2985 * set we should only pass on control frames for this
2986 * station. This needs testing. I believe right now this
2987 * enables *all* control frames, which is OK.. but
2988 * but we should see if we can improve on granularity */
2989 if (*new_flags & FIF_CONTROL)
2990 rfilt |= AR5K_RX_FILTER_CONTROL;
2991
2992 /* Additional settings per mode -- this is per ath5k */
2993
2994 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2995
Bob Copeland56d1de02009-08-24 23:00:30 -04002996 switch (sc->opmode) {
2997 case NL80211_IFTYPE_MESH_POINT:
2998 case NL80211_IFTYPE_MONITOR:
2999 rfilt |= AR5K_RX_FILTER_CONTROL |
3000 AR5K_RX_FILTER_BEACON |
3001 AR5K_RX_FILTER_PROBEREQ |
3002 AR5K_RX_FILTER_PROM;
3003 break;
3004 case NL80211_IFTYPE_AP:
3005 case NL80211_IFTYPE_ADHOC:
3006 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3007 AR5K_RX_FILTER_BEACON;
3008 break;
3009 case NL80211_IFTYPE_STATION:
3010 if (sc->assoc)
3011 rfilt |= AR5K_RX_FILTER_BEACON;
3012 default:
3013 break;
3014 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003015
3016 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003017 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003018
3019 /* Set multicast bits */
3020 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3021 /* Set the cached hw filter flags, this will alter actually
3022 * be set in HW */
3023 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003024
3025 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003026}
3027
3028static int
3029ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003030 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3031 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003032{
3033 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003034 struct ath5k_hw *ah = sc->ah;
3035 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003036 int ret = 0;
3037
Bob Copeland9ad9a262008-10-29 08:30:54 -04003038 if (modparam_nohwcrypt)
3039 return -EOPNOTSUPP;
3040
Bob Copeland65b5a692009-07-13 21:57:39 -04003041 if (sc->opmode == NL80211_IFTYPE_AP)
3042 return -EOPNOTSUPP;
3043
John Daiker0bbac082008-10-17 12:16:00 -07003044 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003045 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003046 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003047 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003048 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003049 if (sc->ah->ah_aes_support)
3050 break;
3051
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003052 return -EOPNOTSUPP;
3053 default:
3054 WARN_ON(1);
3055 return -EINVAL;
3056 }
3057
3058 mutex_lock(&sc->lock);
3059
3060 switch (cmd) {
3061 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003062 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3063 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003064 if (ret) {
3065 ATH5K_ERR(sc, "can't set the key\n");
3066 goto unlock;
3067 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003068 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003069 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003070 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3071 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003072 break;
3073 case DISABLE_KEY:
3074 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003075 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003076 break;
3077 default:
3078 ret = -EINVAL;
3079 goto unlock;
3080 }
3081
3082unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003083 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003084 mutex_unlock(&sc->lock);
3085 return ret;
3086}
3087
3088static int
3089ath5k_get_stats(struct ieee80211_hw *hw,
3090 struct ieee80211_low_level_stats *stats)
3091{
3092 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003093 struct ath5k_hw *ah = sc->ah;
3094
3095 /* Force update */
3096 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003097
3098 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3099
3100 return 0;
3101}
3102
3103static int
3104ath5k_get_tx_stats(struct ieee80211_hw *hw,
3105 struct ieee80211_tx_queue_stats *stats)
3106{
3107 struct ath5k_softc *sc = hw->priv;
3108
3109 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3110
3111 return 0;
3112}
3113
3114static u64
3115ath5k_get_tsf(struct ieee80211_hw *hw)
3116{
3117 struct ath5k_softc *sc = hw->priv;
3118
3119 return ath5k_hw_get_tsf64(sc->ah);
3120}
3121
3122static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003123ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3124{
3125 struct ath5k_softc *sc = hw->priv;
3126
3127 ath5k_hw_set_tsf64(sc->ah, tsf);
3128}
3129
3130static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003131ath5k_reset_tsf(struct ieee80211_hw *hw)
3132{
3133 struct ath5k_softc *sc = hw->priv;
3134
Bruno Randolf9804b982008-01-19 18:17:59 +09003135 /*
3136 * in IBSS mode we need to update the beacon timers too.
3137 * this will also reset the TSF if we call it with 0
3138 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003139 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003140 ath5k_beacon_update_timers(sc, 0);
3141 else
3142 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003143}
3144
Bob Copeland1071db82009-05-18 10:59:52 -04003145/*
3146 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3147 * this is called only once at config_bss time, for AP we do it every
3148 * SWBA interrupt so that the TIM will reflect buffered frames.
3149 *
3150 * Called with the beacon lock.
3151 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003152static int
Bob Copeland1071db82009-05-18 10:59:52 -04003153ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003154{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003155 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003156 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003157 struct sk_buff *skb;
3158
3159 if (WARN_ON(!vif)) {
3160 ret = -EINVAL;
3161 goto out;
3162 }
3163
3164 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003165
3166 if (!skb) {
3167 ret = -ENOMEM;
3168 goto out;
3169 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003170
3171 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3172
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003173 ath5k_txbuf_free(sc, sc->bbuf);
3174 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003175 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003176 if (ret)
3177 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003178out:
3179 return ret;
3180}
3181
Martin Xu02969b32008-11-24 10:49:27 +08003182static void
3183set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3184{
3185 struct ath5k_softc *sc = hw->priv;
3186 struct ath5k_hw *ah = sc->ah;
3187 u32 rfilt;
3188 rfilt = ath5k_hw_get_rx_filter(ah);
3189 if (enable)
3190 rfilt |= AR5K_RX_FILTER_BEACON;
3191 else
3192 rfilt &= ~AR5K_RX_FILTER_BEACON;
3193 ath5k_hw_set_rx_filter(ah, rfilt);
3194 sc->filter_flags = rfilt;
3195}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003196
Martin Xu02969b32008-11-24 10:49:27 +08003197static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3198 struct ieee80211_vif *vif,
3199 struct ieee80211_bss_conf *bss_conf,
3200 u32 changes)
3201{
3202 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003203 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003204 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003205 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003206
3207 mutex_lock(&sc->lock);
3208 if (WARN_ON(sc->vif != vif))
3209 goto unlock;
3210
3211 if (changes & BSS_CHANGED_BSSID) {
3212 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003213 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003214 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003215 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003216 mmiowb();
3217 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003218
3219 if (changes & BSS_CHANGED_BEACON_INT)
3220 sc->bintval = bss_conf->beacon_int;
3221
Martin Xu02969b32008-11-24 10:49:27 +08003222 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003223 sc->assoc = bss_conf->assoc;
3224 if (sc->opmode == NL80211_IFTYPE_STATION)
3225 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003226 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3227 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003228 if (bss_conf->assoc) {
3229 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3230 "Bss Info ASSOC %d, bssid: %pM\n",
3231 bss_conf->aid, common->curbssid);
3232 common->curaid = bss_conf->aid;
3233 ath5k_hw_set_associd(ah);
3234 /* Once ANI is available you would start it here */
3235 }
Martin Xu02969b32008-11-24 10:49:27 +08003236 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003237
Bob Copeland21800492009-07-04 12:59:52 -04003238 if (changes & BSS_CHANGED_BEACON) {
3239 spin_lock_irqsave(&sc->block, flags);
3240 ath5k_beacon_update(hw, vif);
3241 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003242 }
3243
Bob Copeland21800492009-07-04 12:59:52 -04003244 if (changes & BSS_CHANGED_BEACON_ENABLED)
3245 sc->enable_beacon = bss_conf->enable_beacon;
3246
3247 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3248 BSS_CHANGED_BEACON_INT))
3249 ath5k_beacon_config(sc);
3250
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003251 unlock:
3252 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003253}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003254
3255static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3256{
3257 struct ath5k_softc *sc = hw->priv;
3258 if (!sc->assoc)
3259 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3260}
3261
3262static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3263{
3264 struct ath5k_softc *sc = hw->priv;
3265 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3266 AR5K_LED_ASSOC : AR5K_LED_INIT);
3267}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003268
3269/**
3270 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3271 *
3272 * @hw: struct ieee80211_hw pointer
3273 * @coverage_class: IEEE 802.11 coverage class number
3274 *
3275 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3276 * coverage class. The values are persistent, they are restored after device
3277 * reset.
3278 */
3279static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3280{
3281 struct ath5k_softc *sc = hw->priv;
3282
3283 mutex_lock(&sc->lock);
3284 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3285 mutex_unlock(&sc->lock);
3286}