blob: 63c2b5714d2fd6c0897cc1408d75a13cc8160bef [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e220662009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200232static void ath5k_configure_filter(struct ieee80211_hw *hw,
233 unsigned int changed_flags,
234 unsigned int *new_flags,
235 int mc_count, struct dev_mc_list *mclist);
236static int ath5k_set_key(struct ieee80211_hw *hw,
237 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100238 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200239 struct ieee80211_key_conf *key);
240static int ath5k_get_stats(struct ieee80211_hw *hw,
241 struct ieee80211_low_level_stats *stats);
242static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
243 struct ieee80211_tx_queue_stats *stats);
244static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100245static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400247static int ath5k_beacon_update(struct ieee80211_hw *hw,
248 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800249static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif,
251 struct ieee80211_bss_conf *bss_conf,
252 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400253static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
254static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200255
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100256static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257 .tx = ath5k_tx,
258 .start = ath5k_start,
259 .stop = ath5k_stop,
260 .add_interface = ath5k_add_interface,
261 .remove_interface = ath5k_remove_interface,
262 .config = ath5k_config,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200263 .configure_filter = ath5k_configure_filter,
264 .set_key = ath5k_set_key,
265 .get_stats = ath5k_get_stats,
266 .conf_tx = NULL,
267 .get_tx_stats = ath5k_get_tx_stats,
268 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100269 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800271 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400272 .sw_scan_start = ath5k_sw_scan_start,
273 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200274};
275
276/*
277 * Prototypes - Internal functions
278 */
279/* Attach detach */
280static int ath5k_attach(struct pci_dev *pdev,
281 struct ieee80211_hw *hw);
282static void ath5k_detach(struct pci_dev *pdev,
283 struct ieee80211_hw *hw);
284/* Channel/mode setup */
285static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
287 struct ieee80211_channel *channels,
288 unsigned int mode,
289 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200290static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291static int ath5k_chan_set(struct ath5k_softc *sc,
292 struct ieee80211_channel *chan);
293static void ath5k_setcurmode(struct ath5k_softc *sc,
294 unsigned int mode);
295static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500296
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297/* Descriptor setup */
298static int ath5k_desc_alloc(struct ath5k_softc *sc,
299 struct pci_dev *pdev);
300static void ath5k_desc_free(struct ath5k_softc *sc,
301 struct pci_dev *pdev);
302/* Buffers setup */
303static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
304 struct ath5k_buf *bf);
305static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400306 struct ath5k_buf *bf,
307 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200308static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
309 struct ath5k_buf *bf)
310{
311 BUG_ON(!bf);
312 if (!bf->skb)
313 return;
314 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
315 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200316 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200317 bf->skb = NULL;
318}
319
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100320static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
321 struct ath5k_buf *bf)
322{
323 BUG_ON(!bf);
324 if (!bf->skb)
325 return;
326 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
327 PCI_DMA_FROMDEVICE);
328 dev_kfree_skb_any(bf->skb);
329 bf->skb = NULL;
330}
331
332
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200333/* Queues setup */
334static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
335 int qtype, int subtype);
336static int ath5k_beaconq_setup(struct ath5k_hw *ah);
337static int ath5k_beaconq_config(struct ath5k_softc *sc);
338static void ath5k_txq_drainq(struct ath5k_softc *sc,
339 struct ath5k_txq *txq);
340static void ath5k_txq_cleanup(struct ath5k_softc *sc);
341static void ath5k_txq_release(struct ath5k_softc *sc);
342/* Rx handling */
343static int ath5k_rx_start(struct ath5k_softc *sc);
344static void ath5k_rx_stop(struct ath5k_softc *sc);
345static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
346 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900347 struct sk_buff *skb,
348 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200349static void ath5k_tasklet_rx(unsigned long data);
350/* Tx handling */
351static void ath5k_tx_processq(struct ath5k_softc *sc,
352 struct ath5k_txq *txq);
353static void ath5k_tasklet_tx(unsigned long data);
354/* Beacon handling */
355static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200356 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200357static void ath5k_beacon_send(struct ath5k_softc *sc);
358static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900359static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500360static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200361
362static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
363{
364 u64 tsf = ath5k_hw_get_tsf64(ah);
365
366 if ((tsf & 0x7fff) < rstamp)
367 tsf -= 0x8000;
368
369 return (tsf & ~0x7fff) | rstamp;
370}
371
372/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500373static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200374static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500375static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200376static irqreturn_t ath5k_intr(int irq, void *dev_id);
377static void ath5k_tasklet_reset(unsigned long data);
378
Nick Kossifidis6e220662009-08-10 03:31:31 +0300379static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200380
381/*
382 * Module init/exit functions
383 */
384static int __init
385init_ath5k_pci(void)
386{
387 int ret;
388
389 ath5k_debug_init();
390
John W. Linville04a9e452008-02-01 16:03:45 -0500391 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200392 if (ret) {
393 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
394 return ret;
395 }
396
397 return 0;
398}
399
400static void __exit
401exit_ath5k_pci(void)
402{
John W. Linville04a9e452008-02-01 16:03:45 -0500403 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200404
405 ath5k_debug_finish();
406}
407
408module_init(init_ath5k_pci);
409module_exit(exit_ath5k_pci);
410
411
412/********************\
413* PCI Initialization *
414\********************/
415
416static const char *
417ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
418{
419 const char *name = "xxxxx";
420 unsigned int i;
421
422 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
423 if (srev_names[i].sr_type != type)
424 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300425
426 if ((val & 0xf0) == srev_names[i].sr_val)
427 name = srev_names[i].sr_name;
428
429 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200430 name = srev_names[i].sr_name;
431 break;
432 }
433 }
434
435 return name;
436}
437
438static int __devinit
439ath5k_pci_probe(struct pci_dev *pdev,
440 const struct pci_device_id *id)
441{
442 void __iomem *mem;
443 struct ath5k_softc *sc;
444 struct ieee80211_hw *hw;
445 int ret;
446 u8 csz;
447
448 ret = pci_enable_device(pdev);
449 if (ret) {
450 dev_err(&pdev->dev, "can't enable device\n");
451 goto err;
452 }
453
454 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700455 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200456 if (ret) {
457 dev_err(&pdev->dev, "32-bit DMA not available\n");
458 goto err_dis;
459 }
460
461 /*
462 * Cache line size is used to size and align various
463 * structures used to communicate with the hardware.
464 */
465 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
466 if (csz == 0) {
467 /*
468 * Linux 2.4.18 (at least) writes the cache line size
469 * register as a 16-bit wide register which is wrong.
470 * We must have this setup properly for rx buffer
471 * DMA to work so force a reasonable value here if it
472 * comes up zero.
473 */
474 csz = L1_CACHE_BYTES / sizeof(u32);
475 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
476 }
477 /*
478 * The default setting of latency timer yields poor results,
479 * set it to the value used by other systems. It may be worth
480 * tweaking this setting more.
481 */
482 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
483
484 /* Enable bus mastering */
485 pci_set_master(pdev);
486
487 /*
488 * Disable the RETRY_TIMEOUT register (0x41) to keep
489 * PCI Tx retries from interfering with C3 CPU state.
490 */
491 pci_write_config_byte(pdev, 0x41, 0);
492
493 ret = pci_request_region(pdev, 0, "ath5k");
494 if (ret) {
495 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
496 goto err_dis;
497 }
498
499 mem = pci_iomap(pdev, 0, 0);
500 if (!mem) {
501 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
502 ret = -EIO;
503 goto err_reg;
504 }
505
506 /*
507 * Allocate hw (mac80211 main struct)
508 * and hw->priv (driver private data)
509 */
510 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
511 if (hw == NULL) {
512 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
513 ret = -ENOMEM;
514 goto err_map;
515 }
516
517 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
518
519 /* Initialize driver private data */
520 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200521 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400522 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200523 IEEE80211_HW_SIGNAL_DBM |
524 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700525
526 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400527 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700528 BIT(NL80211_IFTYPE_STATION) |
529 BIT(NL80211_IFTYPE_ADHOC) |
530 BIT(NL80211_IFTYPE_MESH_POINT);
531
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200532 hw->extra_tx_headroom = 2;
533 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200534 sc = hw->priv;
535 sc->hw = hw;
536 sc->pdev = pdev;
537
538 ath5k_debug_init_device(sc);
539
540 /*
541 * Mark the device as detached to avoid processing
542 * interrupts until setup is complete.
543 */
544 __set_bit(ATH_STAT_INVALID, sc->status);
545
546 sc->iobase = mem; /* So we can unmap it on detach */
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700547 sc->common.cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200548 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200549 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200550 mutex_init(&sc->lock);
551 spin_lock_init(&sc->rxbuflock);
552 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200553 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200554
555 /* Set private data */
556 pci_set_drvdata(pdev, hw);
557
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558 /* Setup interrupt handler */
559 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
560 if (ret) {
561 ATH5K_ERR(sc, "request_irq failed\n");
562 goto err_free;
563 }
564
565 /* Initialize device */
566 sc->ah = ath5k_hw_attach(sc, id->driver_data);
567 if (IS_ERR(sc->ah)) {
568 ret = PTR_ERR(sc->ah);
569 goto err_irq;
570 }
571
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200572 /* set up multi-rate retry capabilities */
573 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200574 hw->max_rates = 4;
575 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200576 }
577
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200578 /* Finish private driver data initialization */
579 ret = ath5k_attach(pdev, hw);
580 if (ret)
581 goto err_ah;
582
583 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300584 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 sc->ah->ah_mac_srev,
586 sc->ah->ah_phy_revision);
587
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500588 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500590 if (sc->ah->ah_radio_5ghz_revision &&
591 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200592 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500593 if (!test_bit(AR5K_MODE_11A,
594 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500596 ath5k_chip_name(AR5K_VERSION_RAD,
597 sc->ah->ah_radio_5ghz_revision),
598 sc->ah->ah_radio_5ghz_revision);
599 /* No 2GHz support (5110 and some
600 * 5Ghz only cards) -> report 5Ghz radio */
601 } else if (!test_bit(AR5K_MODE_11B,
602 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200603 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500604 ath5k_chip_name(AR5K_VERSION_RAD,
605 sc->ah->ah_radio_5ghz_revision),
606 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 /* Multiband radio */
608 } else {
609 ATH5K_INFO(sc, "RF%s multiband radio found"
610 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 }
615 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500616 /* Multi chip radio (RF5111 - RF2111) ->
617 * report both 2GHz/5GHz radios */
618 else if (sc->ah->ah_radio_5ghz_revision &&
619 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200620 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500621 ath5k_chip_name(AR5K_VERSION_RAD,
622 sc->ah->ah_radio_5ghz_revision),
623 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200624 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500625 ath5k_chip_name(AR5K_VERSION_RAD,
626 sc->ah->ah_radio_2ghz_revision),
627 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628 }
629 }
630
631
632 /* ready to process interrupts */
633 __clear_bit(ATH_STAT_INVALID, sc->status);
634
635 return 0;
636err_ah:
637 ath5k_hw_detach(sc->ah);
638err_irq:
639 free_irq(pdev->irq, sc);
640err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641 ieee80211_free_hw(hw);
642err_map:
643 pci_iounmap(pdev, mem);
644err_reg:
645 pci_release_region(pdev, 0);
646err_dis:
647 pci_disable_device(pdev);
648err:
649 return ret;
650}
651
652static void __devexit
653ath5k_pci_remove(struct pci_dev *pdev)
654{
655 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
656 struct ath5k_softc *sc = hw->priv;
657
658 ath5k_debug_finish_device(sc);
659 ath5k_detach(pdev, hw);
660 ath5k_hw_detach(sc->ah);
661 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662 pci_iounmap(pdev, sc->iobase);
663 pci_release_region(pdev, 0);
664 pci_disable_device(pdev);
665 ieee80211_free_hw(hw);
666}
667
668#ifdef CONFIG_PM
669static int
670ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
671{
672 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
673 struct ath5k_softc *sc = hw->priv;
674
Bob Copeland3a078872008-06-25 22:35:28 -0400675 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677 pci_save_state(pdev);
678 pci_disable_device(pdev);
679 pci_set_power_state(pdev, PCI_D3hot);
680
681 return 0;
682}
683
684static int
685ath5k_pci_resume(struct pci_dev *pdev)
686{
687 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
688 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200689 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200690
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200691 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692
693 err = pci_enable_device(pdev);
694 if (err)
695 return err;
696
Jouni Malinen8451d222009-06-16 11:59:23 +0300697 /*
698 * Suspend/Resume resets the PCI configuration space, so we have to
699 * re-disable the RETRY_TIMEOUT register (0x41) to keep
700 * PCI Tx retries from interfering with C3 CPU state
701 */
702 pci_write_config_byte(pdev, 0x41, 0);
703
Bob Copeland3a078872008-06-25 22:35:28 -0400704 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 return 0;
706}
707#endif /* CONFIG_PM */
708
709
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200710/***********************\
711* Driver Initialization *
712\***********************/
713
Bob Copelandf769c362009-03-30 22:30:31 -0400714static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
715{
716 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
717 struct ath5k_softc *sc = hw->priv;
718 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
719
720 return ath_reg_notifier_apply(wiphy, request, reg);
721}
722
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200723static int
724ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
725{
726 struct ath5k_softc *sc = hw->priv;
727 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500728 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729 int ret;
730
731 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
732
733 /*
734 * Check if the MAC has multi-rate retry support.
735 * We do this by trying to setup a fake extended
736 * descriptor. MAC's that don't have support will
737 * return false w/o doing anything. MAC's that do
738 * support it will return true w/o doing anything.
739 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300740 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100741 if (ret < 0)
742 goto err;
743 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200744 __set_bit(ATH_STAT_MRRETRY, sc->status);
745
746 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747 * Collect the channel list. The 802.11 layer
748 * is resposible for filtering this list based
749 * on settings like the phy mode and regulatory
750 * domain restrictions.
751 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200752 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753 if (ret) {
754 ATH5K_ERR(sc, "can't get channels\n");
755 goto err;
756 }
757
758 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500759 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
760 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500762 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200763
764 /*
765 * Allocate tx+rx descriptors and populate the lists.
766 */
767 ret = ath5k_desc_alloc(sc, pdev);
768 if (ret) {
769 ATH5K_ERR(sc, "can't allocate descriptors\n");
770 goto err;
771 }
772
773 /*
774 * Allocate hardware transmit queues: one queue for
775 * beacon frames and one data queue for each QoS
776 * priority. Note that hw functions handle reseting
777 * these queues at the needed time.
778 */
779 ret = ath5k_beaconq_setup(ah);
780 if (ret < 0) {
781 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
782 goto err_desc;
783 }
784 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400785 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
786 if (IS_ERR(sc->cabq)) {
787 ATH5K_ERR(sc, "can't setup cab queue\n");
788 ret = PTR_ERR(sc->cabq);
789 goto err_bhal;
790 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200791
792 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
793 if (IS_ERR(sc->txq)) {
794 ATH5K_ERR(sc, "can't setup xmit queue\n");
795 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400796 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200797 }
798
799 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
800 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
801 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e220662009-08-10 03:31:31 +0300802 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500803 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804
Bob Copeland0e149cf2008-11-17 23:40:38 -0500805 ret = ath5k_eeprom_read_mac(ah, mac);
806 if (ret) {
807 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
808 sc->pdev->device);
809 goto err_queues;
810 }
811
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200812 SET_IEEE80211_PERM_ADDR(hw, mac);
813 /* All MAC address bits matter for ACKs */
814 memset(sc->bssidmask, 0xff, ETH_ALEN);
815 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
816
Bob Copelandf769c362009-03-30 22:30:31 -0400817 ah->ah_regulatory.current_rd =
818 ah->ah_capabilities.cap_eeprom.ee_regdomain;
819 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
820 if (ret) {
821 ATH5K_ERR(sc, "can't initialize regulatory system\n");
822 goto err_queues;
823 }
824
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200825 ret = ieee80211_register_hw(hw);
826 if (ret) {
827 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
828 goto err_queues;
829 }
830
Bob Copelandf769c362009-03-30 22:30:31 -0400831 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
832 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
833
Bob Copeland3a078872008-06-25 22:35:28 -0400834 ath5k_init_leds(sc);
835
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200836 return 0;
837err_queues:
838 ath5k_txq_release(sc);
839err_bhal:
840 ath5k_hw_release_tx_queue(ah, sc->bhalq);
841err_desc:
842 ath5k_desc_free(sc, pdev);
843err:
844 return ret;
845}
846
847static void
848ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
849{
850 struct ath5k_softc *sc = hw->priv;
851
852 /*
853 * NB: the order of these is important:
854 * o call the 802.11 layer before detaching ath5k_hw to
855 * insure callbacks into the driver to delete global
856 * key cache entries can be handled
857 * o reclaim the tx queue data structures after calling
858 * the 802.11 layer as we'll get called back to reclaim
859 * node state and potentially want to use them
860 * o to cleanup the tx queues the hal is called, so detach
861 * it last
862 * XXX: ??? detach ath5k_hw ???
863 * Other than that, it's straightforward...
864 */
865 ieee80211_unregister_hw(hw);
866 ath5k_desc_free(sc, pdev);
867 ath5k_txq_release(sc);
868 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400869 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870
871 /*
872 * NB: can't reclaim these until after ieee80211_ifdetach
873 * returns because we'll get called back to reclaim node
874 * state and potentially want to use them.
875 */
876}
877
878
879
880
881/********************\
882* Channel/mode setup *
883\********************/
884
885/*
886 * Convert IEEE channel number to MHz frequency.
887 */
888static inline short
889ath5k_ieee2mhz(short chan)
890{
891 if (chan <= 14 || chan >= 27)
892 return ieee80211chan2mhz(chan);
893 else
894 return 2212 + chan * 20;
895}
896
Bob Copeland42639fc2009-03-30 08:05:29 -0400897/*
898 * Returns true for the channel numbers used without all_channels modparam.
899 */
900static bool ath5k_is_standard_channel(short chan)
901{
902 return ((chan <= 14) ||
903 /* UNII 1,2 */
904 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
905 /* midband */
906 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
907 /* UNII-3 */
908 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
909}
910
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200911static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200912ath5k_copy_channels(struct ath5k_hw *ah,
913 struct ieee80211_channel *channels,
914 unsigned int mode,
915 unsigned int max)
916{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500917 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200918
919 if (!test_bit(mode, ah->ah_modes))
920 return 0;
921
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200922 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500923 case AR5K_MODE_11A:
924 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200925 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500926 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200927 chfreq = CHANNEL_5GHZ;
928 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500929 case AR5K_MODE_11B:
930 case AR5K_MODE_11G:
931 case AR5K_MODE_11G_TURBO:
932 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933 chfreq = CHANNEL_2GHZ;
934 break;
935 default:
936 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
937 return 0;
938 }
939
940 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500941 ch = i + 1 ;
942 freq = ath5k_ieee2mhz(ch);
943
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500945 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200946 continue;
947
Bob Copeland42639fc2009-03-30 08:05:29 -0400948 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
949 continue;
950
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500951 /* Write channel info and increment counter */
952 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500953 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
954 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500955 switch (mode) {
956 case AR5K_MODE_11A:
957 case AR5K_MODE_11G:
958 channels[count].hw_value = chfreq | CHANNEL_OFDM;
959 break;
960 case AR5K_MODE_11A_TURBO:
961 case AR5K_MODE_11G_TURBO:
962 channels[count].hw_value = chfreq |
963 CHANNEL_OFDM | CHANNEL_TURBO;
964 break;
965 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500966 channels[count].hw_value = CHANNEL_B;
967 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200968
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969 count++;
970 max--;
971 }
972
973 return count;
974}
975
Bruno Randolf63266a62008-07-30 17:12:58 +0200976static void
977ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
978{
979 u8 i;
980
981 for (i = 0; i < AR5K_MAX_RATES; i++)
982 sc->rate_idx[b->band][i] = -1;
983
984 for (i = 0; i < b->n_bitrates; i++) {
985 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
986 if (b->bitrates[i].hw_value_short)
987 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
988 }
989}
990
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200991static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200992ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200993{
994 struct ath5k_softc *sc = hw->priv;
995 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200996 struct ieee80211_supported_band *sband;
997 int max_c, count_c = 0;
998 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001000 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001001 max_c = ARRAY_SIZE(sc->channels);
1002
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001004 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1005 sband->band = IEEE80211_BAND_2GHZ;
1006 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001007
Bruno Randolf63266a62008-07-30 17:12:58 +02001008 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1009 /* G mode */
1010 memcpy(sband->bitrates, &ath5k_rates[0],
1011 sizeof(struct ieee80211_rate) * 12);
1012 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001013
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001014 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001015 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001016 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001017
1018 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001019 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001020 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001021 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1022 /* B mode */
1023 memcpy(sband->bitrates, &ath5k_rates[0],
1024 sizeof(struct ieee80211_rate) * 4);
1025 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001026
Bruno Randolf63266a62008-07-30 17:12:58 +02001027 /* 5211 only supports B rates and uses 4bit rate codes
1028 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1029 * fix them up here:
1030 */
1031 if (ah->ah_version == AR5K_AR5211) {
1032 for (i = 0; i < 4; i++) {
1033 sband->bitrates[i].hw_value =
1034 sband->bitrates[i].hw_value & 0xF;
1035 sband->bitrates[i].hw_value_short =
1036 sband->bitrates[i].hw_value_short & 0xF;
1037 }
1038 }
1039
1040 sband->channels = sc->channels;
1041 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1042 AR5K_MODE_11B, max_c);
1043
1044 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1045 count_c = sband->n_channels;
1046 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001047 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001048 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001049
Bruno Randolf63266a62008-07-30 17:12:58 +02001050 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001051 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001052 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001053 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001054 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1055
1056 memcpy(sband->bitrates, &ath5k_rates[4],
1057 sizeof(struct ieee80211_rate) * 8);
1058 sband->n_bitrates = 8;
1059
1060 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001061 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1062 AR5K_MODE_11A, max_c);
1063
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001064 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1065 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001066 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001067
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001068 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001069
1070 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001071}
1072
1073/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001074 * Set/change channels. We always reset the chip.
1075 * To accomplish this we must first cleanup any pending DMA,
1076 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001077 *
1078 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079 */
1080static int
1081ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1082{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001083 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1084 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001085
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001086 /*
1087 * To switch channels clear any pending DMA operations;
1088 * wait long enough for the RX fifo to drain, reset the
1089 * hardware at the new frequency, and then re-enable
1090 * the relevant bits of the h/w.
1091 */
1092 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001093}
1094
1095static void
1096ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1097{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001099
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001100 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1102 } else {
1103 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1104 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001105}
1106
1107static void
1108ath5k_mode_setup(struct ath5k_softc *sc)
1109{
1110 struct ath5k_hw *ah = sc->ah;
1111 u32 rfilt;
1112
Bob Copelandae6f53f2009-07-29 10:29:03 -04001113 ah->ah_op_mode = sc->opmode;
1114
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115 /* configure rx filter */
1116 rfilt = sc->filter_flags;
1117 ath5k_hw_set_rx_filter(ah, rfilt);
1118
1119 if (ath5k_hw_hasbssidmask(ah))
1120 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1121
1122 /* configure operational mode */
1123 ath5k_hw_set_opmode(ah);
1124
1125 ath5k_hw_set_mcast_filter(ah, 0, 0);
1126 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1127}
1128
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001129static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001130ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1131{
Bob Copelandb7266042009-03-02 21:55:18 -05001132 int rix;
1133
1134 /* return base rate on errors */
1135 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1136 "hw_rix out of bounds: %x\n", hw_rix))
1137 return 0;
1138
1139 rix = sc->rate_idx[sc->curband->band][hw_rix];
1140 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1141 rix = 0;
1142
1143 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001144}
1145
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146/***************\
1147* Buffers setup *
1148\***************/
1149
Bob Copelandb6ea0352009-01-10 14:42:54 -05001150static
1151struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1152{
1153 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001154
1155 /*
1156 * Allocate buffer with headroom_needed space for the
1157 * fake physical layer header at the start.
1158 */
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001159 skb = ath_rxbuf_alloc(&sc->common,
1160 sc->rxbufsize + sc->common.cachelsz - 1,
1161 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001162
1163 if (!skb) {
1164 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001165 sc->rxbufsize + sc->common.cachelsz - 1);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001166 return NULL;
1167 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001168
1169 *skb_addr = pci_map_single(sc->pdev,
1170 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1171 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1172 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1173 dev_kfree_skb(skb);
1174 return NULL;
1175 }
1176 return skb;
1177}
1178
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001179static int
1180ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1181{
1182 struct ath5k_hw *ah = sc->ah;
1183 struct sk_buff *skb = bf->skb;
1184 struct ath5k_desc *ds;
1185
Bob Copelandb6ea0352009-01-10 14:42:54 -05001186 if (!skb) {
1187 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1188 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001189 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001190 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001191 }
1192
1193 /*
1194 * Setup descriptors. For receive we always terminate
1195 * the descriptor list with a self-linked entry so we'll
1196 * not get overrun under high load (as can happen with a
1197 * 5212 when ANI processing enables PHY error frames).
1198 *
1199 * To insure the last descriptor is self-linked we create
1200 * each descriptor as self-linked and add it to the end. As
1201 * each additional descriptor is added the previous self-linked
1202 * entry is ``fixed'' naturally. This should be safe even
1203 * if DMA is happening. When processing RX interrupts we
1204 * never remove/process the last, self-linked, entry on the
1205 * descriptor list. This insures the hardware always has
1206 * someplace to write a new frame.
1207 */
1208 ds = bf->desc;
1209 ds->ds_link = bf->daddr; /* link to self */
1210 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001211 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001212 skb_tailroom(skb), /* buffer size */
1213 0);
1214
1215 if (sc->rxlink != NULL)
1216 *sc->rxlink = bf->daddr;
1217 sc->rxlink = &ds->ds_link;
1218 return 0;
1219}
1220
1221static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001222ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1223 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001224{
1225 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001226 struct ath5k_desc *ds = bf->desc;
1227 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001228 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001230 struct ieee80211_rate *rate;
1231 unsigned int mrr_rate[3], mrr_tries[3];
1232 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001233 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001234 u16 cts_rate = 0;
1235 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001236 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237
1238 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001239
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001240 /* XXX endianness */
1241 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1242 PCI_DMA_TODEVICE);
1243
Bob Copeland8902ff42009-01-22 08:44:20 -05001244 rate = ieee80211_get_tx_rate(sc->hw, info);
1245
Johannes Berge039fa42008-05-15 12:55:29 +02001246 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001247 flags |= AR5K_TXDESC_NOACK;
1248
Bob Copeland8902ff42009-01-22 08:44:20 -05001249 rc_flags = info->control.rates[0].flags;
1250 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1251 rate->hw_value_short : rate->hw_value;
1252
Bruno Randolf281c56d2008-02-05 18:44:55 +09001253 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001254
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001255 /* FIXME: If we are in g mode and rate is a CCK rate
1256 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1257 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001258 if (info->control.hw_key) {
1259 keyidx = info->control.hw_key->hw_key_idx;
1260 pktlen += info->control.hw_key->icv_len;
1261 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001262 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1263 flags |= AR5K_TXDESC_RTSENA;
1264 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1265 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1266 sc->vif, pktlen, info));
1267 }
1268 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1269 flags |= AR5K_TXDESC_CTSENA;
1270 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1271 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1272 sc->vif, pktlen, info));
1273 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001274 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1275 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001276 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001277 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001278 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001279 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001280 if (ret)
1281 goto err_unmap;
1282
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001283 memset(mrr_rate, 0, sizeof(mrr_rate));
1284 memset(mrr_tries, 0, sizeof(mrr_tries));
1285 for (i = 0; i < 3; i++) {
1286 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1287 if (!rate)
1288 break;
1289
1290 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001291 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001292 }
1293
1294 ah->ah_setup_mrr_tx_desc(ah, ds,
1295 mrr_rate[0], mrr_tries[0],
1296 mrr_rate[1], mrr_tries[1],
1297 mrr_rate[2], mrr_tries[2]);
1298
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001299 ds->ds_link = 0;
1300 ds->ds_data = bf->skbaddr;
1301
1302 spin_lock_bh(&txq->lock);
1303 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001304 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001305 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001306 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001307 else /* no, so only link it */
1308 *txq->link = bf->daddr;
1309
1310 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001311 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001312 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001313 spin_unlock_bh(&txq->lock);
1314
1315 return 0;
1316err_unmap:
1317 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1318 return ret;
1319}
1320
1321/*******************\
1322* Descriptors setup *
1323\*******************/
1324
1325static int
1326ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1327{
1328 struct ath5k_desc *ds;
1329 struct ath5k_buf *bf;
1330 dma_addr_t da;
1331 unsigned int i;
1332 int ret;
1333
1334 /* allocate descriptors */
1335 sc->desc_len = sizeof(struct ath5k_desc) *
1336 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1337 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1338 if (sc->desc == NULL) {
1339 ATH5K_ERR(sc, "can't allocate descriptors\n");
1340 ret = -ENOMEM;
1341 goto err;
1342 }
1343 ds = sc->desc;
1344 da = sc->desc_daddr;
1345 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1346 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1347
1348 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1349 sizeof(struct ath5k_buf), GFP_KERNEL);
1350 if (bf == NULL) {
1351 ATH5K_ERR(sc, "can't allocate bufptr\n");
1352 ret = -ENOMEM;
1353 goto err_free;
1354 }
1355 sc->bufptr = bf;
1356
1357 INIT_LIST_HEAD(&sc->rxbuf);
1358 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1359 bf->desc = ds;
1360 bf->daddr = da;
1361 list_add_tail(&bf->list, &sc->rxbuf);
1362 }
1363
1364 INIT_LIST_HEAD(&sc->txbuf);
1365 sc->txbuf_len = ATH_TXBUF;
1366 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1367 da += sizeof(*ds)) {
1368 bf->desc = ds;
1369 bf->daddr = da;
1370 list_add_tail(&bf->list, &sc->txbuf);
1371 }
1372
1373 /* beacon buffer */
1374 bf->desc = ds;
1375 bf->daddr = da;
1376 sc->bbuf = bf;
1377
1378 return 0;
1379err_free:
1380 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1381err:
1382 sc->desc = NULL;
1383 return ret;
1384}
1385
1386static void
1387ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1388{
1389 struct ath5k_buf *bf;
1390
1391 ath5k_txbuf_free(sc, sc->bbuf);
1392 list_for_each_entry(bf, &sc->txbuf, list)
1393 ath5k_txbuf_free(sc, bf);
1394 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001395 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001396
1397 /* Free memory associated with all descriptors */
1398 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1399
1400 kfree(sc->bufptr);
1401 sc->bufptr = NULL;
1402}
1403
1404
1405
1406
1407
1408/**************\
1409* Queues setup *
1410\**************/
1411
1412static struct ath5k_txq *
1413ath5k_txq_setup(struct ath5k_softc *sc,
1414 int qtype, int subtype)
1415{
1416 struct ath5k_hw *ah = sc->ah;
1417 struct ath5k_txq *txq;
1418 struct ath5k_txq_info qi = {
1419 .tqi_subtype = subtype,
1420 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1421 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1422 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1423 };
1424 int qnum;
1425
1426 /*
1427 * Enable interrupts only for EOL and DESC conditions.
1428 * We mark tx descriptors to receive a DESC interrupt
1429 * when a tx queue gets deep; otherwise waiting for the
1430 * EOL to reap descriptors. Note that this is done to
1431 * reduce interrupt load and this only defers reaping
1432 * descriptors, never transmitting frames. Aside from
1433 * reducing interrupts this also permits more concurrency.
1434 * The only potential downside is if the tx queue backs
1435 * up in which case the top half of the kernel may backup
1436 * due to a lack of tx descriptors.
1437 */
1438 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1439 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1440 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1441 if (qnum < 0) {
1442 /*
1443 * NB: don't print a message, this happens
1444 * normally on parts with too few tx queues
1445 */
1446 return ERR_PTR(qnum);
1447 }
1448 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1449 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1450 qnum, ARRAY_SIZE(sc->txqs));
1451 ath5k_hw_release_tx_queue(ah, qnum);
1452 return ERR_PTR(-EINVAL);
1453 }
1454 txq = &sc->txqs[qnum];
1455 if (!txq->setup) {
1456 txq->qnum = qnum;
1457 txq->link = NULL;
1458 INIT_LIST_HEAD(&txq->q);
1459 spin_lock_init(&txq->lock);
1460 txq->setup = true;
1461 }
1462 return &sc->txqs[qnum];
1463}
1464
1465static int
1466ath5k_beaconq_setup(struct ath5k_hw *ah)
1467{
1468 struct ath5k_txq_info qi = {
1469 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1470 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1471 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1472 /* NB: for dynamic turbo, don't enable any other interrupts */
1473 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1474 };
1475
1476 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1477}
1478
1479static int
1480ath5k_beaconq_config(struct ath5k_softc *sc)
1481{
1482 struct ath5k_hw *ah = sc->ah;
1483 struct ath5k_txq_info qi;
1484 int ret;
1485
1486 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1487 if (ret)
1488 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001489 if (sc->opmode == NL80211_IFTYPE_AP ||
1490 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001491 /*
1492 * Always burst out beacon and CAB traffic
1493 * (aifs = cwmin = cwmax = 0)
1494 */
1495 qi.tqi_aifs = 0;
1496 qi.tqi_cw_min = 0;
1497 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001498 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001499 /*
1500 * Adhoc mode; backoff between 0 and (2 * cw_min).
1501 */
1502 qi.tqi_aifs = 0;
1503 qi.tqi_cw_min = 0;
1504 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001505 }
1506
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001507 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1508 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1509 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1510
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001511 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001512 if (ret) {
1513 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1514 "hardware queue!\n", __func__);
1515 return ret;
1516 }
1517
1518 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1519}
1520
1521static void
1522ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1523{
1524 struct ath5k_buf *bf, *bf0;
1525
1526 /*
1527 * NB: this assumes output has been stopped and
1528 * we do not need to block ath5k_tx_tasklet
1529 */
1530 spin_lock_bh(&txq->lock);
1531 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001532 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001533
1534 ath5k_txbuf_free(sc, bf);
1535
1536 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001537 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001538 list_move_tail(&bf->list, &sc->txbuf);
1539 sc->txbuf_len++;
1540 spin_unlock_bh(&sc->txbuflock);
1541 }
1542 txq->link = NULL;
1543 spin_unlock_bh(&txq->lock);
1544}
1545
1546/*
1547 * Drain the transmit queues and reclaim resources.
1548 */
1549static void
1550ath5k_txq_cleanup(struct ath5k_softc *sc)
1551{
1552 struct ath5k_hw *ah = sc->ah;
1553 unsigned int i;
1554
1555 /* XXX return value */
1556 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1557 /* don't touch the hardware if marked invalid */
1558 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1559 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001560 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001561 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1562 if (sc->txqs[i].setup) {
1563 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1564 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1565 "link %p\n",
1566 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001567 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568 sc->txqs[i].qnum),
1569 sc->txqs[i].link);
1570 }
1571 }
Johannes Berg36d68252008-05-15 12:55:26 +02001572 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001573
1574 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1575 if (sc->txqs[i].setup)
1576 ath5k_txq_drainq(sc, &sc->txqs[i]);
1577}
1578
1579static void
1580ath5k_txq_release(struct ath5k_softc *sc)
1581{
1582 struct ath5k_txq *txq = sc->txqs;
1583 unsigned int i;
1584
1585 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1586 if (txq->setup) {
1587 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1588 txq->setup = false;
1589 }
1590}
1591
1592
1593
1594
1595/*************\
1596* RX Handling *
1597\*************/
1598
1599/*
1600 * Enable the receive h/w following a reset.
1601 */
1602static int
1603ath5k_rx_start(struct ath5k_softc *sc)
1604{
1605 struct ath5k_hw *ah = sc->ah;
1606 struct ath5k_buf *bf;
1607 int ret;
1608
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001609 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->common.cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001610
1611 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001612 sc->common.cachelsz, sc->rxbufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001613
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001614 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001615 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001616 list_for_each_entry(bf, &sc->rxbuf, list) {
1617 ret = ath5k_rxbuf_setup(sc, bf);
1618 if (ret != 0) {
1619 spin_unlock_bh(&sc->rxbuflock);
1620 goto err;
1621 }
1622 }
1623 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001624 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001625 spin_unlock_bh(&sc->rxbuflock);
1626
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001627 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001628 ath5k_mode_setup(sc); /* set filters, etc. */
1629 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1630
1631 return 0;
1632err:
1633 return ret;
1634}
1635
1636/*
1637 * Disable the receive h/w in preparation for a reset.
1638 */
1639static void
1640ath5k_rx_stop(struct ath5k_softc *sc)
1641{
1642 struct ath5k_hw *ah = sc->ah;
1643
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001644 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1646 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001647
1648 ath5k_debug_printrxbuffs(sc, ah);
1649
1650 sc->rxlink = NULL; /* just in case */
1651}
1652
1653static unsigned int
1654ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001655 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001656{
1657 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001658 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001659
Bruno Randolfb47f4072008-03-05 18:35:45 +09001660 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1661 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001662 return RX_FLAG_DECRYPTED;
1663
1664 /* Apparently when a default key is used to decrypt the packet
1665 the hw does not set the index used to decrypt. In such cases
1666 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001667 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001668 if (ieee80211_has_protected(hdr->frame_control) &&
1669 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1670 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001671 keyix = skb->data[hlen + 3] >> 6;
1672
1673 if (test_bit(keyix, sc->keymap))
1674 return RX_FLAG_DECRYPTED;
1675 }
1676
1677 return 0;
1678}
1679
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001680
1681static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001682ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1683 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001684{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001685 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001686 u32 hw_tu;
1687 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1688
Harvey Harrison24b56e72008-06-14 23:33:38 -07001689 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001690 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001691 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1692 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001693 * Received an IBSS beacon with the same BSSID. Hardware *must*
1694 * have updated the local TSF. We have to work around various
1695 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001696 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001697 tsf = ath5k_hw_get_tsf64(sc->ah);
1698 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1699 hw_tu = TSF_TO_TU(tsf);
1700
1701 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1702 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001703 (unsigned long long)bc_tstamp,
1704 (unsigned long long)rxs->mactime,
1705 (unsigned long long)(rxs->mactime - bc_tstamp),
1706 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001707
1708 /*
1709 * Sometimes the HW will give us a wrong tstamp in the rx
1710 * status, causing the timestamp extension to go wrong.
1711 * (This seems to happen especially with beacon frames bigger
1712 * than 78 byte (incl. FCS))
1713 * But we know that the receive timestamp must be later than the
1714 * timestamp of the beacon since HW must have synced to that.
1715 *
1716 * NOTE: here we assume mactime to be after the frame was
1717 * received, not like mac80211 which defines it at the start.
1718 */
1719 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001720 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001721 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001722 (unsigned long long)rxs->mactime,
1723 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001724 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001725 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001726
1727 /*
1728 * Local TSF might have moved higher than our beacon timers,
1729 * in that case we have to update them to continue sending
1730 * beacons. This also takes care of synchronizing beacon sending
1731 * times with other stations.
1732 */
1733 if (hw_tu >= sc->nexttbtt)
1734 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001735 }
1736}
1737
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001738static void
1739ath5k_tasklet_rx(unsigned long data)
1740{
1741 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001742 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001743 struct sk_buff *skb, *next_skb;
1744 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001745 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001746 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001747 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 int ret;
1749 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001750 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751
1752 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001753 if (list_empty(&sc->rxbuf)) {
1754 ATH5K_WARN(sc, "empty rx buf pool\n");
1755 goto unlock;
1756 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001757 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001758 rxs.flag = 0;
1759
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001760 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1761 BUG_ON(bf->skb == NULL);
1762 skb = bf->skb;
1763 ds = bf->desc;
1764
Bob Copelandc57ca812009-04-15 07:57:35 -04001765 /* bail if HW is still using self-linked descriptor */
1766 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1767 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001768
Bruno Randolfb47f4072008-03-05 18:35:45 +09001769 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 if (unlikely(ret == -EINPROGRESS))
1771 break;
1772 else if (unlikely(ret)) {
1773 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001774 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001775 return;
1776 }
1777
Bruno Randolfb47f4072008-03-05 18:35:45 +09001778 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001779 ATH5K_WARN(sc, "unsupported jumbo\n");
1780 goto next;
1781 }
1782
Bruno Randolfb47f4072008-03-05 18:35:45 +09001783 if (unlikely(rs.rs_status)) {
1784 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001785 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001786 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001787 /*
1788 * Decrypt error. If the error occurred
1789 * because there was no hardware key, then
1790 * let the frame through so the upper layers
1791 * can process it. This is necessary for 5210
1792 * parts which have no way to setup a ``clear''
1793 * key cache entry.
1794 *
1795 * XXX do key cache faulting
1796 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001797 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1798 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001799 goto accept;
1800 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001801 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001802 rxs.flag |= RX_FLAG_MMIC_ERROR;
1803 goto accept;
1804 }
1805
1806 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001807 if ((rs.rs_status &
1808 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001809 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001810 goto next;
1811 }
1812accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001813 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1814
1815 /*
1816 * If we can't replace bf->skb with a new skb under memory
1817 * pressure, just skip this packet
1818 */
1819 if (!next_skb)
1820 goto next;
1821
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001822 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1823 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001824 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001826 /* The MAC header is padded to have 32-bit boundary if the
1827 * packet payload is non-zero. The general calculation for
1828 * padsize would take into account odd header lengths:
1829 * padsize = (4 - hdrlen % 4) % 4; However, since only
1830 * even-length headers are used, padding can only be 0 or 2
1831 * bytes and we can optimize this a bit. In addition, we must
1832 * not try to remove padding from short control frames that do
1833 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001834 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001835 padsize = ath5k_pad_size(hdrlen);
1836 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001837 memmove(skb->data + padsize, skb->data, hdrlen);
1838 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839 }
1840
Bruno Randolfc0e18992008-01-21 11:09:46 +09001841 /*
1842 * always extend the mac timestamp, since this information is
1843 * also needed for proper IBSS merging.
1844 *
1845 * XXX: it might be too late to do it here, since rs_tstamp is
1846 * 15bit only. that means TSF extension has to be done within
1847 * 32768usec (about 32ms). it might be necessary to move this to
1848 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001849 *
1850 * Unfortunately we don't know when the hardware takes the rx
1851 * timestamp (beginning of phy frame, data frame, end of rx?).
1852 * The only thing we know is that it is hardware specific...
1853 * On AR5213 it seems the rx timestamp is at the end of the
1854 * frame, but i'm not sure.
1855 *
1856 * NOTE: mac80211 defines mactime at the beginning of the first
1857 * data symbol. Since we don't have any time references it's
1858 * impossible to comply to that. This affects IBSS merge only
1859 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001860 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001861 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001862 rxs.flag |= RX_FLAG_TSFT;
1863
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001864 rxs.freq = sc->curchan->center_freq;
1865 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001866
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001867 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001868 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001869
1870 /* An rssi of 35 indicates you should be able use
1871 * 54 Mbps reliably. A more elaborate scheme can be used
1872 * here but it requires a map of SNR/throughput for each
1873 * possible mode used */
1874 rxs.qual = rs.rs_rssi * 100 / 35;
1875
1876 /* rssi can be more than 35 though, anything above that
1877 * should be considered at 100% */
1878 if (rxs.qual > 100)
1879 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001880
Bruno Randolfb47f4072008-03-05 18:35:45 +09001881 rxs.antenna = rs.rs_antenna;
1882 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1883 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001884
Bruno Randolf06303352008-08-05 19:32:23 +02001885 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1886 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001887 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001888
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001889 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1890
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001891 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001892 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001893 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001894
Johannes Bergf1d58c22009-06-17 13:13:00 +02001895 memcpy(IEEE80211_SKB_RXCB(skb), &rxs, sizeof(rxs));
1896 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001897
1898 bf->skb = next_skb;
1899 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001900next:
1901 list_move_tail(&bf->list, &sc->rxbuf);
1902 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001903unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001904 spin_unlock(&sc->rxbuflock);
1905}
1906
1907
1908
1909
1910/*************\
1911* TX Handling *
1912\*************/
1913
1914static void
1915ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1916{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001917 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001918 struct ath5k_buf *bf, *bf0;
1919 struct ath5k_desc *ds;
1920 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001921 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001922 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001923
1924 spin_lock(&txq->lock);
1925 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1926 ds = bf->desc;
1927
Bruno Randolfb47f4072008-03-05 18:35:45 +09001928 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001929 if (unlikely(ret == -EINPROGRESS))
1930 break;
1931 else if (unlikely(ret)) {
1932 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1933 ret, txq->qnum);
1934 break;
1935 }
1936
1937 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001938 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001939 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001940
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1942 PCI_DMA_TODEVICE);
1943
Johannes Berge6a98542008-10-21 12:40:02 +02001944 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001945 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001946 struct ieee80211_tx_rate *r =
1947 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001948
1949 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001950 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1951 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001952 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001953 r->idx = -1;
1954 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001955 }
1956 }
1957
Johannes Berge6a98542008-10-21 12:40:02 +02001958 /* count the successful attempt as well */
1959 info->status.rates[ts.ts_final_idx].count++;
1960
Bruno Randolfb47f4072008-03-05 18:35:45 +09001961 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001962 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001963 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001964 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001965 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001966 info->flags |= IEEE80211_TX_STAT_ACK;
1967 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 }
1969
Johannes Berge039fa42008-05-15 12:55:29 +02001970 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001971 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001972
1973 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001974 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001975 list_move_tail(&bf->list, &sc->txbuf);
1976 sc->txbuf_len++;
1977 spin_unlock(&sc->txbuflock);
1978 }
1979 if (likely(list_empty(&txq->q)))
1980 txq->link = NULL;
1981 spin_unlock(&txq->lock);
1982 if (sc->txbuf_len > ATH_TXBUF / 5)
1983 ieee80211_wake_queues(sc->hw);
1984}
1985
1986static void
1987ath5k_tasklet_tx(unsigned long data)
1988{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001989 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001990 struct ath5k_softc *sc = (void *)data;
1991
Bob Copeland8784d2e2009-07-29 17:32:28 -04001992 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1993 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1994 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995}
1996
1997
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998/*****************\
1999* Beacon handling *
2000\*****************/
2001
2002/*
2003 * Setup the beacon frame for transmit.
2004 */
2005static int
Johannes Berge039fa42008-05-15 12:55:29 +02002006ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002007{
2008 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002009 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010 struct ath5k_hw *ah = sc->ah;
2011 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002012 int ret = 0;
2013 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002014 u32 flags;
2015
2016 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2017 PCI_DMA_TODEVICE);
2018 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2019 "skbaddr %llx\n", skb, skb->data, skb->len,
2020 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002021 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002022 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2023 return -EIO;
2024 }
2025
2026 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002027 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028
2029 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002030 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031 ds->ds_link = bf->daddr; /* self-linked */
2032 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002033 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002035
2036 /*
2037 * If we use multiple antennas on AP and use
2038 * the Sectored AP scenario, switch antenna every
2039 * 4 beacons to make sure everybody hears our AP.
2040 * When a client tries to associate, hw will keep
2041 * track of the tx antenna to be used for this client
2042 * automaticaly, based on ACKed packets.
2043 *
2044 * Note: AP still listens and transmits RTS on the
2045 * default antenna which is supposed to be an omni.
2046 *
2047 * Note2: On sectored scenarios it's possible to have
2048 * multiple antennas (1omni -the default- and 14 sectors)
2049 * so if we choose to actually support this mode we need
2050 * to allow user to set how many antennas we have and tweak
2051 * the code below to send beacons on all of them.
2052 */
2053 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2054 antenna = sc->bsent & 4 ? 2 : 1;
2055
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002056
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002057 /* FIXME: If we are in g mode and rate is a CCK rate
2058 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2059 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002061 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002063 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002064 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002065 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002066 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067 if (ret)
2068 goto err_unmap;
2069
2070 return 0;
2071err_unmap:
2072 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2073 return ret;
2074}
2075
2076/*
2077 * Transmit a beacon frame at SWBA. Dynamic updates to the
2078 * frame contents are done as needed and the slot time is
2079 * also adjusted based on current state.
2080 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002081 * This is called from software irq context (beacontq or restq
2082 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083 */
2084static void
2085ath5k_beacon_send(struct ath5k_softc *sc)
2086{
2087 struct ath5k_buf *bf = sc->bbuf;
2088 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002089 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002090
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002091 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002092
Johannes Berg05c914f2008-09-11 00:01:58 +02002093 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2094 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002095 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2096 return;
2097 }
2098 /*
2099 * Check if the previous beacon has gone out. If
2100 * not don't don't try to post another, skip this
2101 * period and wait for the next. Missed beacons
2102 * indicate a problem and should not occur. If we
2103 * miss too many consecutive beacons reset the device.
2104 */
2105 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2106 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002107 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002108 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002109 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002110 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111 "stuck beacon time (%u missed)\n",
2112 sc->bmisscount);
2113 tasklet_schedule(&sc->restq);
2114 }
2115 return;
2116 }
2117 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002118 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119 "resume beacon xmit after %u misses\n",
2120 sc->bmisscount);
2121 sc->bmisscount = 0;
2122 }
2123
2124 /*
2125 * Stop any current dma and put the new frame on the queue.
2126 * This should never fail since we check above that no frames
2127 * are still pending on the queue.
2128 */
2129 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002130 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131 /* NB: hw still stops DMA, so proceed */
2132 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002133
Bob Copeland1071db82009-05-18 10:59:52 -04002134 /* refresh the beacon for AP mode */
2135 if (sc->opmode == NL80211_IFTYPE_AP)
2136 ath5k_beacon_update(sc->hw, sc->vif);
2137
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002138 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2139 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002140 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002141 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2142
Bob Copelandcec8db22009-07-04 12:59:51 -04002143 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2144 while (skb) {
2145 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2146 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2147 }
2148
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002149 sc->bsent++;
2150}
2151
2152
Bruno Randolf9804b982008-01-19 18:17:59 +09002153/**
2154 * ath5k_beacon_update_timers - update beacon timers
2155 *
2156 * @sc: struct ath5k_softc pointer we are operating on
2157 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2158 * beacon timer update based on the current HW TSF.
2159 *
2160 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2161 * of a received beacon or the current local hardware TSF and write it to the
2162 * beacon timer registers.
2163 *
2164 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002165 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002166 * when we otherwise know we have to update the timers, but we keep it in this
2167 * function to have it all together in one place.
2168 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002170ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002171{
2172 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002173 u32 nexttbtt, intval, hw_tu, bc_tu;
2174 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002175
2176 intval = sc->bintval & AR5K_BEACON_PERIOD;
2177 if (WARN_ON(!intval))
2178 return;
2179
Bruno Randolf9804b982008-01-19 18:17:59 +09002180 /* beacon TSF converted to TU */
2181 bc_tu = TSF_TO_TU(bc_tsf);
2182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002183 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002184 hw_tsf = ath5k_hw_get_tsf64(ah);
2185 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002186
Bruno Randolf9804b982008-01-19 18:17:59 +09002187#define FUDGE 3
2188 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2189 if (bc_tsf == -1) {
2190 /*
2191 * no beacons received, called internally.
2192 * just need to refresh timers based on HW TSF.
2193 */
2194 nexttbtt = roundup(hw_tu + FUDGE, intval);
2195 } else if (bc_tsf == 0) {
2196 /*
2197 * no beacon received, probably called by ath5k_reset_tsf().
2198 * reset TSF to start with 0.
2199 */
2200 nexttbtt = intval;
2201 intval |= AR5K_BEACON_RESET_TSF;
2202 } else if (bc_tsf > hw_tsf) {
2203 /*
2204 * beacon received, SW merge happend but HW TSF not yet updated.
2205 * not possible to reconfigure timers yet, but next time we
2206 * receive a beacon with the same BSSID, the hardware will
2207 * automatically update the TSF and then we need to reconfigure
2208 * the timers.
2209 */
2210 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2211 "need to wait for HW TSF sync\n");
2212 return;
2213 } else {
2214 /*
2215 * most important case for beacon synchronization between STA.
2216 *
2217 * beacon received and HW TSF has been already updated by HW.
2218 * update next TBTT based on the TSF of the beacon, but make
2219 * sure it is ahead of our local TSF timer.
2220 */
2221 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2222 }
2223#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002225 sc->nexttbtt = nexttbtt;
2226
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002228 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002229
2230 /*
2231 * debugging output last in order to preserve the time critical aspect
2232 * of this function
2233 */
2234 if (bc_tsf == -1)
2235 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2236 "reconfigured timers based on HW TSF\n");
2237 else if (bc_tsf == 0)
2238 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2239 "reset HW TSF and timers\n");
2240 else
2241 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2242 "updated timers based on beacon TSF\n");
2243
2244 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002245 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2246 (unsigned long long) bc_tsf,
2247 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002248 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2249 intval & AR5K_BEACON_PERIOD,
2250 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2251 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002252}
2253
2254
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002255/**
2256 * ath5k_beacon_config - Configure the beacon queues and interrupts
2257 *
2258 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002260 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002261 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002262 */
2263static void
2264ath5k_beacon_config(struct ath5k_softc *sc)
2265{
2266 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002267 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268
Bob Copeland21800492009-07-04 12:59:52 -04002269 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002271 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272
Bob Copeland21800492009-07-04 12:59:52 -04002273 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002274 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002275 * In IBSS mode we use a self-linked tx descriptor and let the
2276 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002277 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002278 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002279 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002280 */
2281 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002282
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002283 sc->imask |= AR5K_INT_SWBA;
2284
Jiri Slabyda966bc2008-10-12 22:54:10 +02002285 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002286 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002287 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002288 } else
2289 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002290 } else {
2291 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002293
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002294 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002295 mmiowb();
2296 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297}
2298
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002299static void ath5k_tasklet_beacon(unsigned long data)
2300{
2301 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2302
2303 /*
2304 * Software beacon alert--time to send a beacon.
2305 *
2306 * In IBSS mode we use this interrupt just to
2307 * keep track of the next TBTT (target beacon
2308 * transmission time) in order to detect wether
2309 * automatic TSF updates happened.
2310 */
2311 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2312 /* XXX: only if VEOL suppported */
2313 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2314 sc->nexttbtt += sc->bintval;
2315 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2316 "SWBA nexttbtt: %x hw_tu: %x "
2317 "TSF: %llx\n",
2318 sc->nexttbtt,
2319 TSF_TO_TU(tsf),
2320 (unsigned long long) tsf);
2321 } else {
2322 spin_lock(&sc->block);
2323 ath5k_beacon_send(sc);
2324 spin_unlock(&sc->block);
2325 }
2326}
2327
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002328
2329/********************\
2330* Interrupt handling *
2331\********************/
2332
2333static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002334ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002335{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002336 struct ath5k_hw *ah = sc->ah;
2337 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338
2339 mutex_lock(&sc->lock);
2340
2341 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2342
2343 /*
2344 * Stop anything previously setup. This is safe
2345 * no matter this is the first time through or not.
2346 */
2347 ath5k_stop_locked(sc);
2348
2349 /*
2350 * The basic interface to setting the hardware in a good
2351 * state is ``reset''. On return the hardware is known to
2352 * be powered up and with interrupts disabled. This must
2353 * be followed by initialization of the appropriate bits
2354 * and then setup of the interrupt mask.
2355 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002356 sc->curchan = sc->hw->conf.channel;
2357 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002358 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2359 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e220662009-08-10 03:31:31 +03002360 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d8892009-05-07 08:09:08 -04002361 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002362 if (ret)
2363 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002364
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002365 ath5k_rfkill_hw_start(ah);
2366
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002367 /*
2368 * Reset the key cache since some parts do not reset the
2369 * contents on initial power up or resume from suspend.
2370 */
2371 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2372 ath5k_hw_reset_key(ah, i);
2373
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002374 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002375 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002376
Nick Kossifidis6e220662009-08-10 03:31:31 +03002377 /* Set PHY calibration inteval */
2378 ah->ah_cal_intval = ath5k_calinterval;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002379
2380 ret = 0;
2381done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002382 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002383 mutex_unlock(&sc->lock);
2384 return ret;
2385}
2386
2387static int
2388ath5k_stop_locked(struct ath5k_softc *sc)
2389{
2390 struct ath5k_hw *ah = sc->ah;
2391
2392 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2393 test_bit(ATH_STAT_INVALID, sc->status));
2394
2395 /*
2396 * Shutdown the hardware and driver:
2397 * stop output from above
2398 * disable interrupts
2399 * turn off timers
2400 * turn off the radio
2401 * clear transmit machinery
2402 * clear receive machinery
2403 * drain and release tx queues
2404 * reclaim beacon resources
2405 * power down hardware
2406 *
2407 * Note that some of this work is not possible if the
2408 * hardware is gone (invalid).
2409 */
2410 ieee80211_stop_queues(sc->hw);
2411
2412 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002413 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002414 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002415 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002416 }
2417 ath5k_txq_cleanup(sc);
2418 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2419 ath5k_rx_stop(sc);
2420 ath5k_hw_phy_disable(ah);
2421 } else
2422 sc->rxlink = NULL;
2423
2424 return 0;
2425}
2426
2427/*
2428 * Stop the device, grabbing the top-level lock to protect
2429 * against concurrent entry through ath5k_init (which can happen
2430 * if another thread does a system call and the thread doing the
2431 * stop is preempted).
2432 */
2433static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002434ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002435{
2436 int ret;
2437
2438 mutex_lock(&sc->lock);
2439 ret = ath5k_stop_locked(sc);
2440 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2441 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002442 * Don't set the card in full sleep mode!
2443 *
2444 * a) When the device is in this state it must be carefully
2445 * woken up or references to registers in the PCI clock
2446 * domain may freeze the bus (and system). This varies
2447 * by chip and is mostly an issue with newer parts
2448 * (madwifi sources mentioned srev >= 0x78) that go to
2449 * sleep more quickly.
2450 *
2451 * b) On older chips full sleep results a weird behaviour
2452 * during wakeup. I tested various cards with srev < 0x78
2453 * and they don't wake up after module reload, a second
2454 * module reload is needed to bring the card up again.
2455 *
2456 * Until we figure out what's going on don't enable
2457 * full chip reset on any chip (this is what Legacy HAL
2458 * and Sam's HAL do anyway). Instead Perform a full reset
2459 * on the device (same as initial state after attach) and
2460 * leave it idle (keep MAC/BB on warm reset) */
2461 ret = ath5k_hw_on_hold(sc->ah);
2462
2463 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2464 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002465 }
2466 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002467
Jiri Slaby274c7c32008-07-15 17:44:20 +02002468 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002469 mutex_unlock(&sc->lock);
2470
Jiri Slaby10488f82008-07-15 17:44:19 +02002471 tasklet_kill(&sc->rxtq);
2472 tasklet_kill(&sc->txtq);
2473 tasklet_kill(&sc->restq);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002474 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002475 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002476
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002477 ath5k_rfkill_hw_stop(sc->ah);
2478
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479 return ret;
2480}
2481
2482static irqreturn_t
2483ath5k_intr(int irq, void *dev_id)
2484{
2485 struct ath5k_softc *sc = dev_id;
2486 struct ath5k_hw *ah = sc->ah;
2487 enum ath5k_int status;
2488 unsigned int counter = 1000;
2489
2490 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2491 !ath5k_hw_is_intr_pending(ah)))
2492 return IRQ_NONE;
2493
2494 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2496 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2497 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498 if (unlikely(status & AR5K_INT_FATAL)) {
2499 /*
2500 * Fatal errors are unrecoverable.
2501 * Typically these are caused by DMA errors.
2502 */
2503 tasklet_schedule(&sc->restq);
2504 } else if (unlikely(status & AR5K_INT_RXORN)) {
2505 tasklet_schedule(&sc->restq);
2506 } else {
2507 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002508 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002509 }
2510 if (status & AR5K_INT_RXEOL) {
2511 /*
2512 * NB: the hardware should re-read the link when
2513 * RXE bit is written, but it doesn't work at
2514 * least on older hardware revs.
2515 */
2516 sc->rxlink = NULL;
2517 }
2518 if (status & AR5K_INT_TXURN) {
2519 /* bump tx trigger level */
2520 ath5k_hw_update_tx_triglevel(ah, true);
2521 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002522 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002523 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002524 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2525 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002526 tasklet_schedule(&sc->txtq);
2527 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002528 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002529 }
Nick Kossifidis6e220662009-08-10 03:31:31 +03002530 if (status & AR5K_INT_SWI) {
2531 tasklet_schedule(&sc->calib);
2532 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002533 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002534 /*
2535 * These stats are also used for ANI i think
2536 * so how about updating them more often ?
2537 */
2538 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002539 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002540 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002541 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002542
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002543 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002544 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002545
2546 if (unlikely(!counter))
2547 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2548
Nick Kossifidis6e220662009-08-10 03:31:31 +03002549 ath5k_hw_calibration_poll(ah);
2550
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002551 return IRQ_HANDLED;
2552}
2553
2554static void
2555ath5k_tasklet_reset(unsigned long data)
2556{
2557 struct ath5k_softc *sc = (void *)data;
2558
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002559 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002560}
2561
2562/*
2563 * Periodically recalibrate the PHY to account
2564 * for temperature/environment changes.
2565 */
2566static void
Nick Kossifidis6e220662009-08-10 03:31:31 +03002567ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002568{
2569 struct ath5k_softc *sc = (void *)data;
2570 struct ath5k_hw *ah = sc->ah;
2571
Nick Kossifidis6e220662009-08-10 03:31:31 +03002572 /* Only full calibration for now */
2573 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2574 return;
2575
2576 /* Stop queues so that calibration
2577 * doesn't interfere with tx */
2578 ieee80211_stop_queues(sc->hw);
2579
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002580 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002581 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2582 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002584 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002585 /*
2586 * Rfgain is out of bounds, reset the chip
2587 * to load new gain values.
2588 */
2589 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002590 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002591 }
2592 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2593 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002594 ieee80211_frequency_to_channel(
2595 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002596
Nick Kossifidis6e220662009-08-10 03:31:31 +03002597 ah->ah_swi_mask = 0;
2598
2599 /* Wake queues */
2600 ieee80211_wake_queues(sc->hw);
2601
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002602}
2603
2604
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605/********************\
2606* Mac80211 functions *
2607\********************/
2608
2609static int
Johannes Berge039fa42008-05-15 12:55:29 +02002610ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002611{
2612 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002613
2614 return ath5k_tx_queue(hw, skb, sc->txq);
2615}
2616
2617static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2618 struct ath5k_txq *txq)
2619{
2620 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002621 struct ath5k_buf *bf;
2622 unsigned long flags;
2623 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002624 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002625
2626 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2627
Johannes Berg05c914f2008-09-11 00:01:58 +02002628 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2630
2631 /*
2632 * the hardware expects the header padded to 4 byte boundaries
2633 * if this is not the case we add the padding after the header
2634 */
2635 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002636 padsize = ath5k_pad_size(hdrlen);
2637 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002638
2639 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002640 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002641 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002642 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002644 skb_push(skb, padsize);
2645 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002646 }
2647
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002648 spin_lock_irqsave(&sc->txbuflock, flags);
2649 if (list_empty(&sc->txbuf)) {
2650 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2651 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002652 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002653 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002654 }
2655 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2656 list_del(&bf->list);
2657 sc->txbuf_len--;
2658 if (list_empty(&sc->txbuf))
2659 ieee80211_stop_queues(hw);
2660 spin_unlock_irqrestore(&sc->txbuflock, flags);
2661
2662 bf->skb = skb;
2663
Bob Copelandcec8db22009-07-04 12:59:51 -04002664 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665 bf->skb = NULL;
2666 spin_lock_irqsave(&sc->txbuflock, flags);
2667 list_add_tail(&bf->list, &sc->txbuf);
2668 sc->txbuf_len++;
2669 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002670 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002671 }
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002672 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002673
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002674drop_packet:
2675 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002676 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677}
2678
Bob Copeland209d8892009-05-07 08:09:08 -04002679/*
2680 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2681 * and change to the given channel.
2682 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683static int
Bob Copeland209d8892009-05-07 08:09:08 -04002684ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686 struct ath5k_hw *ah = sc->ah;
2687 int ret;
2688
2689 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002690
Bob Copeland209d8892009-05-07 08:09:08 -04002691 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002692 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002693 ath5k_txq_cleanup(sc);
2694 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002695
2696 sc->curchan = chan;
2697 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002698 }
Bob Copeland33554432009-07-04 21:03:13 -04002699 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002700 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2702 goto err;
2703 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002704
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002706 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002707 ATH5K_ERR(sc, "can't start recv logic\n");
2708 goto err;
2709 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002710
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002711 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002712 * Change channels and update the h/w rate map if we're switching;
2713 * e.g. 11a to 11b/g.
2714 *
2715 * We may be doing a reset in response to an ioctl that changes the
2716 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002717 *
2718 * XXX needed?
2719 */
2720/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002721
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002722 ath5k_beacon_config(sc);
2723 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724
2725 return 0;
2726err:
2727 return ret;
2728}
2729
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002730static int
2731ath5k_reset_wake(struct ath5k_softc *sc)
2732{
2733 int ret;
2734
Bob Copeland209d8892009-05-07 08:09:08 -04002735 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002736 if (!ret)
2737 ieee80211_wake_queues(sc->hw);
2738
2739 return ret;
2740}
2741
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002742static int ath5k_start(struct ieee80211_hw *hw)
2743{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002744 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745}
2746
2747static void ath5k_stop(struct ieee80211_hw *hw)
2748{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002749 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750}
2751
2752static int ath5k_add_interface(struct ieee80211_hw *hw,
2753 struct ieee80211_if_init_conf *conf)
2754{
2755 struct ath5k_softc *sc = hw->priv;
2756 int ret;
2757
2758 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002759 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002760 ret = 0;
2761 goto end;
2762 }
2763
Johannes Berg32bfd352007-12-19 01:31:26 +01002764 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765
2766 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002767 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002768 case NL80211_IFTYPE_STATION:
2769 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002770 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002771 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772 sc->opmode = conf->type;
2773 break;
2774 default:
2775 ret = -EOPNOTSUPP;
2776 goto end;
2777 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002778
Bob Copeland0e149cf2008-11-17 23:40:38 -05002779 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002780 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002781
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782 ret = 0;
2783end:
2784 mutex_unlock(&sc->lock);
2785 return ret;
2786}
2787
2788static void
2789ath5k_remove_interface(struct ieee80211_hw *hw,
2790 struct ieee80211_if_init_conf *conf)
2791{
2792 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002793 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002794
2795 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002796 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002797 goto end;
2798
Bob Copeland0e149cf2008-11-17 23:40:38 -05002799 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002800 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002801end:
2802 mutex_unlock(&sc->lock);
2803}
2804
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002805/*
2806 * TODO: Phy disable/diversity etc
2807 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002808static int
Johannes Berge8975582008-10-09 12:18:51 +02002809ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002810{
2811 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002812 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002813 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002814 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002815
2816 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002817
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002818 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2819 ret = ath5k_chan_set(sc, conf->channel);
2820 if (ret < 0)
2821 goto unlock;
2822 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002823
Nick Kossifidisa0823812009-04-30 15:55:44 -04002824 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2825 (sc->power_level != conf->power_level)) {
2826 sc->power_level = conf->power_level;
2827
2828 /* Half dB steps */
2829 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2830 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002831
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002832 /* TODO:
2833 * 1) Move this on config_interface and handle each case
2834 * separately eg. when we have only one STA vif, use
2835 * AR5K_ANTMODE_SINGLE_AP
2836 *
2837 * 2) Allow the user to change antenna mode eg. when only
2838 * one antenna is present
2839 *
2840 * 3) Allow the user to set default/tx antenna when possible
2841 *
2842 * 4) Default mode should handle 90% of the cases, together
2843 * with fixed a/b and single AP modes we should be able to
2844 * handle 99%. Sectored modes are extreme cases and i still
2845 * haven't found a usage for them. If we decide to support them,
2846 * then we must allow the user to set how many tx antennas we
2847 * have available
2848 */
2849 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002850
John W. Linville55aa4e02009-05-25 21:28:47 +02002851unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002852 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002853 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002854}
2855
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002856#define SUPPORTED_FIF_FLAGS \
2857 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2858 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2859 FIF_BCN_PRBRESP_PROMISC
2860/*
2861 * o always accept unicast, broadcast, and multicast traffic
2862 * o multicast traffic for all BSSIDs will be enabled if mac80211
2863 * says it should be
2864 * o maintain current state of phy ofdm or phy cck error reception.
2865 * If the hardware detects any of these type of errors then
2866 * ath5k_hw_get_rx_filter() will pass to us the respective
2867 * hardware filters to be able to receive these type of frames.
2868 * o probe request frames are accepted only when operating in
2869 * hostap, adhoc, or monitor modes
2870 * o enable promiscuous mode according to the interface state
2871 * o accept beacons:
2872 * - when operating in adhoc mode so the 802.11 layer creates
2873 * node table entries for peers,
2874 * - when operating in station mode for collecting rssi data when
2875 * the station is otherwise quiet, or
2876 * - when scanning
2877 */
2878static void ath5k_configure_filter(struct ieee80211_hw *hw,
2879 unsigned int changed_flags,
2880 unsigned int *new_flags,
2881 int mc_count, struct dev_mc_list *mclist)
2882{
2883 struct ath5k_softc *sc = hw->priv;
2884 struct ath5k_hw *ah = sc->ah;
2885 u32 mfilt[2], val, rfilt;
2886 u8 pos;
2887 int i;
2888
2889 mfilt[0] = 0;
2890 mfilt[1] = 0;
2891
2892 /* Only deal with supported flags */
2893 changed_flags &= SUPPORTED_FIF_FLAGS;
2894 *new_flags &= SUPPORTED_FIF_FLAGS;
2895
2896 /* If HW detects any phy or radar errors, leave those filters on.
2897 * Also, always enable Unicast, Broadcasts and Multicast
2898 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2899 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2900 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2901 AR5K_RX_FILTER_MCAST);
2902
2903 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2904 if (*new_flags & FIF_PROMISC_IN_BSS) {
2905 rfilt |= AR5K_RX_FILTER_PROM;
2906 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002907 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002908 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002909 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002910 }
2911
2912 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2913 if (*new_flags & FIF_ALLMULTI) {
2914 mfilt[0] = ~0;
2915 mfilt[1] = ~0;
2916 } else {
2917 for (i = 0; i < mc_count; i++) {
2918 if (!mclist)
2919 break;
2920 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002921 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002922 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002923 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002924 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2925 pos &= 0x3f;
2926 mfilt[pos / 32] |= (1 << (pos % 32));
2927 /* XXX: we might be able to just do this instead,
2928 * but not sure, needs testing, if we do use this we'd
2929 * neet to inform below to not reset the mcast */
2930 /* ath5k_hw_set_mcast_filterindex(ah,
2931 * mclist->dmi_addr[5]); */
2932 mclist = mclist->next;
2933 }
2934 }
2935
2936 /* This is the best we can do */
2937 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2938 rfilt |= AR5K_RX_FILTER_PHYERR;
2939
2940 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2941 * and probes for any BSSID, this needs testing */
2942 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2943 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2944
2945 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2946 * set we should only pass on control frames for this
2947 * station. This needs testing. I believe right now this
2948 * enables *all* control frames, which is OK.. but
2949 * but we should see if we can improve on granularity */
2950 if (*new_flags & FIF_CONTROL)
2951 rfilt |= AR5K_RX_FILTER_CONTROL;
2952
2953 /* Additional settings per mode -- this is per ath5k */
2954
2955 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2956
Johannes Berg05c914f2008-09-11 00:01:58 +02002957 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002958 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2959 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002960 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002961 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002962 if (sc->opmode != NL80211_IFTYPE_AP &&
2963 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002964 test_bit(ATH_STAT_PROMISC, sc->status))
2965 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002966 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2ae2008-11-03 14:43:00 -08002967 sc->opmode == NL80211_IFTYPE_ADHOC ||
2968 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002969 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002970 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2971 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2972 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002973
2974 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002975 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002976
2977 /* Set multicast bits */
2978 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2979 /* Set the cached hw filter flags, this will alter actually
2980 * be set in HW */
2981 sc->filter_flags = rfilt;
2982}
2983
2984static int
2985ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002986 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2987 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002988{
2989 struct ath5k_softc *sc = hw->priv;
2990 int ret = 0;
2991
Bob Copeland9ad9a262008-10-29 08:30:54 -04002992 if (modparam_nohwcrypt)
2993 return -EOPNOTSUPP;
2994
Bob Copeland65b5a692009-07-13 21:57:39 -04002995 if (sc->opmode == NL80211_IFTYPE_AP)
2996 return -EOPNOTSUPP;
2997
John Daiker0bbac082008-10-17 12:16:00 -07002998 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002999 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003000 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003001 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003002 case ALG_CCMP:
3003 return -EOPNOTSUPP;
3004 default:
3005 WARN_ON(1);
3006 return -EINVAL;
3007 }
3008
3009 mutex_lock(&sc->lock);
3010
3011 switch (cmd) {
3012 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003013 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3014 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003015 if (ret) {
3016 ATH5K_ERR(sc, "can't set the key\n");
3017 goto unlock;
3018 }
3019 __set_bit(key->keyidx, sc->keymap);
3020 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003021 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3022 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003023 break;
3024 case DISABLE_KEY:
3025 ath5k_hw_reset_key(sc->ah, key->keyidx);
3026 __clear_bit(key->keyidx, sc->keymap);
3027 break;
3028 default:
3029 ret = -EINVAL;
3030 goto unlock;
3031 }
3032
3033unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003034 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003035 mutex_unlock(&sc->lock);
3036 return ret;
3037}
3038
3039static int
3040ath5k_get_stats(struct ieee80211_hw *hw,
3041 struct ieee80211_low_level_stats *stats)
3042{
3043 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003044 struct ath5k_hw *ah = sc->ah;
3045
3046 /* Force update */
3047 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003048
3049 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3050
3051 return 0;
3052}
3053
3054static int
3055ath5k_get_tx_stats(struct ieee80211_hw *hw,
3056 struct ieee80211_tx_queue_stats *stats)
3057{
3058 struct ath5k_softc *sc = hw->priv;
3059
3060 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3061
3062 return 0;
3063}
3064
3065static u64
3066ath5k_get_tsf(struct ieee80211_hw *hw)
3067{
3068 struct ath5k_softc *sc = hw->priv;
3069
3070 return ath5k_hw_get_tsf64(sc->ah);
3071}
3072
3073static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003074ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3075{
3076 struct ath5k_softc *sc = hw->priv;
3077
3078 ath5k_hw_set_tsf64(sc->ah, tsf);
3079}
3080
3081static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003082ath5k_reset_tsf(struct ieee80211_hw *hw)
3083{
3084 struct ath5k_softc *sc = hw->priv;
3085
Bruno Randolf9804b982008-01-19 18:17:59 +09003086 /*
3087 * in IBSS mode we need to update the beacon timers too.
3088 * this will also reset the TSF if we call it with 0
3089 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003090 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003091 ath5k_beacon_update_timers(sc, 0);
3092 else
3093 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003094}
3095
Bob Copeland1071db82009-05-18 10:59:52 -04003096/*
3097 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3098 * this is called only once at config_bss time, for AP we do it every
3099 * SWBA interrupt so that the TIM will reflect buffered frames.
3100 *
3101 * Called with the beacon lock.
3102 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003103static int
Bob Copeland1071db82009-05-18 10:59:52 -04003104ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003105{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003106 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003107 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003108 struct sk_buff *skb;
3109
3110 if (WARN_ON(!vif)) {
3111 ret = -EINVAL;
3112 goto out;
3113 }
3114
3115 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003116
3117 if (!skb) {
3118 ret = -ENOMEM;
3119 goto out;
3120 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003121
3122 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3123
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003124 ath5k_txbuf_free(sc, sc->bbuf);
3125 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003126 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003127 if (ret)
3128 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003129out:
3130 return ret;
3131}
3132
Martin Xu02969b32008-11-24 10:49:27 +08003133static void
3134set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3135{
3136 struct ath5k_softc *sc = hw->priv;
3137 struct ath5k_hw *ah = sc->ah;
3138 u32 rfilt;
3139 rfilt = ath5k_hw_get_rx_filter(ah);
3140 if (enable)
3141 rfilt |= AR5K_RX_FILTER_BEACON;
3142 else
3143 rfilt &= ~AR5K_RX_FILTER_BEACON;
3144 ath5k_hw_set_rx_filter(ah, rfilt);
3145 sc->filter_flags = rfilt;
3146}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003147
Martin Xu02969b32008-11-24 10:49:27 +08003148static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3149 struct ieee80211_vif *vif,
3150 struct ieee80211_bss_conf *bss_conf,
3151 u32 changes)
3152{
3153 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003154 struct ath5k_hw *ah = sc->ah;
Bob Copeland21800492009-07-04 12:59:52 -04003155 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003156
3157 mutex_lock(&sc->lock);
3158 if (WARN_ON(sc->vif != vif))
3159 goto unlock;
3160
3161 if (changes & BSS_CHANGED_BSSID) {
3162 /* Cache for later use during resets */
3163 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3164 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3165 * a clean way of letting us retrieve this yet. */
3166 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3167 mmiowb();
3168 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003169
3170 if (changes & BSS_CHANGED_BEACON_INT)
3171 sc->bintval = bss_conf->beacon_int;
3172
Martin Xu02969b32008-11-24 10:49:27 +08003173 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003174 sc->assoc = bss_conf->assoc;
3175 if (sc->opmode == NL80211_IFTYPE_STATION)
3176 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003177 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3178 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003179 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003180
Bob Copeland21800492009-07-04 12:59:52 -04003181 if (changes & BSS_CHANGED_BEACON) {
3182 spin_lock_irqsave(&sc->block, flags);
3183 ath5k_beacon_update(hw, vif);
3184 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003185 }
3186
Bob Copeland21800492009-07-04 12:59:52 -04003187 if (changes & BSS_CHANGED_BEACON_ENABLED)
3188 sc->enable_beacon = bss_conf->enable_beacon;
3189
3190 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3191 BSS_CHANGED_BEACON_INT))
3192 ath5k_beacon_config(sc);
3193
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003194 unlock:
3195 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003196}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003197
3198static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3199{
3200 struct ath5k_softc *sc = hw->priv;
3201 if (!sc->assoc)
3202 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3203}
3204
3205static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3206{
3207 struct ath5k_softc *sc = hw->priv;
3208 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3209 AR5K_LED_ASSOC : AR5K_LED_INIT);
3210}